interrupt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-06 Bernard first version
  9. * 2018-11-22 Jesven add smp support
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "interrupt.h"
  14. #include "gic.h"
  15. #include "gicv3.h"
  16. #include "ioremap.h"
  17. /* exception and interrupt handler table */
  18. struct rt_irq_desc isr_table[MAX_HANDLERS];
  19. #ifndef RT_CPUS_NR
  20. #define RT_CPUS_NR 1
  21. #endif
  22. const unsigned int VECTOR_BASE = 0x00;
  23. extern void rt_cpu_vector_set_base(void *addr);
  24. extern void *system_vectors;
  25. #ifdef RT_USING_SMP
  26. #define rt_interrupt_nest rt_cpu_self()->irq_nest
  27. #else
  28. extern volatile rt_atomic_t rt_interrupt_nest;
  29. #endif
  30. #ifdef SOC_BCM283x
  31. static void default_isr_handler(int vector, void *param)
  32. {
  33. #ifdef RT_USING_SMP
  34. rt_kprintf("cpu %d unhandled irq: %d\n", rt_hw_cpu_id(),vector);
  35. #else
  36. rt_kprintf("unhandled irq: %d\n",vector);
  37. #endif
  38. }
  39. #endif
  40. void rt_hw_vector_init(void)
  41. {
  42. rt_cpu_vector_set_base(&system_vectors);
  43. }
  44. /**
  45. * This function will initialize hardware interrupt
  46. */
  47. void rt_hw_interrupt_init(void)
  48. {
  49. #ifdef SOC_BCM283x
  50. rt_uint32_t index;
  51. /* initialize vector table */
  52. rt_hw_vector_init();
  53. /* initialize exceptions table */
  54. rt_memset(isr_table, 0x00, sizeof(isr_table));
  55. /* mask all of interrupts */
  56. IRQ_DISABLE_BASIC = 0x000000ff;
  57. IRQ_DISABLE1 = 0xffffffff;
  58. IRQ_DISABLE2 = 0xffffffff;
  59. for (index = 0; index < MAX_HANDLERS; index ++)
  60. {
  61. isr_table[index].handler = default_isr_handler;
  62. isr_table[index].param = RT_NULL;
  63. #ifdef RT_USING_INTERRUPT_INFO
  64. rt_strncpy(isr_table[index].name, "unknown", RT_NAME_MAX);
  65. isr_table[index].counter = 0;
  66. #endif
  67. }
  68. /* init interrupt nest, and context in thread sp */
  69. rt_atomic_store(&rt_interrupt_nest, 0);
  70. #else
  71. rt_uint64_t gic_cpu_base;
  72. rt_uint64_t gic_dist_base;
  73. #ifdef BSP_USING_GICV3
  74. rt_uint64_t gic_rdist_base;
  75. #endif
  76. rt_uint64_t gic_irq_start;
  77. /* initialize vector table */
  78. rt_hw_vector_init();
  79. /* initialize exceptions table */
  80. rt_memset(isr_table, 0x00, sizeof(isr_table));
  81. /* initialize ARM GIC */
  82. #if defined(RT_USING_SMART) || defined(RT_USING_OFW)
  83. gic_dist_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_dist_base(), 0x40000);
  84. gic_cpu_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_cpu_base(), 0x1000);
  85. #ifdef BSP_USING_GICV3
  86. gic_rdist_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_redist_base(),
  87. ARM_GIC_CPU_NUM * (2 << 16));
  88. #endif
  89. #else
  90. gic_dist_base = platform_get_gic_dist_base();
  91. gic_cpu_base = platform_get_gic_cpu_base();
  92. #ifdef BSP_USING_GICV3
  93. gic_rdist_base = platform_get_gic_redist_base();
  94. #endif
  95. #endif
  96. gic_irq_start = GIC_IRQ_START;
  97. arm_gic_dist_init(0, gic_dist_base, gic_irq_start);
  98. arm_gic_cpu_init(0, gic_cpu_base);
  99. #ifdef BSP_USING_GICV3
  100. arm_gic_redist_init(0, gic_rdist_base);
  101. #endif
  102. #endif
  103. }
  104. /**
  105. * This function will mask a interrupt.
  106. * @param vector the interrupt number
  107. */
  108. void rt_hw_interrupt_mask(int vector)
  109. {
  110. #ifdef SOC_BCM283x
  111. if (vector < 32)
  112. {
  113. IRQ_DISABLE1 = (1UL << vector);
  114. }
  115. else if (vector < 64)
  116. {
  117. vector = vector % 32;
  118. IRQ_DISABLE2 = (1UL << vector);
  119. }
  120. else
  121. {
  122. vector = vector - 64;
  123. IRQ_DISABLE_BASIC = (1UL << vector);
  124. }
  125. #else
  126. arm_gic_mask(0, vector);
  127. #endif
  128. }
  129. /**
  130. * This function will un-mask a interrupt.
  131. * @param vector the interrupt number
  132. */
  133. void rt_hw_interrupt_umask(int vector)
  134. {
  135. #ifdef SOC_BCM283x
  136. if (vector < 32)
  137. {
  138. IRQ_ENABLE1 = (1UL << vector);
  139. }
  140. else if (vector < 64)
  141. {
  142. vector = vector % 32;
  143. IRQ_ENABLE2 = (1UL << vector);
  144. }
  145. else
  146. {
  147. vector = vector - 64;
  148. IRQ_ENABLE_BASIC = (1UL << vector);
  149. }
  150. #else
  151. arm_gic_umask(0, vector);
  152. #endif
  153. }
  154. /**
  155. * This function returns the active interrupt number.
  156. * @param none
  157. */
  158. int rt_hw_interrupt_get_irq(void)
  159. {
  160. #ifndef SOC_BCM283x
  161. return arm_gic_get_active_irq(0);
  162. #else
  163. return 0;
  164. #endif
  165. }
  166. /**
  167. * This function acknowledges the interrupt.
  168. * @param vector the interrupt number
  169. */
  170. void rt_hw_interrupt_ack(int vector)
  171. {
  172. #ifndef SOC_BCM283x
  173. arm_gic_ack(0, vector);
  174. #endif
  175. }
  176. #ifndef SOC_BCM283x
  177. /**
  178. * This function set interrupt CPU targets.
  179. * @param vector: the interrupt number
  180. * cpu_mask: target cpus mask, one bit for one core
  181. */
  182. void rt_hw_interrupt_set_target_cpus(int vector, unsigned long cpu_mask)
  183. {
  184. #ifdef BSP_USING_GIC
  185. #ifdef BSP_USING_GICV3
  186. arm_gic_set_router_cpu(0, vector, cpu_mask);
  187. #else
  188. arm_gic_set_cpu(0, vector, (unsigned int) cpu_mask);
  189. #endif
  190. #endif
  191. }
  192. /**
  193. * This function get interrupt CPU targets.
  194. * @param vector: the interrupt number
  195. * @return target cpus mask, one bit for one core
  196. */
  197. unsigned int rt_hw_interrupt_get_target_cpus(int vector)
  198. {
  199. return arm_gic_get_target_cpu(0, vector);
  200. }
  201. /**
  202. * This function set interrupt triger mode.
  203. * @param vector: the interrupt number
  204. * mode: interrupt triger mode; 0: level triger, 1: edge triger
  205. */
  206. void rt_hw_interrupt_set_triger_mode(int vector, unsigned int mode)
  207. {
  208. arm_gic_set_configuration(0, vector, mode & IRQ_MODE_MASK);
  209. }
  210. /**
  211. * This function get interrupt triger mode.
  212. * @param vector: the interrupt number
  213. * @return interrupt triger mode; 0: level triger, 1: edge triger
  214. */
  215. unsigned int rt_hw_interrupt_get_triger_mode(int vector)
  216. {
  217. return arm_gic_get_configuration(0, vector);
  218. }
  219. /**
  220. * This function set interrupt pending flag.
  221. * @param vector: the interrupt number
  222. */
  223. void rt_hw_interrupt_set_pending(int vector)
  224. {
  225. arm_gic_set_pending_irq(0, vector);
  226. }
  227. /**
  228. * This function get interrupt pending flag.
  229. * @param vector: the interrupt number
  230. * @return interrupt pending flag, 0: not pending; 1: pending
  231. */
  232. unsigned int rt_hw_interrupt_get_pending(int vector)
  233. {
  234. return arm_gic_get_pending_irq(0, vector);
  235. }
  236. /**
  237. * This function clear interrupt pending flag.
  238. * @param vector: the interrupt number
  239. */
  240. void rt_hw_interrupt_clear_pending(int vector)
  241. {
  242. arm_gic_clear_pending_irq(0, vector);
  243. }
  244. /**
  245. * This function set interrupt priority value.
  246. * @param vector: the interrupt number
  247. * priority: the priority of interrupt to set
  248. */
  249. void rt_hw_interrupt_set_priority(int vector, unsigned int priority)
  250. {
  251. arm_gic_set_priority(0, vector, priority);
  252. }
  253. /**
  254. * This function get interrupt priority.
  255. * @param vector: the interrupt number
  256. * @return interrupt priority value
  257. */
  258. unsigned int rt_hw_interrupt_get_priority(int vector)
  259. {
  260. return arm_gic_get_priority(0, vector);
  261. }
  262. /**
  263. * This function set priority masking threshold.
  264. * @param priority: priority masking threshold
  265. */
  266. void rt_hw_interrupt_set_priority_mask(unsigned int priority)
  267. {
  268. arm_gic_set_interface_prior_mask(0, priority);
  269. }
  270. /**
  271. * This function get priority masking threshold.
  272. * @param none
  273. * @return priority masking threshold
  274. */
  275. unsigned int rt_hw_interrupt_get_priority_mask(void)
  276. {
  277. return arm_gic_get_interface_prior_mask(0);
  278. }
  279. /**
  280. * This function set priority grouping field split point.
  281. * @param bits: priority grouping field split point
  282. * @return 0: success; -1: failed
  283. */
  284. int rt_hw_interrupt_set_prior_group_bits(unsigned int bits)
  285. {
  286. int status;
  287. if (bits < 8)
  288. {
  289. arm_gic_set_binary_point(0, (7 - bits));
  290. status = 0;
  291. }
  292. else
  293. {
  294. status = -1;
  295. }
  296. return (status);
  297. }
  298. /**
  299. * This function get priority grouping field split point.
  300. * @param none
  301. * @return priority grouping field split point
  302. */
  303. unsigned int rt_hw_interrupt_get_prior_group_bits(void)
  304. {
  305. unsigned int bp;
  306. bp = arm_gic_get_binary_point(0) & 0x07;
  307. return (7 - bp);
  308. }
  309. #endif /* SOC_BCM283x */
  310. /**
  311. * This function will install a interrupt service routine to a interrupt.
  312. * @param vector the interrupt number
  313. * @param new_handler the interrupt service routine to be installed
  314. * @param old_handler the old interrupt service routine
  315. */
  316. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler,
  317. void *param, const char *name)
  318. {
  319. rt_isr_handler_t old_handler = RT_NULL;
  320. if (vector < MAX_HANDLERS)
  321. {
  322. old_handler = isr_table[vector].handler;
  323. if (handler != RT_NULL)
  324. {
  325. #ifdef RT_USING_INTERRUPT_INFO
  326. rt_strncpy(isr_table[vector].name, name, RT_NAME_MAX);
  327. #endif /* RT_USING_INTERRUPT_INFO */
  328. isr_table[vector].handler = handler;
  329. isr_table[vector].param = param;
  330. }
  331. }
  332. #ifdef BSP_USING_GIC
  333. if (vector > 32)
  334. {
  335. #ifdef BSP_USING_GICV3
  336. rt_uint64_t cpu_affinity_val;
  337. __asm__ volatile ("mrs %0, mpidr_el1":"=r"(cpu_affinity_val));
  338. rt_hw_interrupt_set_target_cpus(vector, cpu_affinity_val);
  339. #else
  340. rt_hw_interrupt_set_target_cpus(vector, 1 << rt_hw_cpu_id());
  341. #endif /* BSP_USING_GICV3 */
  342. }
  343. #endif
  344. return old_handler;
  345. }
  346. #if defined(RT_USING_SMP) || defined(RT_USING_AMP)
  347. void rt_hw_ipi_send(int ipi_vector, unsigned int cpu_mask)
  348. {
  349. #ifdef BSP_USING_GICV2
  350. arm_gic_send_sgi(0, ipi_vector, cpu_mask, 0);
  351. #elif defined(BSP_USING_GICV3)
  352. rt_uint32_t gicv3_cpu_mask[(RT_CPUS_NR + 31) >> 5];
  353. gicv3_cpu_mask[0] = cpu_mask;
  354. arm_gic_send_affinity_sgi(0, ipi_vector, gicv3_cpu_mask, GICV3_ROUTED_TO_SPEC);
  355. #endif
  356. }
  357. void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler)
  358. {
  359. /* note: ipi_vector maybe different with irq_vector */
  360. rt_hw_interrupt_install(ipi_vector, ipi_isr_handler, 0, "IPI_HANDLER");
  361. }
  362. #endif
  363. #if defined(FINSH_USING_MSH) && defined(RT_USING_INTERRUPT_INFO)
  364. int list_isr()
  365. {
  366. int idx;
  367. rt_kprintf("%-*.*s nr handler param counter ", RT_NAME_MAX, RT_NAME_MAX, "irq");
  368. #ifdef RT_USING_SMP
  369. for (int i = 0; i < RT_CPUS_NR; i++)
  370. {
  371. rt_kprintf(" cpu%2d ", i);
  372. }
  373. #endif
  374. rt_kprintf("\n");
  375. for (int i = 0; i < RT_NAME_MAX; i++)
  376. {
  377. rt_kprintf("-");
  378. }
  379. rt_kprintf(" ---- ------------------ ------------------ ----------------");
  380. #ifdef RT_USING_SMP
  381. for (int i = 0; i < RT_CPUS_NR; i++)
  382. {
  383. rt_kprintf(" -------");
  384. }
  385. #endif
  386. rt_kprintf("\n");
  387. for (idx = 0; idx < MAX_HANDLERS; idx++)
  388. {
  389. if (isr_table[idx].handler != RT_NULL)
  390. {
  391. rt_kprintf("%*.s %4d %p %p %16d", RT_NAME_MAX, isr_table[idx].name, idx, isr_table[idx].handler,
  392. isr_table[idx].param, isr_table[idx].counter);
  393. #ifdef RT_USING_SMP
  394. for (int i = 0; i < RT_CPUS_NR; i++)
  395. rt_kprintf(" %7d", isr_table[idx].cpu_counter[i]);
  396. #endif
  397. rt_kprintf("\n");
  398. }
  399. }
  400. return 0;
  401. }
  402. #include "finsh.h"
  403. MSH_CMD_EXPORT(list_isr, list isr)
  404. #endif