start_gcc.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 /* when I bit is set, IRQ is disabled */
  21. .equ F_Bit, 0x40 /* when F bit is set, FIQ is disabled */
  22. #ifdef RT_USING_USERSPACE
  23. .data
  24. .align 14
  25. init_mtbl:
  26. .space 16*1024
  27. #endif
  28. .text
  29. /* reset entry */
  30. .globl _reset
  31. _reset:
  32. #ifdef ARCH_ARMV8
  33. /* Check for HYP mode */
  34. mrs r0, cpsr_all
  35. and r0, r0, #0x1F
  36. mov r8, #0x1A
  37. cmp r0, r8
  38. beq overHyped
  39. b continue
  40. overHyped: /* Get out of HYP mode */
  41. adr r1, continue
  42. msr ELR_hyp, r1
  43. mrs r1, cpsr_all
  44. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  45. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  46. msr SPSR_hyp, r1
  47. eret
  48. continue:
  49. #endif
  50. #ifdef SOC_BCM283x
  51. /* Suspend the other cpu cores */
  52. mrc p15, 0, r0, c0, c0, 5
  53. ands r0, #3
  54. bne _halt
  55. /* Disable IRQ & FIQ */
  56. cpsid if
  57. /* Check for HYP mode */
  58. mrs r0, cpsr_all
  59. and r0, r0, #0x1F
  60. mov r8, #0x1A
  61. cmp r0, r8
  62. beq overHyped
  63. b continue
  64. overHyped: /* Get out of HYP mode */
  65. adr r1, continue
  66. msr ELR_hyp, r1
  67. mrs r1, cpsr_all
  68. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  69. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  70. msr SPSR_hyp, r1
  71. eret
  72. continue:
  73. /* set the cpu to SVC32 mode and disable interrupt */
  74. mrs r0, cpsr
  75. bic r0, r0, #0x1f
  76. orr r0, r0, #0x13
  77. msr cpsr_c, r0
  78. #endif
  79. /* invalid tlb before enable mmu */
  80. mrc p15, 0, r0, c1, c0, 0
  81. bic r0, #1
  82. mcr p15, 0, r0, c1, c0, 0
  83. dsb
  84. isb
  85. mov r0, #0
  86. mcr p15, 0, r0, c8, c7, 0
  87. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  88. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  89. dsb
  90. isb
  91. #ifdef RT_USING_USERSPACE
  92. ldr r5, =PV_OFFSET
  93. mov r7, #0x100000
  94. sub r7, #1
  95. mvn r8, r7
  96. ldr r9, =KERNEL_VADDR_START
  97. ldr r6, =__bss_end
  98. add r6, r7
  99. and r6, r8 /* r6 end vaddr align up to 1M */
  100. sub r6, r9 /* r6 is size */
  101. ldr sp, =svc_stack_n_limit
  102. add sp, r5 /* use paddr */
  103. ldr r0, =init_mtbl
  104. add r0, r5
  105. mov r1, r6
  106. mov r2, r5
  107. bl init_mm_setup
  108. ldr lr, =after_enable_mmu
  109. ldr r0, =init_mtbl
  110. add r0, r5
  111. b enable_mmu
  112. after_enable_mmu:
  113. #endif
  114. #ifndef SOC_BCM283x
  115. /* set the cpu to SVC32 mode and disable interrupt */
  116. cps #Mode_SVC
  117. #endif
  118. #ifdef RT_USING_FPU
  119. mov r4, #0xfffffff
  120. mcr p15, 0, r4, c1, c0, 2
  121. #endif
  122. /* disable the data alignment check */
  123. mrc p15, 0, r1, c1, c0, 0
  124. bic r1, #(1<<1)
  125. mcr p15, 0, r1, c1, c0, 0
  126. /* enable I cache + branch prediction */
  127. mrc p15, 0, r0, c1, c0, 0
  128. orr r0, r0, #(1<<12)
  129. orr r0, r0, #(1<<11)
  130. mcr p15, 0, r0, c1, c0, 0
  131. /* setup stack */
  132. bl stack_setup
  133. /* clear .bss */
  134. mov r0,#0 /* get a zero */
  135. ldr r1,=__bss_start /* bss start */
  136. ldr r2,=__bss_end /* bss end */
  137. bss_loop:
  138. cmp r1,r2 /* check if data to clear */
  139. strlo r0,[r1],#4 /* clear 4 bytes */
  140. blo bss_loop /* loop until done */
  141. #ifdef RT_USING_SMP
  142. mrc p15, 0, r1, c1, c0, 1
  143. mov r0, #(1<<6)
  144. orr r1, r0
  145. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  146. #endif
  147. /* initialize the mmu table and enable mmu */
  148. ldr r0, =platform_mem_desc
  149. ldr r1, =platform_mem_desc_size
  150. ldr r1, [r1]
  151. bl rt_hw_init_mmu_table
  152. #ifdef RT_USING_USERSPACE
  153. ldr r0, =MMUTable /* vaddr */
  154. add r0, r5 /* to paddr */
  155. bl rt_hw_mmu_switch
  156. #else
  157. bl rt_hw_mmu_init
  158. #endif
  159. /* call C++ constructors of global objects */
  160. ldr r0, =__ctors_start__
  161. ldr r1, =__ctors_end__
  162. ctor_loop:
  163. cmp r0, r1
  164. beq ctor_end
  165. ldr r2, [r0], #4
  166. stmfd sp!, {r0-r1}
  167. mov lr, pc
  168. bx r2
  169. ldmfd sp!, {r0-r1}
  170. b ctor_loop
  171. ctor_end:
  172. /* start RT-Thread Kernel */
  173. ldr pc, _rtthread_startup
  174. _rtthread_startup:
  175. .word rtthread_startup
  176. stack_setup:
  177. #ifdef RT_USING_SMP
  178. /* cpu id */
  179. mrc p15, 0, r0, c0, c0, 5
  180. and r0, r0, #0xf
  181. add r0, r0, #1
  182. #else
  183. mov r0, #1
  184. #endif
  185. cps #Mode_UND
  186. ldr r1, =und_stack_n
  187. add sp, r1, r0, asl #12
  188. cps #Mode_IRQ
  189. ldr r1, =irq_stack_n
  190. add sp, r1, r0, asl #12
  191. cps #Mode_FIQ
  192. ldr r1, =irq_stack_n
  193. add sp, r1, r0, asl #12
  194. cps #Mode_ABT
  195. ldr r1, =abt_stack_n
  196. add sp, r1, r0, asl #12
  197. cps #Mode_SVC
  198. ldr r1, =svc_stack_n
  199. add sp, r1, r0, asl #12
  200. bx lr
  201. #ifdef RT_USING_USERSPACE
  202. .align 2
  203. .global enable_mmu
  204. enable_mmu:
  205. orr r0, #0x18
  206. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  207. mov r0, #(1 << 5) /* PD1=1 */
  208. mcr p15, 0, r0, c2, c0, 2 /* ttbcr */
  209. mov r0, #1
  210. mcr p15, 0, r0, c3, c0, 0 /* dacr */
  211. /* invalid tlb before enable mmu */
  212. mov r0, #0
  213. mcr p15, 0, r0, c8, c7, 0
  214. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  215. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  216. mrc p15, 0, r0, c1, c0, 0
  217. orr r0, #((1 << 12) | (1 << 11)) /* instruction cache, branch prediction */
  218. orr r0, #((1 << 2) | (1 << 0)) /* data cache, mmu enable */
  219. mcr p15, 0, r0, c1, c0, 0
  220. dsb
  221. isb
  222. mov pc, lr
  223. .global rt_hw_set_process_id
  224. rt_hw_set_process_id:
  225. LSL r0, r0, #8
  226. MCR p15, 0, r0, c13, c0, 1
  227. mov pc, lr
  228. .global rt_hw_mmu_switch
  229. rt_hw_mmu_switch:
  230. mov r3, #0
  231. mcr p15, 0, r3, c13, c0, 1 /* set contextid = 0, for synchronization*/
  232. isb
  233. orr r0, #0x18
  234. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  235. isb
  236. mov r1, r1, LSL #0x8
  237. and r2, r2, #0xff
  238. orr r1, r1, r2 /* contextid.PROCID = pid, contextid.ASID = asid*/
  239. mcr p15, 0, r1, c13, c0, 1 /* set contextid = r1*/
  240. isb
  241. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  242. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  243. dsb
  244. isb
  245. mov pc, lr
  246. .global rt_hw_mmu_tbl_get
  247. rt_hw_mmu_tbl_get:
  248. mrc p15, 0, r0, c2, c0, 0 /* ttbr0 */
  249. bic r0, #0x18
  250. mov pc, lr
  251. #endif
  252. _halt:
  253. wfe
  254. b _halt
  255. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  256. .section .text.isr, "ax"
  257. .align 5
  258. .globl vector_fiq
  259. vector_fiq:
  260. stmfd sp!,{r0-r7,lr}
  261. bl rt_hw_trap_fiq
  262. ldmfd sp!,{r0-r7,lr}
  263. subs pc, lr, #4
  264. .globl rt_interrupt_enter
  265. .globl rt_interrupt_leave
  266. .globl rt_thread_switch_interrupt_flag
  267. .globl rt_interrupt_from_thread
  268. .globl rt_interrupt_to_thread
  269. .globl rt_current_thread
  270. .globl vmm_thread
  271. .globl vmm_virq_check
  272. .align 5
  273. .globl vector_irq
  274. vector_irq:
  275. #ifdef RT_USING_SMP
  276. clrex
  277. stmfd sp!, {r0, r1}
  278. cps #Mode_SVC
  279. mov r0, sp /* svc_sp */
  280. mov r1, lr /* svc_lr */
  281. cps #Mode_IRQ
  282. sub lr, #4
  283. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  284. stmfd r0!, {r2 - r12}
  285. ldmfd sp!, {r1, r2} /* original r0, r1 */
  286. stmfd r0!, {r1 - r2}
  287. mrs r1, spsr /* original mode */
  288. stmfd r0!, {r1}
  289. #ifdef RT_USING_LWP
  290. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  291. sub r0, #8
  292. #endif
  293. #ifdef RT_USING_FPU
  294. /* fpu context */
  295. vmrs r6, fpexc
  296. tst r6, #(1<<30)
  297. beq 1f
  298. vstmdb r0!, {d0-d15}
  299. vstmdb r0!, {d16-d31}
  300. vmrs r5, fpscr
  301. stmfd r0!, {r5}
  302. 1:
  303. stmfd r0!, {r6}
  304. #endif
  305. /* now irq stack is clean */
  306. /* r0 is task svc_sp */
  307. /* backup r0 -> r8 */
  308. mov r8, r0
  309. cps #Mode_SVC
  310. mov sp, r8
  311. bl rt_interrupt_enter
  312. bl rt_hw_trap_irq
  313. bl rt_interrupt_leave
  314. mov r0, r8
  315. bl rt_scheduler_do_irq_switch
  316. b rt_hw_context_switch_exit
  317. #else
  318. stmfd sp!, {r0-r12,lr}
  319. bl rt_interrupt_enter
  320. bl rt_hw_trap_irq
  321. bl rt_interrupt_leave
  322. /* if rt_thread_switch_interrupt_flag set, jump to
  323. * rt_hw_context_switch_interrupt_do and don't return */
  324. ldr r0, =rt_thread_switch_interrupt_flag
  325. ldr r1, [r0]
  326. cmp r1, #1
  327. beq rt_hw_context_switch_interrupt_do
  328. #ifdef RT_USING_LWP
  329. ldmfd sp!, {r0-r12,lr}
  330. cps #Mode_SVC
  331. push {r0-r12}
  332. mov r7, lr
  333. cps #Mode_IRQ
  334. mrs r4, spsr
  335. sub r5, lr, #4
  336. cps #Mode_SVC
  337. and r6, r4, #0x1f
  338. cmp r6, #0x10
  339. bne 1f
  340. msr spsr_csxf, r4
  341. mov lr, r5
  342. pop {r0-r12}
  343. b arch_ret_to_user
  344. 1:
  345. mov lr, r7
  346. cps #Mode_IRQ
  347. msr spsr_csxf, r4
  348. mov lr, r5
  349. cps #Mode_SVC
  350. pop {r0-r12}
  351. cps #Mode_IRQ
  352. movs pc, lr
  353. #else
  354. ldmfd sp!, {r0-r12,lr}
  355. subs pc, lr, #4
  356. #endif
  357. rt_hw_context_switch_interrupt_do:
  358. mov r1, #0 /* clear flag */
  359. str r1, [r0]
  360. mov r1, sp /* r1 point to {r0-r3} in stack */
  361. add sp, sp, #4*4
  362. ldmfd sp!, {r4-r12,lr} /* reload saved registers */
  363. mrs r0, spsr /* get cpsr of interrupt thread */
  364. sub r2, lr, #4 /* save old task's pc to r2 */
  365. /* Switch to SVC mode with no interrupt. If the usr mode guest is
  366. * interrupted, this will just switch to the stack of kernel space.
  367. * save the registers in kernel space won't trigger data abort. */
  368. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  369. stmfd sp!, {r2} /* push old task's pc */
  370. stmfd sp!, {r4-r12,lr} /* push old task's lr,r12-r4 */
  371. ldmfd r1, {r1-r4} /* restore r0-r3 of the interrupt thread */
  372. stmfd sp!, {r1-r4} /* push old task's r0-r3 */
  373. stmfd sp!, {r0} /* push old task's cpsr */
  374. #ifdef RT_USING_LWP
  375. stmfd sp, {r13, r14}^ /*push usr_sp, usr_lr */
  376. sub sp, #8
  377. #endif
  378. #ifdef RT_USING_FPU
  379. /* fpu context */
  380. vmrs r6, fpexc
  381. tst r6, #(1<<30)
  382. beq 1f
  383. vstmdb sp!, {d0-d15}
  384. vstmdb sp!, {d16-d31}
  385. vmrs r5, fpscr
  386. stmfd sp!, {r5}
  387. 1:
  388. stmfd sp!, {r6}
  389. #endif
  390. ldr r4, =rt_interrupt_from_thread
  391. ldr r5, [r4]
  392. str sp, [r5] /* store sp in preempted tasks's TCB */
  393. ldr r6, =rt_interrupt_to_thread
  394. ldr r6, [r6]
  395. ldr sp, [r6] /* get new task's stack pointer */
  396. bl rt_thread_self
  397. #ifdef RT_USING_USERSPACE
  398. mov r4, r0
  399. bl lwp_mmu_switch
  400. mov r0, r4
  401. bl lwp_user_setting_restore
  402. #endif
  403. #ifdef RT_USING_FPU
  404. /* fpu context */
  405. ldmfd sp!, {r6}
  406. vmsr fpexc, r6
  407. tst r6, #(1<<30)
  408. beq 1f
  409. ldmfd sp!, {r5}
  410. vmsr fpscr, r5
  411. vldmia sp!, {d16-d31}
  412. vldmia sp!, {d0-d15}
  413. 1:
  414. #endif
  415. #ifdef RT_USING_LWP
  416. ldmfd sp, {r13, r14}^ /*pop usr_sp, usr_lr */
  417. add sp, #8
  418. #endif
  419. ldmfd sp!, {r4} /* pop new task's cpsr to spsr */
  420. msr spsr_cxsf, r4
  421. #ifdef RT_USING_LWP
  422. and r4, #0x1f
  423. cmp r4, #0x10
  424. bne 1f
  425. ldmfd sp!, {r0-r12,lr}
  426. ldmfd sp!, {lr}
  427. b arch_ret_to_user
  428. 1:
  429. #endif
  430. /* pop new task's r0-r12,lr & pc, copy spsr to cpsr */
  431. ldmfd sp!, {r0-r12,lr,pc}^
  432. #endif
  433. .macro push_svc_reg
  434. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  435. stmia sp, {r0 - r12} /* Calling r0-r12 */
  436. mov r0, sp
  437. add sp, sp, #17 * 4
  438. mrs r6, spsr /* Save CPSR */
  439. str lr, [r0, #15*4] /* Push PC */
  440. str r6, [r0, #16*4] /* Push CPSR */
  441. and r1, r6, #0x1f
  442. cmp r1, #0x10
  443. cps #Mode_SYS
  444. streq sp, [r0, #13*4] /* Save calling SP */
  445. streq lr, [r0, #14*4] /* Save calling PC */
  446. cps #Mode_SVC
  447. strne sp, [r0, #13*4] /* Save calling SP */
  448. strne lr, [r0, #14*4] /* Save calling PC */
  449. .endm
  450. .align 5
  451. .weak vector_swi
  452. vector_swi:
  453. push_svc_reg
  454. bl rt_hw_trap_swi
  455. b .
  456. .align 5
  457. .globl vector_undef
  458. vector_undef:
  459. push_svc_reg
  460. bl rt_hw_trap_undef
  461. cps #Mode_UND
  462. #ifdef RT_USING_FPU
  463. sub sp, sp, #17 * 4
  464. ldr lr, [sp, #15*4]
  465. ldmia sp, {r0 - r12}
  466. add sp, sp, #17 * 4
  467. movs pc, lr
  468. #endif
  469. b .
  470. .align 5
  471. .globl vector_pabt
  472. vector_pabt:
  473. push_svc_reg
  474. #ifdef RT_USING_USERSPACE
  475. /* cp Mode_ABT stack to SVC */
  476. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  477. mov lr, r0
  478. ldmia lr, {r0 - r12}
  479. stmia sp, {r0 - r12}
  480. add r1, lr, #13 * 4
  481. add r2, sp, #13 * 4
  482. ldmia r1, {r4 - r7}
  483. stmia r2, {r4 - r7}
  484. mov r0, sp
  485. bl rt_hw_trap_pabt
  486. /* return to user */
  487. ldr lr, [sp, #16*4] /* orign spsr */
  488. msr spsr_cxsf, lr
  489. ldr lr, [sp, #15*4] /* orign pc */
  490. ldmia sp, {r0 - r12}
  491. add sp, #17 * 4
  492. b arch_ret_to_user
  493. #else
  494. bl rt_hw_trap_pabt
  495. b .
  496. #endif
  497. .align 5
  498. .globl vector_dabt
  499. vector_dabt:
  500. push_svc_reg
  501. #ifdef RT_USING_USERSPACE
  502. /* cp Mode_ABT stack to SVC */
  503. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  504. mov lr, r0
  505. ldmia lr, {r0 - r12}
  506. stmia sp, {r0 - r12}
  507. add r1, lr, #13 * 4
  508. add r2, sp, #13 * 4
  509. ldmia r1, {r4 - r7}
  510. stmia r2, {r4 - r7}
  511. mov r0, sp
  512. bl rt_hw_trap_dabt
  513. /* return to user */
  514. ldr lr, [sp, #16*4] /* orign spsr */
  515. msr spsr_cxsf, lr
  516. ldr lr, [sp, #15*4] /* orign pc */
  517. ldmia sp, {r0 - r12}
  518. add sp, #17 * 4
  519. b arch_ret_to_user
  520. #else
  521. bl rt_hw_trap_dabt
  522. b .
  523. #endif
  524. .align 5
  525. .globl vector_resv
  526. vector_resv:
  527. push_svc_reg
  528. bl rt_hw_trap_resv
  529. b .
  530. #ifdef RT_USING_SMP
  531. .global rt_hw_clz
  532. rt_hw_clz:
  533. clz r0, r0
  534. bx lr
  535. .global rt_secondary_cpu_entry
  536. rt_secondary_cpu_entry:
  537. #ifdef RT_USING_USERSPACE
  538. ldr r5, =PV_OFFSET
  539. ldr lr, =after_enable_mmu_n
  540. ldr r0, =init_mtbl
  541. add r0, r5
  542. b enable_mmu
  543. after_enable_mmu_n:
  544. ldr r0, =MMUTable
  545. add r0, r5
  546. bl rt_hw_mmu_switch
  547. #endif
  548. #ifdef RT_USING_FPU
  549. mov r4, #0xfffffff
  550. mcr p15, 0, r4, c1, c0, 2
  551. #endif
  552. mrc p15, 0, r1, c1, c0, 1
  553. mov r0, #(1<<6)
  554. orr r1, r0
  555. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  556. mrc p15, 0, r0, c1, c0, 0
  557. bic r0, #(1<<13)
  558. mcr p15, 0, r0, c1, c0, 0
  559. bl stack_setup
  560. /* initialize the mmu table and enable mmu */
  561. #ifndef RT_USING_USERSPACE
  562. bl rt_hw_mmu_init
  563. #endif
  564. b rt_hw_secondary_cpu_bsp_start
  565. #endif
  566. #ifndef RT_CPUS_NR
  567. #define RT_CPUS_NR 1
  568. #endif
  569. .bss
  570. .align 3 /* align to 2~3=8 */
  571. svc_stack_n:
  572. .space (RT_CPUS_NR << 12)
  573. svc_stack_n_limit:
  574. irq_stack_n:
  575. .space (RT_CPUS_NR << 12)
  576. und_stack_n:
  577. .space (RT_CPUS_NR << 12)
  578. abt_stack_n:
  579. .space (RT_CPUS_NR << 12)