drv_emac.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-05-19 Bernard porting from LPC17xx drivers.
  9. */
  10. #ifndef DRV_EMAC_H__
  11. #define DRV_EMAC_H__
  12. #include "board.h"
  13. /* EMAC Memory Buffer configuration for 16K Ethernet RAM. */
  14. #define NUM_RX_FRAG 4 /* Num.of RX Fragments 4*1536= 6.0kB */
  15. #define NUM_TX_FRAG 3 /* Num.of TX Fragments 3*1536= 4.6kB */
  16. #define ETH_FRAG_SIZE 1536 /* Packet Fragment size 1536 Bytes */
  17. #define ETH_MAX_FLEN 1536 /* Max. Ethernet Frame Size */
  18. /* MAC Configuration Register 1 */
  19. #define MAC1_REC_EN 0x00000001 /* Receive Enable */
  20. #define MAC1_PASS_ALL 0x00000002 /* Pass All Receive Frames */
  21. #define MAC1_RX_FLOWC 0x00000004 /* RX Flow Control */
  22. #define MAC1_TX_FLOWC 0x00000008 /* TX Flow Control */
  23. #define MAC1_LOOPB 0x00000010 /* Loop Back Mode */
  24. #define MAC1_RES_TX 0x00000100 /* Reset TX Logic */
  25. #define MAC1_RES_MCS_TX 0x00000200 /* Reset MAC TX Control Sublayer */
  26. #define MAC1_RES_RX 0x00000400 /* Reset RX Logic */
  27. #define MAC1_RES_MCS_RX 0x00000800 /* Reset MAC RX Control Sublayer */
  28. #define MAC1_SIM_RES 0x00004000 /* Simulation Reset */
  29. #define MAC1_SOFT_RES 0x00008000 /* Soft Reset MAC */
  30. /* MAC Configuration Register 2 */
  31. #define MAC2_FULL_DUP 0x00000001 /* Full Duplex Mode */
  32. #define MAC2_FRM_LEN_CHK 0x00000002 /* Frame Length Checking */
  33. #define MAC2_HUGE_FRM_EN 0x00000004 /* Huge Frame Enable */
  34. #define MAC2_DLY_CRC 0x00000008 /* Delayed CRC Mode */
  35. #define MAC2_CRC_EN 0x00000010 /* Append CRC to every Frame */
  36. #define MAC2_PAD_EN 0x00000020 /* Pad all Short Frames */
  37. #define MAC2_VLAN_PAD_EN 0x00000040 /* VLAN Pad Enable */
  38. #define MAC2_ADET_PAD_EN 0x00000080 /* Auto Detect Pad Enable */
  39. #define MAC2_PPREAM_ENF 0x00000100 /* Pure Preamble Enforcement */
  40. #define MAC2_LPREAM_ENF 0x00000200 /* Long Preamble Enforcement */
  41. #define MAC2_NO_BACKOFF 0x00001000 /* No Backoff Algorithm */
  42. #define MAC2_BACK_PRESSURE 0x00002000 /* Backoff Presurre / No Backoff */
  43. #define MAC2_EXCESS_DEF 0x00004000 /* Excess Defer */
  44. /* Back-to-Back Inter-Packet-Gap Register */
  45. #define IPGT_FULL_DUP 0x00000015 /* Recommended value for Full Duplex */
  46. #define IPGT_HALF_DUP 0x00000012 /* Recommended value for Half Duplex */
  47. /* Non Back-to-Back Inter-Packet-Gap Register */
  48. #define IPGR_DEF 0x00000012 /* Recommended value */
  49. /* Collision Window/Retry Register */
  50. #define CLRT_DEF 0x0000370F /* Default value */
  51. /* PHY Support Register */
  52. #define SUPP_SPEED 0x00000100 /* Reduced MII Logic Current Speed */
  53. #define SUPP_RES_RMII 0x00000800 /* Reset Reduced MII Logic */
  54. /* Test Register */
  55. #define TEST_SHCUT_PQUANTA 0x00000001 /* Shortcut Pause Quanta */
  56. #define TEST_TST_PAUSE 0x00000002 /* Test Pause */
  57. #define TEST_TST_BACKP 0x00000004 /* Test Back Pressure */
  58. /* MII Management Configuration Register */
  59. #define MCFG_SCAN_INC 0x00000001 /* Scan Increment PHY Address */
  60. #define MCFG_SUPP_PREAM 0x00000002 /* Suppress Preamble */
  61. #define MCFG_CLK_SEL 0x0000001C /* Clock Select Mask */
  62. #define MCFG_RES_MII 0x00008000 /* Reset MII Management Hardware */
  63. #define MCFG_CLK_DIV4 0x00000000 /* MDC = hclk / 4 */
  64. #define MCFG_CLK_DIV6 0x00000008 /* MDC = hclk / 6 */
  65. #define MCFG_CLK_DIV8 0x0000000C /* MDC = hclk / 8 */
  66. #define MCFG_CLK_DIV10 0x00000010 /* MDC = hclk / 10 */
  67. #define MCFG_CLK_DIV14 0x00000014 /* MDC = hclk / 14 */
  68. #define MCFG_CLK_DIV20 0x00000018 /* MDC = hclk / 20 */
  69. #define MCFG_CLK_DIV28 0x0000001C /* MDC = hclk / 28 */
  70. /* MII Management Command Register */
  71. #define MCMD_READ 0x00000001 /* MII Read */
  72. #define MCMD_SCAN 0x00000002 /* MII Scan continuously */
  73. #define MII_WR_TOUT 0x00050000 /* MII Write timeout count */
  74. #define MII_RD_TOUT 0x00050000 /* MII Read timeout count */
  75. /* MII Management Address Register */
  76. #define MADR_REG_ADR 0x0000001F /* MII Register Address Mask */
  77. #define MADR_PHY_ADR 0x00001F00 /* PHY Address Mask */
  78. /* MII Management Indicators Register */
  79. #define MIND_BUSY 0x00000001 /* MII is Busy */
  80. #define MIND_SCAN 0x00000002 /* MII Scanning in Progress */
  81. #define MIND_NOT_VAL 0x00000004 /* MII Read Data not valid */
  82. #define MIND_MII_LINK_FAIL 0x00000008 /* MII Link Failed */
  83. /* Command Register */
  84. #define CR_RX_EN 0x00000001 /* Enable Receive */
  85. #define CR_TX_EN 0x00000002 /* Enable Transmit */
  86. #define CR_REG_RES 0x00000008 /* Reset Host Registers */
  87. #define CR_TX_RES 0x00000010 /* Reset Transmit Datapath */
  88. #define CR_RX_RES 0x00000020 /* Reset Receive Datapath */
  89. #define CR_PASS_RUNT_FRM 0x00000040 /* Pass Runt Frames */
  90. #define CR_PASS_RX_FILT 0x00000080 /* Pass RX Filter */
  91. #define CR_TX_FLOW_CTRL 0x00000100 /* TX Flow Control */
  92. #define CR_RMII 0x00000200 /* Reduced MII Interface */
  93. #define CR_FULL_DUP 0x00000400 /* Full Duplex */
  94. /* Status Register */
  95. #define SR_RX_EN 0x00000001 /* Enable Receive */
  96. #define SR_TX_EN 0x00000002 /* Enable Transmit */
  97. /* Transmit Status Vector 0 Register */
  98. #define TSV0_CRC_ERR 0x00000001 /* CRC error */
  99. #define TSV0_LEN_CHKERR 0x00000002 /* Length Check Error */
  100. #define TSV0_LEN_OUTRNG 0x00000004 /* Length Out of Range */
  101. #define TSV0_DONE 0x00000008 /* Tramsmission Completed */
  102. #define TSV0_MCAST 0x00000010 /* Multicast Destination */
  103. #define TSV0_BCAST 0x00000020 /* Broadcast Destination */
  104. #define TSV0_PKT_DEFER 0x00000040 /* Packet Deferred */
  105. #define TSV0_EXC_DEFER 0x00000080 /* Excessive Packet Deferral */
  106. #define TSV0_EXC_COLL 0x00000100 /* Excessive Collision */
  107. #define TSV0_LATE_COLL 0x00000200 /* Late Collision Occured */
  108. #define TSV0_GIANT 0x00000400 /* Giant Frame */
  109. #define TSV0_UNDERRUN 0x00000800 /* Buffer Underrun */
  110. #define TSV0_BYTES 0x0FFFF000 /* Total Bytes Transferred */
  111. #define TSV0_CTRL_FRAME 0x10000000 /* Control Frame */
  112. #define TSV0_PAUSE 0x20000000 /* Pause Frame */
  113. #define TSV0_BACK_PRESS 0x40000000 /* Backpressure Method Applied */
  114. #define TSV0_VLAN 0x80000000 /* VLAN Frame */
  115. /* Transmit Status Vector 1 Register */
  116. #define TSV1_BYTE_CNT 0x0000FFFF /* Transmit Byte Count */
  117. #define TSV1_COLL_CNT 0x000F0000 /* Transmit Collision Count */
  118. /* Receive Status Vector Register */
  119. #define RSV_BYTE_CNT 0x0000FFFF /* Receive Byte Count */
  120. #define RSV_PKT_IGNORED 0x00010000 /* Packet Previously Ignored */
  121. #define RSV_RXDV_SEEN 0x00020000 /* RXDV Event Previously Seen */
  122. #define RSV_CARR_SEEN 0x00040000 /* Carrier Event Previously Seen */
  123. #define RSV_REC_CODEV 0x00080000 /* Receive Code Violation */
  124. #define RSV_CRC_ERR 0x00100000 /* CRC Error */
  125. #define RSV_LEN_CHKERR 0x00200000 /* Length Check Error */
  126. #define RSV_LEN_OUTRNG 0x00400000 /* Length Out of Range */
  127. #define RSV_REC_OK 0x00800000 /* Frame Received OK */
  128. #define RSV_MCAST 0x01000000 /* Multicast Frame */
  129. #define RSV_BCAST 0x02000000 /* Broadcast Frame */
  130. #define RSV_DRIB_NIBB 0x04000000 /* Dribble Nibble */
  131. #define RSV_CTRL_FRAME 0x08000000 /* Control Frame */
  132. #define RSV_PAUSE 0x10000000 /* Pause Frame */
  133. #define RSV_UNSUPP_OPC 0x20000000 /* Unsupported Opcode */
  134. #define RSV_VLAN 0x40000000 /* VLAN Frame */
  135. /* Flow Control Counter Register */
  136. #define FCC_MIRR_CNT 0x0000FFFF /* Mirror Counter */
  137. #define FCC_PAUSE_TIM 0xFFFF0000 /* Pause Timer */
  138. /* Flow Control Status Register */
  139. #define FCS_MIRR_CNT 0x0000FFFF /* Mirror Counter Current */
  140. /* Receive Filter Control Register */
  141. #define RFC_UCAST_EN 0x00000001 /* Accept Unicast Frames Enable */
  142. #define RFC_BCAST_EN 0x00000002 /* Accept Broadcast Frames Enable */
  143. #define RFC_MCAST_EN 0x00000004 /* Accept Multicast Frames Enable */
  144. #define RFC_UCAST_HASH_EN 0x00000008 /* Accept Unicast Hash Filter Frames */
  145. #define RFC_MCAST_HASH_EN 0x00000010 /* Accept Multicast Hash Filter Fram.*/
  146. #define RFC_PERFECT_EN 0x00000020 /* Accept Perfect Match Enable */
  147. #define RFC_MAGP_WOL_EN 0x00001000 /* Magic Packet Filter WoL Enable */
  148. #define RFC_PFILT_WOL_EN 0x00002000 /* Perfect Filter WoL Enable */
  149. /* Receive Filter WoL Status/Clear Registers */
  150. #define WOL_UCAST 0x00000001 /* Unicast Frame caused WoL */
  151. #define WOL_BCAST 0x00000002 /* Broadcast Frame caused WoL */
  152. #define WOL_MCAST 0x00000004 /* Multicast Frame caused WoL */
  153. #define WOL_UCAST_HASH 0x00000008 /* Unicast Hash Filter Frame WoL */
  154. #define WOL_MCAST_HASH 0x00000010 /* Multicast Hash Filter Frame WoL */
  155. #define WOL_PERFECT 0x00000020 /* Perfect Filter WoL */
  156. #define WOL_RX_FILTER 0x00000080 /* RX Filter caused WoL */
  157. #define WOL_MAG_PACKET 0x00000100 /* Magic Packet Filter caused WoL */
  158. /* Interrupt Status/Enable/Clear/Set Registers */
  159. #define INT_RX_OVERRUN 0x00000001 /* Overrun Error in RX Queue */
  160. #define INT_RX_ERR 0x00000002 /* Receive Error */
  161. #define INT_RX_FIN 0x00000004 /* RX Finished Process Descriptors */
  162. #define INT_RX_DONE 0x00000008 /* Receive Done */
  163. #define INT_TX_UNDERRUN 0x00000010 /* Transmit Underrun */
  164. #define INT_TX_ERR 0x00000020 /* Transmit Error */
  165. #define INT_TX_FIN 0x00000040 /* TX Finished Process Descriptors */
  166. #define INT_TX_DONE 0x00000080 /* Transmit Done */
  167. #define INT_SOFT_INT 0x00001000 /* Software Triggered Interrupt */
  168. #define INT_WAKEUP 0x00002000 /* Wakeup Event Interrupt */
  169. /* Power Down Register */
  170. #define PD_POWER_DOWN 0x80000000 /* Power Down MAC */
  171. /* RX Descriptor Control Word */
  172. #define RCTRL_SIZE 0x000007FF /* Buffer size mask */
  173. #define RCTRL_INT 0x80000000 /* Generate RxDone Interrupt */
  174. /* RX Status Hash CRC Word */
  175. #define RHASH_SA 0x000001FF /* Hash CRC for Source Address */
  176. #define RHASH_DA 0x001FF000 /* Hash CRC for Destination Address */
  177. /* RX Status Information Word */
  178. #define RINFO_SIZE 0x000007FF /* Data size in bytes */
  179. #define RINFO_CTRL_FRAME 0x00040000 /* Control Frame */
  180. #define RINFO_VLAN 0x00080000 /* VLAN Frame */
  181. #define RINFO_FAIL_FILT 0x00100000 /* RX Filter Failed */
  182. #define RINFO_MCAST 0x00200000 /* Multicast Frame */
  183. #define RINFO_BCAST 0x00400000 /* Broadcast Frame */
  184. #define RINFO_CRC_ERR 0x00800000 /* CRC Error in Frame */
  185. #define RINFO_SYM_ERR 0x01000000 /* Symbol Error from PHY */
  186. #define RINFO_LEN_ERR 0x02000000 /* Length Error */
  187. #define RINFO_RANGE_ERR 0x04000000 /* Range Error (exceeded max. size) */
  188. #define RINFO_ALIGN_ERR 0x08000000 /* Alignment Error */
  189. #define RINFO_OVERRUN 0x10000000 /* Receive overrun */
  190. #define RINFO_NO_DESCR 0x20000000 /* No new Descriptor available */
  191. #define RINFO_LAST_FLAG 0x40000000 /* Last Fragment in Frame */
  192. #define RINFO_ERR 0x80000000 /* Error Occured (OR of all errors) */
  193. #define RINFO_ERR_MASK (RINFO_FAIL_FILT | RINFO_CRC_ERR | RINFO_SYM_ERR | \
  194. RINFO_LEN_ERR | RINFO_ALIGN_ERR | RINFO_OVERRUN)
  195. /* TX Descriptor Control Word */
  196. #define TCTRL_SIZE 0x000007FF /* Size of data buffer in bytes */
  197. #define TCTRL_OVERRIDE 0x04000000 /* Override Default MAC Registers */
  198. #define TCTRL_HUGE 0x08000000 /* Enable Huge Frame */
  199. #define TCTRL_PAD 0x10000000 /* Pad short Frames to 64 bytes */
  200. #define TCTRL_CRC 0x20000000 /* Append a hardware CRC to Frame */
  201. #define TCTRL_LAST 0x40000000 /* Last Descriptor for TX Frame */
  202. #define TCTRL_INT 0x80000000 /* Generate TxDone Interrupt */
  203. /* TX Status Information Word */
  204. #define TINFO_COL_CNT 0x01E00000 /* Collision Count */
  205. #define TINFO_DEFER 0x02000000 /* Packet Deferred (not an error) */
  206. #define TINFO_EXCESS_DEF 0x04000000 /* Excessive Deferral */
  207. #define TINFO_EXCESS_COL 0x08000000 /* Excessive Collision */
  208. #define TINFO_LATE_COL 0x10000000 /* Late Collision Occured */
  209. #define TINFO_UNDERRUN 0x20000000 /* Transmit Underrun */
  210. #define TINFO_NO_DESCR 0x40000000 /* No new Descriptor available */
  211. #define TINFO_ERR 0x80000000 /* Error Occured (OR of all errors) */
  212. /* ENET Device Revision ID */
  213. #define OLD_EMAC_MODULE_ID 0x39022000 /* Rev. ID for first rev '-' */
  214. /* DP83848C PHY Registers */
  215. #define PHY_REG_BMCR 0x00 /* Basic Mode Control Register */
  216. #define PHY_REG_BMSR 0x01 /* Basic Mode Status Register */
  217. #define PHY_REG_IDR1 0x02 /* PHY Identifier 1 */
  218. #define PHY_REG_IDR2 0x03 /* PHY Identifier 2 */
  219. #define PHY_REG_ANAR 0x04 /* Auto-Negotiation Advertisement */
  220. #define PHY_REG_ANLPAR 0x05 /* Auto-Neg. Link Partner Abitily */
  221. #define PHY_REG_ANER 0x06 /* Auto-Neg. Expansion Register */
  222. #define PHY_REG_ANNPTR 0x07 /* Auto-Neg. Next Page TX */
  223. /* PHY Extended Registers */
  224. #define PHY_REG_STS 0x10 /* Status Register */
  225. #define PHY_REG_MICR 0x11 /* MII Interrupt Control Register */
  226. #define PHY_REG_MISR 0x12 /* MII Interrupt Status Register */
  227. #define PHY_REG_FCSCR 0x14 /* False Carrier Sense Counter */
  228. #define PHY_REG_RECR 0x15 /* Receive Error Counter */
  229. #define PHY_REG_PCSR 0x16 /* PCS Sublayer Config. and Status */
  230. #define PHY_REG_RBR 0x17 /* RMII and Bypass Register */
  231. #define PHY_REG_LEDCR 0x18 /* LED Direct Control Register */
  232. #define PHY_REG_PHYCR 0x19 /* PHY Control Register */
  233. #define PHY_REG_10BTSCR 0x1A /* 10Base-T Status/Control Register */
  234. #define PHY_REG_CDCTRL1 0x1B /* CD Test Control and BIST Extens. */
  235. #define PHY_REG_EDCR 0x1D /* Energy Detect Control Register */
  236. #define PHY_FULLD_100M 0x2100 /* Full Duplex 100Mbit */
  237. #define PHY_HALFD_100M 0x2000 /* Half Duplex 100Mbit */
  238. #define PHY_FULLD_10M 0x0100 /* Full Duplex 10Mbit */
  239. #define PHY_HALFD_10M 0x0000 /* Half Duplex 10MBit */
  240. #define PHY_AUTO_NEG 0x3000 /* Select Auto Negotiation */
  241. #define DP83848C_DEF_ADR 0x0F00 /* Default PHY device address */
  242. #define DP83848C_ID 0x20005C90 /* PHY Identifier */
  243. int rt_hw_emac_init(void);
  244. #endif /* DRV_EMAC_H__ */