memory.ld 3.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. /**
  7. * ESP32-C3 Linker Script Memory Layout
  8. * This file describes the memory layout (memory blocks) by virtual memory addresses.
  9. * This linker script is passed through the C preprocessor to include configuration options.
  10. * Please use preprocessor features sparingly!
  11. * Restrict to simple macros with numeric values, and/or #if/#endif blocks.
  12. */
  13. /*
  14. * Automatically generated file. DO NOT EDIT.
  15. * Espressif IoT Development Framework (ESP-IDF) Configuration Header
  16. */
  17. /* List of deprecated options */
  18. /*
  19. * SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
  20. *
  21. * SPDX-License-Identifier: Apache-2.0
  22. */
  23. /* CPU instruction prefetch padding size for flash mmap scenario */
  24. _esp_flash_mmap_prefetch_pad_size = 16;
  25. /* CPU instruction prefetch padding size for memory protection scenario */
  26. _esp_memprot_prefetch_pad_size = 16;
  27. /* Memory alignment size for PMS */
  28. _esp_memprot_align_size = 512;
  29. _esp_mmu_block_size = (0x10000);
  30. /**
  31. * physical memory is mapped twice to the vritual address (IRAM and DRAM).
  32. * `I_D_SRAM_OFFSET` is the offset between the two locations of the same physical memory
  33. */
  34. MEMORY
  35. {
  36. /**
  37. * All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
  38. * of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
  39. * are connected to the data port of the CPU and eg allow byte-wise access.
  40. */
  41. /* IRAM for PRO CPU. */
  42. iram0_0_seg (RX) : org = (0x4037C000 + 0x4000), len = 0x403CF600 - (0x4037C000 - 0x3FC7C000) - (0x3FC7C000 + 0x4000)
  43. /* Flash mapped instruction data */
  44. iram0_2_seg (RX) : org = 0x42000020, len = 0x800000-0x20
  45. /**
  46. * (0x20 offset above is a convenience for the app binary image generation.
  47. * Flash cache has 64KB pages. The .bin file which is flashed to the chip
  48. * has a 0x18 byte file header, and each segment has a 0x08 byte segment
  49. * header. Setting this offset makes it simple to meet the flash cache MMU's
  50. * constraint that (paddr % 64KB == vaddr % 64KB).)
  51. */
  52. /**
  53. * Shared data RAM, excluding memory reserved for ROM bss/data/stack.
  54. * Enabling Bluetooth & Trace Memory features in menuconfig will decrease the amount of RAM available.
  55. */
  56. dram0_0_seg (RW) : org = (0x3FC7C000 + 0x4000), len = 0x403CF600 - (0x4037C000 - 0x3FC7C000) - (0x3FC7C000 + 0x4000)
  57. /* Flash mapped constant data */
  58. drom0_0_seg (R) : org = 0x3C000020, len = 0x800000-0x20
  59. /* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
  60. /**
  61. * RTC fast memory (executable). Persists over deep sleep.
  62. */
  63. rtc_iram_seg(RWX) : org = 0x50000000, len = 0x2000 - 0
  64. }
  65. _static_data_end = _bss_end;
  66. /* Heap ends at top of dram0_0_seg */
  67. _heap_end = 0x40000000;
  68. _data_seg_org = ORIGIN(rtc_data_seg);
  69. /**
  70. * The lines below define location alias for .rtc.data section
  71. * As C3 only has RTC fast memory, this is not configurable like on other targets
  72. */
  73. REGION_ALIAS("rtc_data_seg", rtc_iram_seg );
  74. REGION_ALIAS("rtc_slow_seg", rtc_iram_seg );
  75. REGION_ALIAS("rtc_data_location", rtc_iram_seg );
  76. REGION_ALIAS("default_code_seg", iram0_2_seg);
  77. REGION_ALIAS("default_rodata_seg", drom0_0_seg);
  78. /**
  79. * If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
  80. * also be first in the segment.
  81. */
  82. ASSERT(_flash_rodata_dummy_start == ORIGIN(default_rodata_seg),
  83. ".flash_rodata_dummy section must be placed at the beginning of the rodata segment.")
  84. ASSERT ((__eh_frame_end > __eh_frame), "Error: eh_frame size is null!");
  85. ASSERT ((__eh_frame_hdr_end > __eh_frame_hdr), "Error: eh_frame_hdr size is null!");