drv_gpio.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-10-19 Nations first version
  9. */
  10. #include <rtdevice.h>
  11. #include <rthw.h>
  12. #include "board.h"
  13. #include "drv_gpio.h"
  14. #ifdef RT_USING_PIN
  15. static const struct pin_index pins[] =
  16. {
  17. #if defined(GPIOA)
  18. __N32_PIN(0 , GPIOA, GPIO_PIN_0 ),
  19. __N32_PIN(1 , GPIOA, GPIO_PIN_1 ),
  20. __N32_PIN(2 , GPIOA, GPIO_PIN_2 ),
  21. __N32_PIN(3 , GPIOA, GPIO_PIN_3 ),
  22. __N32_PIN(4 , GPIOA, GPIO_PIN_4 ),
  23. __N32_PIN(5 , GPIOA, GPIO_PIN_5 ),
  24. __N32_PIN(6 , GPIOA, GPIO_PIN_6 ),
  25. __N32_PIN(7 , GPIOA, GPIO_PIN_7 ),
  26. __N32_PIN(8 , GPIOA, GPIO_PIN_8 ),
  27. __N32_PIN(9 , GPIOA, GPIO_PIN_9 ),
  28. __N32_PIN(10, GPIOA, GPIO_PIN_10),
  29. __N32_PIN(11, GPIOA, GPIO_PIN_11),
  30. __N32_PIN(12, GPIOA, GPIO_PIN_12),
  31. __N32_PIN(13, GPIOA, GPIO_PIN_13),
  32. __N32_PIN(14, GPIOA, GPIO_PIN_14),
  33. __N32_PIN(15, GPIOA, GPIO_PIN_15),
  34. #if defined(GPIOB)
  35. __N32_PIN(16, GPIOB, GPIO_PIN_0),
  36. __N32_PIN(17, GPIOB, GPIO_PIN_1),
  37. __N32_PIN(18, GPIOB, GPIO_PIN_2),
  38. __N32_PIN(19, GPIOB, GPIO_PIN_3),
  39. __N32_PIN(20, GPIOB, GPIO_PIN_4),
  40. __N32_PIN(21, GPIOB, GPIO_PIN_5),
  41. __N32_PIN(22, GPIOB, GPIO_PIN_6),
  42. __N32_PIN(23, GPIOB, GPIO_PIN_7),
  43. __N32_PIN(24, GPIOB, GPIO_PIN_8),
  44. __N32_PIN(25, GPIOB, GPIO_PIN_9),
  45. __N32_PIN(26, GPIOB, GPIO_PIN_10),
  46. __N32_PIN(27, GPIOB, GPIO_PIN_11),
  47. __N32_PIN(28, GPIOB, GPIO_PIN_12),
  48. __N32_PIN(29, GPIOB, GPIO_PIN_13),
  49. __N32_PIN(30, GPIOB, GPIO_PIN_14),
  50. __N32_PIN(31, GPIOB, GPIO_PIN_15),
  51. #if defined(GPIOC)
  52. __N32_PIN(32, GPIOC, GPIO_PIN_0),
  53. __N32_PIN(33, GPIOC, GPIO_PIN_1),
  54. __N32_PIN(34, GPIOC, GPIO_PIN_2),
  55. __N32_PIN(35, GPIOC, GPIO_PIN_3),
  56. __N32_PIN(36, GPIOC, GPIO_PIN_4),
  57. __N32_PIN(37, GPIOC, GPIO_PIN_5),
  58. __N32_PIN(38, GPIOC, GPIO_PIN_6),
  59. __N32_PIN(39, GPIOC, GPIO_PIN_7),
  60. __N32_PIN(40, GPIOC, GPIO_PIN_8),
  61. __N32_PIN(41, GPIOC, GPIO_PIN_9),
  62. __N32_PIN(42, GPIOC, GPIO_PIN_10),
  63. __N32_PIN(43, GPIOC, GPIO_PIN_11),
  64. __N32_PIN(44, GPIOC, GPIO_PIN_12),
  65. __N32_PIN(45, GPIOC, GPIO_PIN_13),
  66. __N32_PIN(46, GPIOC, GPIO_PIN_14),
  67. __N32_PIN(47, GPIOC, GPIO_PIN_15),
  68. #if defined(GPIOD)
  69. __N32_PIN(48, GPIOD, GPIO_PIN_0),
  70. __N32_PIN(49, GPIOD, GPIO_PIN_1),
  71. __N32_PIN(50, GPIOD, GPIO_PIN_2),
  72. __N32_PIN(51, GPIOD, GPIO_PIN_3),
  73. __N32_PIN(52, GPIOD, GPIO_PIN_4),
  74. __N32_PIN(53, GPIOD, GPIO_PIN_5),
  75. __N32_PIN(54, GPIOD, GPIO_PIN_6),
  76. __N32_PIN(55, GPIOD, GPIO_PIN_7),
  77. __N32_PIN(56, GPIOD, GPIO_PIN_8),
  78. __N32_PIN(57, GPIOD, GPIO_PIN_9),
  79. __N32_PIN(58, GPIOD, GPIO_PIN_10),
  80. __N32_PIN(59, GPIOD, GPIO_PIN_11),
  81. __N32_PIN(60, GPIOD, GPIO_PIN_12),
  82. __N32_PIN(61, GPIOD, GPIO_PIN_13),
  83. __N32_PIN(62, GPIOD, GPIO_PIN_14),
  84. __N32_PIN(63, GPIOD, GPIO_PIN_15),
  85. #if defined(GPIOE)
  86. __N32_PIN(64, GPIOE, GPIO_PIN_0),
  87. __N32_PIN(65, GPIOE, GPIO_PIN_1),
  88. __N32_PIN(66, GPIOE, GPIO_PIN_2),
  89. __N32_PIN(67, GPIOE, GPIO_PIN_3),
  90. __N32_PIN(68, GPIOE, GPIO_PIN_4),
  91. __N32_PIN(69, GPIOE, GPIO_PIN_5),
  92. __N32_PIN(70, GPIOE, GPIO_PIN_6),
  93. __N32_PIN(71, GPIOE, GPIO_PIN_7),
  94. __N32_PIN(72, GPIOE, GPIO_PIN_8),
  95. __N32_PIN(73, GPIOE, GPIO_PIN_9),
  96. __N32_PIN(74, GPIOE, GPIO_PIN_10),
  97. __N32_PIN(75, GPIOE, GPIO_PIN_11),
  98. __N32_PIN(76, GPIOE, GPIO_PIN_12),
  99. __N32_PIN(77, GPIOE, GPIO_PIN_13),
  100. __N32_PIN(78, GPIOE, GPIO_PIN_14),
  101. __N32_PIN(79, GPIOE, GPIO_PIN_15),
  102. #if defined(GPIOF)
  103. __N32_PIN(80, GPIOF, GPIO_PIN_0),
  104. __N32_PIN(81, GPIOF, GPIO_PIN_1),
  105. __N32_PIN(82, GPIOF, GPIO_PIN_2),
  106. __N32_PIN(83, GPIOF, GPIO_PIN_3),
  107. __N32_PIN(84, GPIOF, GPIO_PIN_4),
  108. __N32_PIN(85, GPIOF, GPIO_PIN_5),
  109. __N32_PIN(86, GPIOF, GPIO_PIN_6),
  110. __N32_PIN(87, GPIOF, GPIO_PIN_7),
  111. __N32_PIN(88, GPIOF, GPIO_PIN_8),
  112. __N32_PIN(89, GPIOF, GPIO_PIN_9),
  113. __N32_PIN(90, GPIOF, GPIO_PIN_10),
  114. __N32_PIN(91, GPIOF, GPIO_PIN_11),
  115. __N32_PIN(92, GPIOF, GPIO_PIN_12),
  116. __N32_PIN(93, GPIOF, GPIO_PIN_13),
  117. __N32_PIN(94, GPIOF, GPIO_PIN_14),
  118. __N32_PIN(95, GPIOF, GPIO_PIN_15),
  119. #if defined(GPIOG)
  120. __N32_PIN(96, GPIOG, GPIO_PIN_0),
  121. __N32_PIN(97, GPIOG, GPIO_PIN_1),
  122. __N32_PIN(98, GPIOG, GPIO_PIN_2),
  123. __N32_PIN(99, GPIOG, GPIO_PIN_3),
  124. __N32_PIN(100, GPIOG, GPIO_PIN_4),
  125. __N32_PIN(101, GPIOG, GPIO_PIN_5),
  126. __N32_PIN(102, GPIOG, GPIO_PIN_6),
  127. __N32_PIN(103, GPIOG, GPIO_PIN_7),
  128. __N32_PIN(104, GPIOG, GPIO_PIN_8),
  129. __N32_PIN(105, GPIOG, GPIO_PIN_9),
  130. __N32_PIN(106, GPIOG, GPIO_PIN_10),
  131. __N32_PIN(107, GPIOG, GPIO_PIN_11),
  132. __N32_PIN(108, GPIOG, GPIO_PIN_12),
  133. __N32_PIN(109, GPIOG, GPIO_PIN_13),
  134. __N32_PIN(110, GPIOG, GPIO_PIN_14),
  135. __N32_PIN(111, GPIOG, GPIO_PIN_15),
  136. #endif /* defined(GPIOG) */
  137. #endif /* defined(GPIOF) */
  138. #endif /* defined(GPIOE) */
  139. #endif /* defined(GPIOD) */
  140. #endif /* defined(GPIOC) */
  141. #endif /* defined(GPIOB) */
  142. #endif /* defined(GPIOA) */
  143. };
  144. static const struct pin_irq_map pin_irq_map[] =
  145. {
  146. {GPIO_PIN_0, EXTI0_IRQn},
  147. {GPIO_PIN_1, EXTI1_IRQn},
  148. {GPIO_PIN_2, EXTI2_IRQn},
  149. {GPIO_PIN_3, EXTI3_IRQn},
  150. {GPIO_PIN_4, EXTI4_IRQn},
  151. {GPIO_PIN_5, EXTI9_5_IRQn},
  152. {GPIO_PIN_6, EXTI9_5_IRQn},
  153. {GPIO_PIN_7, EXTI9_5_IRQn},
  154. {GPIO_PIN_8, EXTI9_5_IRQn},
  155. {GPIO_PIN_9, EXTI9_5_IRQn},
  156. {GPIO_PIN_10, EXTI15_10_IRQn},
  157. {GPIO_PIN_11, EXTI15_10_IRQn},
  158. {GPIO_PIN_12, EXTI15_10_IRQn},
  159. {GPIO_PIN_13, EXTI15_10_IRQn},
  160. {GPIO_PIN_14, EXTI15_10_IRQn},
  161. {GPIO_PIN_15, EXTI15_10_IRQn},
  162. };
  163. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  164. {
  165. {-1, 0, RT_NULL, RT_NULL},
  166. {-1, 0, RT_NULL, RT_NULL},
  167. {-1, 0, RT_NULL, RT_NULL},
  168. {-1, 0, RT_NULL, RT_NULL},
  169. {-1, 0, RT_NULL, RT_NULL},
  170. {-1, 0, RT_NULL, RT_NULL},
  171. {-1, 0, RT_NULL, RT_NULL},
  172. {-1, 0, RT_NULL, RT_NULL},
  173. {-1, 0, RT_NULL, RT_NULL},
  174. {-1, 0, RT_NULL, RT_NULL},
  175. {-1, 0, RT_NULL, RT_NULL},
  176. {-1, 0, RT_NULL, RT_NULL},
  177. {-1, 0, RT_NULL, RT_NULL},
  178. {-1, 0, RT_NULL, RT_NULL},
  179. {-1, 0, RT_NULL, RT_NULL},
  180. {-1, 0, RT_NULL, RT_NULL},
  181. };
  182. static uint32_t pin_irq_enable_mask=0;
  183. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  184. static const struct pin_index *get_pin(uint8_t pin)
  185. {
  186. const struct pin_index *index;
  187. if (pin < ITEM_NUM(pins))
  188. {
  189. index = &pins[pin];
  190. if (index->index == -1)
  191. index = RT_NULL;
  192. }
  193. else
  194. {
  195. index = RT_NULL;
  196. }
  197. return index;
  198. };
  199. static void n32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  200. {
  201. const struct pin_index *index;
  202. index = get_pin(pin);
  203. if (index == RT_NULL)
  204. {
  205. return;
  206. }
  207. GPIO_WriteBit(index->gpio, index->pin, (Bit_OperateType)value);
  208. }
  209. static rt_int8_t n32_pin_read(rt_device_t dev, rt_base_t pin)
  210. {
  211. rt_int8_t value;
  212. const struct pin_index *index;
  213. value = PIN_LOW;
  214. index = get_pin(pin);
  215. if (index == RT_NULL)
  216. {
  217. return value;
  218. }
  219. value = GPIO_ReadInputDataBit(index->gpio, index->pin);
  220. return value;
  221. }
  222. static void n32_gpio_clock_enable(GPIO_Module* GPIOx)
  223. {
  224. /* Enable the GPIO Clock */
  225. if (GPIOx == GPIOA)
  226. {
  227. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOA, ENABLE);
  228. }
  229. else if (GPIOx == GPIOB)
  230. {
  231. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOB, ENABLE);
  232. }
  233. else if (GPIOx == GPIOC)
  234. {
  235. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOC, ENABLE);
  236. }
  237. else if (GPIOx == GPIOD)
  238. {
  239. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOD, ENABLE);
  240. }
  241. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  242. else if (GPIOx == GPIOE)
  243. {
  244. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOE, ENABLE);
  245. }
  246. #endif
  247. #ifdef SOC_N32G45X
  248. else if (GPIOx == GPIOF)
  249. {
  250. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOF, ENABLE);
  251. }
  252. else if (GPIOx == GPIOG)
  253. {
  254. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_GPIOG, ENABLE);
  255. }
  256. #endif /* SOC_N32G45X */
  257. else
  258. {
  259. rt_kprintf("The GPIO port number is incorrect. No GPIO port exists\n");
  260. }
  261. }
  262. static void n32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  263. {
  264. const struct pin_index *index;
  265. GPIO_InitType GPIO_InitStructure;
  266. index = get_pin(pin);
  267. if (index == RT_NULL)
  268. {
  269. return;
  270. }
  271. /* Enable the GPIO Clock */
  272. n32_gpio_clock_enable(index->gpio);
  273. GPIO_InitStruct(&GPIO_InitStructure);
  274. /* Configure GPIO_InitStructure */
  275. GPIO_InitStructure.Pin = index->pin;
  276. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  277. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  278. #endif
  279. if (mode == PIN_MODE_OUTPUT)
  280. {
  281. /* output setting */
  282. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  283. }
  284. else if (mode == PIN_MODE_INPUT)
  285. {
  286. /* input setting: not pull. */
  287. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  288. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  289. #elif defined(SOC_N32L43X) || defined(SOC_N32L40X) || defined(SOC_N32G43X)
  290. GPIO_InitStructure.GPIO_Pull = GPIO_No_Pull;
  291. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Input;
  292. #endif
  293. }
  294. else if (mode == PIN_MODE_INPUT_PULLUP)
  295. {
  296. /* input setting: pull up. */
  297. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  298. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  299. #elif defined(SOC_N32L43X) || defined(SOC_N32L40X) || defined(SOC_N32G43X)
  300. GPIO_InitStructure.GPIO_Pull = GPIO_Pull_Up;
  301. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Input;
  302. #endif
  303. }
  304. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  305. {
  306. /* input setting: pull down. */
  307. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  308. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  309. #elif defined(SOC_N32L43X) || defined(SOC_N32L40X) || defined(SOC_N32G43X)
  310. GPIO_InitStructure.GPIO_Pull = GPIO_Pull_Down;
  311. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Input;
  312. #endif
  313. }
  314. else if (mode == PIN_MODE_OUTPUT_OD)
  315. {
  316. /* output setting: od. */
  317. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_OD;
  318. }
  319. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  320. GPIO_InitPeripheral(index->gpio, &GPIO_InitStructure);
  321. #elif defined(SOC_N32L43X) || defined(SOC_N32L40X) || defined(SOC_N32G43X)
  322. GPIO_InitPeripheral(index->gpio, &GPIO_InitStructure);
  323. #endif
  324. }
  325. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  326. {
  327. int i;
  328. for (i = 0; i < 32; i++)
  329. {
  330. if ((0x01 << i) == bit)
  331. {
  332. return i;
  333. }
  334. }
  335. return -1;
  336. }
  337. rt_inline rt_int32_t port2portsource(GPIO_Module* module)
  338. {
  339. if (module == GPIOA)
  340. {
  341. return GPIOA_PORT_SOURCE;
  342. }
  343. else if (module == GPIOB)
  344. {
  345. return GPIOB_PORT_SOURCE;
  346. }
  347. else if (module == GPIOC)
  348. {
  349. return GPIOC_PORT_SOURCE;
  350. }
  351. else if (module == GPIOD)
  352. {
  353. return GPIOD_PORT_SOURCE;
  354. }
  355. #if defined(SOC_N32G45X) || defined(SOC_N32WB452) || defined(SOC_N32G4FR)
  356. else if (module == GPIOE)
  357. {
  358. return GPIOE_PORT_SOURCE;
  359. }
  360. #endif
  361. #ifdef SOC_N32G45X
  362. else if (module == GPIOF)
  363. {
  364. return GPIOF_PORT_SOURCE;
  365. }
  366. else if (module == GPIOG)
  367. {
  368. return GPIOG_PORT_SOURCE;
  369. }
  370. #endif /* SOC_N32G45X */
  371. else
  372. {
  373. rt_kprintf("The GPIO port number is incorrect. No GPIO port exists\n");
  374. return -RT_ERROR;
  375. }
  376. }
  377. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  378. {
  379. rt_int32_t mapindex = bit2bitno(pinbit);
  380. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  381. {
  382. return RT_NULL;
  383. }
  384. return &pin_irq_map[mapindex];
  385. };
  386. static rt_err_t n32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  387. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  388. {
  389. const struct pin_index *index;
  390. rt_base_t level;
  391. rt_int32_t irqindex = -1;
  392. index = get_pin(pin);
  393. if (index == RT_NULL)
  394. {
  395. return -RT_ENOSYS;
  396. }
  397. irqindex = bit2bitno(index->pin);
  398. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  399. {
  400. return -RT_ENOSYS;
  401. }
  402. level = rt_hw_interrupt_disable();
  403. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  404. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  405. pin_irq_hdr_tab[irqindex].mode == mode &&
  406. pin_irq_hdr_tab[irqindex].args == args)
  407. {
  408. rt_hw_interrupt_enable(level);
  409. return RT_EOK;
  410. }
  411. if (pin_irq_hdr_tab[irqindex].pin != -1)
  412. {
  413. rt_hw_interrupt_enable(level);
  414. return -RT_EBUSY;
  415. }
  416. pin_irq_hdr_tab[irqindex].pin = pin;
  417. pin_irq_hdr_tab[irqindex].hdr = hdr;
  418. pin_irq_hdr_tab[irqindex].mode = mode;
  419. pin_irq_hdr_tab[irqindex].args = args;
  420. rt_hw_interrupt_enable(level);
  421. return RT_EOK;
  422. }
  423. static rt_err_t n32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  424. {
  425. const struct pin_index *index;
  426. rt_base_t level;
  427. rt_int32_t irqindex = -1;
  428. index = get_pin(pin);
  429. if (index == RT_NULL)
  430. {
  431. return -RT_ENOSYS;
  432. }
  433. irqindex = bit2bitno(index->pin);
  434. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  435. {
  436. return -RT_ENOSYS;
  437. }
  438. level = rt_hw_interrupt_disable();
  439. if (pin_irq_hdr_tab[irqindex].pin == -1)
  440. {
  441. rt_hw_interrupt_enable(level);
  442. return RT_EOK;
  443. }
  444. pin_irq_hdr_tab[irqindex].pin = -1;
  445. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  446. pin_irq_hdr_tab[irqindex].mode = 0;
  447. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  448. rt_hw_interrupt_enable(level);
  449. return RT_EOK;
  450. }
  451. static rt_err_t n32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  452. rt_uint8_t enabled)
  453. {
  454. const struct pin_index *index;
  455. const struct pin_irq_map *irqmap;
  456. rt_base_t level;
  457. rt_int32_t irqindex = -1;
  458. EXTI_InitType EXTI_InitStructure;
  459. index = get_pin(pin);
  460. if (index == RT_NULL)
  461. {
  462. return -RT_ENOSYS;
  463. }
  464. if (enabled == PIN_IRQ_ENABLE)
  465. {
  466. irqindex = bit2bitno(index->pin);
  467. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  468. {
  469. return -RT_ENOSYS;
  470. }
  471. level = rt_hw_interrupt_disable();
  472. if (pin_irq_hdr_tab[irqindex].pin == -1)
  473. {
  474. rt_hw_interrupt_enable(level);
  475. return -RT_ENOSYS;
  476. }
  477. irqmap = &pin_irq_map[irqindex];
  478. switch (pin_irq_hdr_tab[irqindex].mode)
  479. {
  480. case PIN_IRQ_MODE_RISING:
  481. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  482. break;
  483. case PIN_IRQ_MODE_FALLING:
  484. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  485. break;
  486. case PIN_IRQ_MODE_RISING_FALLING:
  487. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  488. break;
  489. default:
  490. return -RT_ERROR;
  491. }
  492. RCC_EnableAPB2PeriphClk(RCC_APB2_PERIPH_AFIO, ENABLE);
  493. /* configure EXTI line */
  494. GPIO_ConfigEXTILine(port2portsource(index->gpio), irqindex);
  495. /*Configure key EXTI line*/
  496. EXTI_InitStructure.EXTI_Line = index->pin;
  497. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  498. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  499. EXTI_InitPeripheral(&EXTI_InitStructure);
  500. EXTI_ClrITPendBit(index->pin);
  501. /* enable and set interrupt priority */
  502. NVIC_SetPriority(irqmap->irqno, 5);
  503. NVIC_EnableIRQ(irqmap->irqno);
  504. pin_irq_enable_mask |= irqmap->pinbit;
  505. rt_hw_interrupt_enable(level);
  506. }
  507. else if (enabled == PIN_IRQ_DISABLE)
  508. {
  509. irqmap = get_pin_irq_map(index->pin);
  510. if (irqmap == RT_NULL)
  511. {
  512. return -RT_ENOSYS;
  513. }
  514. level = rt_hw_interrupt_disable();
  515. pin_irq_enable_mask &= ~irqmap->pinbit;
  516. if (( irqmap->pinbit>=GPIO_PIN_5 )&&( irqmap->pinbit<=GPIO_PIN_9 ))
  517. {
  518. if (!(pin_irq_enable_mask&(GPIO_PIN_5|GPIO_PIN_6|GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9)))
  519. {
  520. NVIC_DisableIRQ(irqmap->irqno);
  521. }
  522. }
  523. else if (( irqmap->pinbit>=GPIO_PIN_10 )&&( irqmap->pinbit<=GPIO_PIN_15 ))
  524. {
  525. if (!(pin_irq_enable_mask&(GPIO_PIN_10|GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14|GPIO_PIN_15)))
  526. {
  527. NVIC_DisableIRQ(irqmap->irqno);
  528. }
  529. }
  530. else
  531. {
  532. NVIC_DisableIRQ(irqmap->irqno);
  533. }
  534. rt_hw_interrupt_enable(level);
  535. }
  536. else
  537. {
  538. return -RT_ENOSYS;
  539. }
  540. return RT_EOK;
  541. }
  542. const static struct rt_pin_ops _n32_pin_ops =
  543. {
  544. n32_pin_mode,
  545. n32_pin_write,
  546. n32_pin_read,
  547. n32_pin_attach_irq,
  548. n32_pin_dettach_irq,
  549. n32_pin_irq_enable,
  550. };
  551. int rt_hw_pin_init(void)
  552. {
  553. return rt_device_pin_register("pin", &_n32_pin_ops, RT_NULL);
  554. }
  555. INIT_BOARD_EXPORT(rt_hw_pin_init);
  556. rt_inline void pin_irq_hdr(int irqno)
  557. {
  558. if (pin_irq_hdr_tab[irqno].hdr)
  559. {
  560. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  561. }
  562. }
  563. void N32_GPIO_EXTI_IRQHandler(rt_int8_t exti_line)
  564. {
  565. if (RESET != EXTI_GetITStatus(1 << exti_line))
  566. {
  567. pin_irq_hdr(exti_line);
  568. EXTI_ClrITPendBit(1 << exti_line);
  569. }
  570. }
  571. void EXTI0_IRQHandler(void)
  572. {
  573. rt_interrupt_enter();
  574. N32_GPIO_EXTI_IRQHandler(0);
  575. rt_interrupt_leave();
  576. }
  577. void EXTI1_IRQHandler(void)
  578. {
  579. rt_interrupt_enter();
  580. N32_GPIO_EXTI_IRQHandler(1);
  581. rt_interrupt_leave();
  582. }
  583. void EXTI2_IRQHandler(void)
  584. {
  585. rt_interrupt_enter();
  586. N32_GPIO_EXTI_IRQHandler(2);
  587. rt_interrupt_leave();
  588. }
  589. void EXTI3_IRQHandler(void)
  590. {
  591. rt_interrupt_enter();
  592. N32_GPIO_EXTI_IRQHandler(3);
  593. rt_interrupt_leave();
  594. }
  595. void EXTI4_IRQHandler(void)
  596. {
  597. rt_interrupt_enter();
  598. N32_GPIO_EXTI_IRQHandler(4);
  599. rt_interrupt_leave();
  600. }
  601. void EXTI9_5_IRQHandler(void)
  602. {
  603. rt_interrupt_enter();
  604. N32_GPIO_EXTI_IRQHandler(5);
  605. N32_GPIO_EXTI_IRQHandler(6);
  606. N32_GPIO_EXTI_IRQHandler(7);
  607. N32_GPIO_EXTI_IRQHandler(8);
  608. N32_GPIO_EXTI_IRQHandler(9);
  609. rt_interrupt_leave();
  610. }
  611. void EXTI15_10_IRQHandler(void)
  612. {
  613. rt_interrupt_enter();
  614. N32_GPIO_EXTI_IRQHandler(10);
  615. N32_GPIO_EXTI_IRQHandler(11);
  616. N32_GPIO_EXTI_IRQHandler(12);
  617. N32_GPIO_EXTI_IRQHandler(13);
  618. N32_GPIO_EXTI_IRQHandler(14);
  619. N32_GPIO_EXTI_IRQHandler(15);
  620. rt_interrupt_leave();
  621. }
  622. #endif /* RT_USING_PIN */