drv_usart_v2.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. //#define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  22. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  26. #endif
  27. #ifdef RT_SERIAL_USING_DMA
  28. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  29. #endif
  30. enum
  31. {
  32. #ifdef BSP_USING_UART1
  33. UART1_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART2
  36. UART2_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART3
  39. UART3_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART4
  42. UART4_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART5
  45. UART5_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART6
  48. UART6_INDEX,
  49. #endif
  50. #ifdef BSP_USING_UART7
  51. UART7_INDEX,
  52. #endif
  53. #ifdef BSP_USING_UART8
  54. UART8_INDEX,
  55. #endif
  56. #ifdef BSP_USING_LPUART1
  57. LPUART1_INDEX,
  58. #endif
  59. };
  60. static struct stm32_uart_config uart_config[] =
  61. {
  62. #ifdef BSP_USING_UART1
  63. UART1_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART2
  66. UART2_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART3
  69. UART3_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART4
  72. UART4_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART5
  75. UART5_CONFIG,
  76. #endif
  77. #ifdef BSP_USING_UART6
  78. UART6_CONFIG,
  79. #endif
  80. #ifdef BSP_USING_UART7
  81. UART7_CONFIG,
  82. #endif
  83. #ifdef BSP_USING_UART8
  84. UART8_CONFIG,
  85. #endif
  86. #ifdef BSP_USING_LPUART1
  87. LPUART1_CONFIG,
  88. #endif
  89. };
  90. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  91. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  92. {
  93. struct stm32_uart *uart;
  94. RT_ASSERT(serial != RT_NULL);
  95. RT_ASSERT(cfg != RT_NULL);
  96. uart = rt_container_of(serial, struct stm32_uart, serial);
  97. uart->handle.Instance = uart->config->Instance;
  98. uart->handle.Init.BaudRate = cfg->baud_rate;
  99. uart->handle.Init.Mode = UART_MODE_TX_RX;
  100. #ifdef USART_CR1_OVER8
  101. uart->handle.Init.OverSampling = cfg->baud_rate > 5000000 ? UART_OVERSAMPLING_8 : UART_OVERSAMPLING_16;
  102. #else
  103. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  104. #endif /* USART_CR1_OVER8 */
  105. switch (cfg->data_bits)
  106. {
  107. case DATA_BITS_8:
  108. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  109. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  110. else
  111. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  112. break;
  113. case DATA_BITS_9:
  114. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  115. break;
  116. default:
  117. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  118. break;
  119. }
  120. switch (cfg->stop_bits)
  121. {
  122. case STOP_BITS_1:
  123. uart->handle.Init.StopBits = UART_STOPBITS_1;
  124. break;
  125. case STOP_BITS_2:
  126. uart->handle.Init.StopBits = UART_STOPBITS_2;
  127. break;
  128. default:
  129. uart->handle.Init.StopBits = UART_STOPBITS_1;
  130. break;
  131. }
  132. switch (cfg->parity)
  133. {
  134. case PARITY_NONE:
  135. uart->handle.Init.Parity = UART_PARITY_NONE;
  136. break;
  137. case PARITY_ODD:
  138. uart->handle.Init.Parity = UART_PARITY_ODD;
  139. break;
  140. case PARITY_EVEN:
  141. uart->handle.Init.Parity = UART_PARITY_EVEN;
  142. break;
  143. default:
  144. uart->handle.Init.Parity = UART_PARITY_NONE;
  145. break;
  146. }
  147. switch (cfg->flowcontrol)
  148. {
  149. case RT_SERIAL_FLOWCONTROL_NONE:
  150. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  151. break;
  152. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  153. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  154. break;
  155. default:
  156. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  157. break;
  158. }
  159. #ifdef RT_SERIAL_USING_DMA
  160. uart->dma_rx.remaining_cnt = serial->config.rx_bufsz;
  161. #endif
  162. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  163. {
  164. return -RT_ERROR;
  165. }
  166. return RT_EOK;
  167. }
  168. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  169. {
  170. struct stm32_uart *uart;
  171. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  172. RT_ASSERT(serial != RT_NULL);
  173. uart = rt_container_of(serial, struct stm32_uart, serial);
  174. if(ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  175. {
  176. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  177. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  178. else
  179. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  180. }
  181. else if(ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  182. {
  183. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  184. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  185. else
  186. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  187. }
  188. switch (cmd)
  189. {
  190. /* disable interrupt */
  191. case RT_DEVICE_CTRL_CLR_INT:
  192. NVIC_DisableIRQ(uart->config->irq_type);
  193. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  194. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  195. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  196. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  197. #ifdef RT_SERIAL_USING_DMA
  198. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  199. {
  200. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  201. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  202. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  203. {
  204. RT_ASSERT(0);
  205. }
  206. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  207. {
  208. RT_ASSERT(0);
  209. }
  210. }
  211. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  212. {
  213. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  214. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  215. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  216. {
  217. RT_ASSERT(0);
  218. }
  219. }
  220. #endif
  221. break;
  222. case RT_DEVICE_CTRL_SET_INT:
  223. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  224. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  225. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  226. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  227. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  228. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  229. break;
  230. case RT_DEVICE_CTRL_CONFIG:
  231. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  232. {
  233. #ifdef RT_SERIAL_USING_DMA
  234. stm32_dma_config(serial, ctrl_arg);
  235. #endif
  236. }
  237. else
  238. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  239. break;
  240. case RT_DEVICE_CHECK_OPTMODE:
  241. {
  242. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  243. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  244. else
  245. return RT_SERIAL_TX_BLOCKING_BUFFER;
  246. }
  247. case RT_DEVICE_CTRL_CLOSE:
  248. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  249. {
  250. RT_ASSERT(0)
  251. }
  252. break;
  253. }
  254. return RT_EOK;
  255. }
  256. static int stm32_putc(struct rt_serial_device *serial, char c)
  257. {
  258. struct stm32_uart *uart;
  259. RT_ASSERT(serial != RT_NULL);
  260. uart = rt_container_of(serial, struct stm32_uart, serial);
  261. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  262. UART_SET_TDR(&uart->handle, c);
  263. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  264. return 1;
  265. }
  266. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  267. {
  268. rt_uint32_t mask = 0;
  269. if (word_length == UART_WORDLENGTH_8B)
  270. {
  271. if (parity == UART_PARITY_NONE)
  272. {
  273. mask = 0x00FFU ;
  274. }
  275. else
  276. {
  277. mask = 0x007FU ;
  278. }
  279. }
  280. #ifdef UART_WORDLENGTH_9B
  281. else if (word_length == UART_WORDLENGTH_9B)
  282. {
  283. if (parity == UART_PARITY_NONE)
  284. {
  285. mask = 0x01FFU ;
  286. }
  287. else
  288. {
  289. mask = 0x00FFU ;
  290. }
  291. }
  292. #endif
  293. #ifdef UART_WORDLENGTH_7B
  294. else if (word_length == UART_WORDLENGTH_7B)
  295. {
  296. if (parity == UART_PARITY_NONE)
  297. {
  298. mask = 0x007FU ;
  299. }
  300. else
  301. {
  302. mask = 0x003FU ;
  303. }
  304. }
  305. else
  306. {
  307. mask = 0x0000U;
  308. }
  309. #endif
  310. return mask;
  311. }
  312. static int stm32_getc(struct rt_serial_device *serial)
  313. {
  314. int ch;
  315. struct stm32_uart *uart;
  316. RT_ASSERT(serial != RT_NULL);
  317. uart = rt_container_of(serial, struct stm32_uart, serial);
  318. ch = -1;
  319. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  320. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  321. return ch;
  322. }
  323. static rt_ssize_t stm32_transmit(struct rt_serial_device *serial,
  324. rt_uint8_t *buf,
  325. rt_size_t size,
  326. rt_uint32_t tx_flag)
  327. {
  328. struct stm32_uart *uart;
  329. RT_ASSERT(serial != RT_NULL);
  330. RT_ASSERT(buf != RT_NULL);
  331. uart = rt_container_of(serial, struct stm32_uart, serial);
  332. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  333. {
  334. HAL_UART_Transmit_DMA(&uart->handle, buf, size);
  335. return size;
  336. }
  337. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  338. return size;
  339. }
  340. #ifdef RT_SERIAL_USING_DMA
  341. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  342. {
  343. struct stm32_uart *uart;
  344. rt_size_t recv_len, counter;
  345. RT_ASSERT(serial != RT_NULL);
  346. uart = rt_container_of(serial, struct stm32_uart, serial);
  347. recv_len = 0;
  348. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  349. if (counter <= uart->dma_rx.remaining_cnt)
  350. recv_len = uart->dma_rx.remaining_cnt - counter;
  351. else
  352. recv_len = serial->config.rx_bufsz + uart->dma_rx.remaining_cnt - counter;
  353. if (recv_len)
  354. {
  355. #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
  356. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  357. SCB_InvalidateDCache_by_Addr((uint32_t *)rx_fifo->buffer, serial->config.rx_bufsz);
  358. #endif
  359. uart->dma_rx.remaining_cnt = counter;
  360. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  361. }
  362. }
  363. #endif /* RT_SERIAL_USING_DMA */
  364. /**
  365. * Uart common interrupt process. This need add to uart ISR.
  366. *
  367. * @param serial serial device
  368. */
  369. static void uart_isr(struct rt_serial_device *serial)
  370. {
  371. struct stm32_uart *uart;
  372. RT_ASSERT(serial != RT_NULL);
  373. uart = rt_container_of(serial, struct stm32_uart, serial);
  374. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  375. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  376. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  377. {
  378. struct rt_serial_rx_fifo *rx_fifo;
  379. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  380. RT_ASSERT(rx_fifo != RT_NULL);
  381. rt_ringbuffer_putchar(&(rx_fifo->rb), UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity)));
  382. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  383. }
  384. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR) */
  385. else if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET) &&
  386. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)) != RESET)
  387. {
  388. struct rt_serial_tx_fifo *tx_fifo;
  389. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  390. RT_ASSERT(tx_fifo != RT_NULL);
  391. rt_uint8_t put_char = 0;
  392. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  393. {
  394. UART_SET_TDR(&uart->handle, put_char);
  395. }
  396. else
  397. {
  398. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  399. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  400. }
  401. }
  402. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  403. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  404. {
  405. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  406. {
  407. /* The HAL_UART_TxCpltCallback will be triggered */
  408. HAL_UART_IRQHandler(&(uart->handle));
  409. }
  410. else
  411. {
  412. /* Transmission complete interrupt disable ( CR1 Register) */
  413. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  414. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  415. }
  416. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  417. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  418. }
  419. #ifdef RT_SERIAL_USING_DMA
  420. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  421. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  422. {
  423. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  424. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  425. }
  426. #endif
  427. else
  428. {
  429. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  430. {
  431. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  432. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  433. }
  434. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  435. {
  436. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  437. }
  438. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  439. {
  440. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  441. }
  442. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  443. {
  444. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  445. }
  446. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  447. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  448. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB)
  449. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  450. {
  451. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  452. }
  453. #endif
  454. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  455. {
  456. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  457. }
  458. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  459. {
  460. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  461. }
  462. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  463. {
  464. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  465. }
  466. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  467. {
  468. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  469. }
  470. }
  471. }
  472. #if defined(BSP_USING_UART1)
  473. void USART1_IRQHandler(void)
  474. {
  475. /* enter interrupt */
  476. rt_interrupt_enter();
  477. uart_isr(&(uart_obj[UART1_INDEX].serial));
  478. /* leave interrupt */
  479. rt_interrupt_leave();
  480. }
  481. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  482. void UART1_DMA_RX_IRQHandler(void)
  483. {
  484. /* enter interrupt */
  485. rt_interrupt_enter();
  486. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  487. /* leave interrupt */
  488. rt_interrupt_leave();
  489. }
  490. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  491. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  492. void UART1_DMA_TX_IRQHandler(void)
  493. {
  494. /* enter interrupt */
  495. rt_interrupt_enter();
  496. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  497. /* leave interrupt */
  498. rt_interrupt_leave();
  499. }
  500. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  501. #endif /* BSP_USING_UART1 */
  502. #if defined(BSP_USING_UART2)
  503. void USART2_IRQHandler(void)
  504. {
  505. /* enter interrupt */
  506. rt_interrupt_enter();
  507. uart_isr(&(uart_obj[UART2_INDEX].serial));
  508. /* leave interrupt */
  509. rt_interrupt_leave();
  510. }
  511. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  512. void UART2_DMA_RX_IRQHandler(void)
  513. {
  514. /* enter interrupt */
  515. rt_interrupt_enter();
  516. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  517. /* leave interrupt */
  518. rt_interrupt_leave();
  519. }
  520. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  521. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  522. void UART2_DMA_TX_IRQHandler(void)
  523. {
  524. /* enter interrupt */
  525. rt_interrupt_enter();
  526. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  527. /* leave interrupt */
  528. rt_interrupt_leave();
  529. }
  530. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  531. #endif /* BSP_USING_UART2 */
  532. #if defined(BSP_USING_UART3)
  533. void USART3_IRQHandler(void)
  534. {
  535. /* enter interrupt */
  536. rt_interrupt_enter();
  537. uart_isr(&(uart_obj[UART3_INDEX].serial));
  538. /* leave interrupt */
  539. rt_interrupt_leave();
  540. }
  541. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  542. void UART3_DMA_RX_IRQHandler(void)
  543. {
  544. /* enter interrupt */
  545. rt_interrupt_enter();
  546. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  547. /* leave interrupt */
  548. rt_interrupt_leave();
  549. }
  550. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  551. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  552. void UART3_DMA_TX_IRQHandler(void)
  553. {
  554. /* enter interrupt */
  555. rt_interrupt_enter();
  556. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  557. /* leave interrupt */
  558. rt_interrupt_leave();
  559. }
  560. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  561. #endif /* BSP_USING_UART3*/
  562. #if defined(BSP_USING_UART4)
  563. void UART4_IRQHandler(void)
  564. {
  565. /* enter interrupt */
  566. rt_interrupt_enter();
  567. uart_isr(&(uart_obj[UART4_INDEX].serial));
  568. /* leave interrupt */
  569. rt_interrupt_leave();
  570. }
  571. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  572. void UART4_DMA_RX_IRQHandler(void)
  573. {
  574. /* enter interrupt */
  575. rt_interrupt_enter();
  576. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  577. /* leave interrupt */
  578. rt_interrupt_leave();
  579. }
  580. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  581. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  582. void UART4_DMA_TX_IRQHandler(void)
  583. {
  584. /* enter interrupt */
  585. rt_interrupt_enter();
  586. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  587. /* leave interrupt */
  588. rt_interrupt_leave();
  589. }
  590. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  591. #endif /* BSP_USING_UART4*/
  592. #if defined(BSP_USING_UART5)
  593. void UART5_IRQHandler(void)
  594. {
  595. /* enter interrupt */
  596. rt_interrupt_enter();
  597. uart_isr(&(uart_obj[UART5_INDEX].serial));
  598. /* leave interrupt */
  599. rt_interrupt_leave();
  600. }
  601. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  602. void UART5_DMA_RX_IRQHandler(void)
  603. {
  604. /* enter interrupt */
  605. rt_interrupt_enter();
  606. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  607. /* leave interrupt */
  608. rt_interrupt_leave();
  609. }
  610. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  611. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  612. void UART5_DMA_TX_IRQHandler(void)
  613. {
  614. /* enter interrupt */
  615. rt_interrupt_enter();
  616. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  617. /* leave interrupt */
  618. rt_interrupt_leave();
  619. }
  620. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  621. #endif /* BSP_USING_UART5*/
  622. #if defined(BSP_USING_UART6)
  623. void USART6_IRQHandler(void)
  624. {
  625. /* enter interrupt */
  626. rt_interrupt_enter();
  627. uart_isr(&(uart_obj[UART6_INDEX].serial));
  628. /* leave interrupt */
  629. rt_interrupt_leave();
  630. }
  631. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  632. void UART6_DMA_RX_IRQHandler(void)
  633. {
  634. /* enter interrupt */
  635. rt_interrupt_enter();
  636. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  637. /* leave interrupt */
  638. rt_interrupt_leave();
  639. }
  640. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  641. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  642. void UART6_DMA_TX_IRQHandler(void)
  643. {
  644. /* enter interrupt */
  645. rt_interrupt_enter();
  646. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  647. /* leave interrupt */
  648. rt_interrupt_leave();
  649. }
  650. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  651. #endif /* BSP_USING_UART6*/
  652. #if defined(BSP_USING_UART7)
  653. void UART7_IRQHandler(void)
  654. {
  655. /* enter interrupt */
  656. rt_interrupt_enter();
  657. uart_isr(&(uart_obj[UART7_INDEX].serial));
  658. /* leave interrupt */
  659. rt_interrupt_leave();
  660. }
  661. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  662. void UART7_DMA_RX_IRQHandler(void)
  663. {
  664. /* enter interrupt */
  665. rt_interrupt_enter();
  666. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  667. /* leave interrupt */
  668. rt_interrupt_leave();
  669. }
  670. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  671. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  672. void UART7_DMA_TX_IRQHandler(void)
  673. {
  674. /* enter interrupt */
  675. rt_interrupt_enter();
  676. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  677. /* leave interrupt */
  678. rt_interrupt_leave();
  679. }
  680. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  681. #endif /* BSP_USING_UART7*/
  682. #if defined(BSP_USING_UART8)
  683. void UART8_IRQHandler(void)
  684. {
  685. /* enter interrupt */
  686. rt_interrupt_enter();
  687. uart_isr(&(uart_obj[UART8_INDEX].serial));
  688. /* leave interrupt */
  689. rt_interrupt_leave();
  690. }
  691. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  692. void UART8_DMA_RX_IRQHandler(void)
  693. {
  694. /* enter interrupt */
  695. rt_interrupt_enter();
  696. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  697. /* leave interrupt */
  698. rt_interrupt_leave();
  699. }
  700. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  701. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  702. void UART8_DMA_TX_IRQHandler(void)
  703. {
  704. /* enter interrupt */
  705. rt_interrupt_enter();
  706. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  707. /* leave interrupt */
  708. rt_interrupt_leave();
  709. }
  710. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  711. #endif /* BSP_USING_UART8*/
  712. #if defined(BSP_USING_LPUART1)
  713. void LPUART1_IRQHandler(void)
  714. {
  715. /* enter interrupt */
  716. rt_interrupt_enter();
  717. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  718. /* leave interrupt */
  719. rt_interrupt_leave();
  720. }
  721. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  722. void LPUART1_DMA_RX_IRQHandler(void)
  723. {
  724. /* enter interrupt */
  725. rt_interrupt_enter();
  726. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  727. /* leave interrupt */
  728. rt_interrupt_leave();
  729. }
  730. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  731. #endif /* BSP_USING_LPUART1*/
  732. static void stm32_uart_get_config(void)
  733. {
  734. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  735. #ifdef BSP_USING_UART1
  736. uart_obj[UART1_INDEX].serial.config = config;
  737. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  738. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  739. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  740. #ifdef BSP_UART1_RX_USING_DMA
  741. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  742. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  743. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  744. #endif
  745. #ifdef BSP_UART1_TX_USING_DMA
  746. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  747. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  748. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  749. #endif
  750. #endif
  751. #ifdef BSP_USING_UART2
  752. uart_obj[UART2_INDEX].serial.config = config;
  753. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  754. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  755. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  756. #ifdef BSP_UART2_RX_USING_DMA
  757. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  758. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  759. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  760. #endif
  761. #ifdef BSP_UART2_TX_USING_DMA
  762. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  763. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  764. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  765. #endif
  766. #endif
  767. #ifdef BSP_USING_UART3
  768. uart_obj[UART3_INDEX].serial.config = config;
  769. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  770. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  771. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  772. #ifdef BSP_UART3_RX_USING_DMA
  773. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  774. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  775. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  776. #endif
  777. #ifdef BSP_UART3_TX_USING_DMA
  778. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  779. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  780. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  781. #endif
  782. #endif
  783. #ifdef BSP_USING_UART4
  784. uart_obj[UART4_INDEX].serial.config = config;
  785. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  786. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  787. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  788. #ifdef BSP_UART4_RX_USING_DMA
  789. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  790. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  791. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  792. #endif
  793. #ifdef BSP_UART4_TX_USING_DMA
  794. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  795. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  796. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  797. #endif
  798. #endif
  799. #ifdef BSP_USING_UART5
  800. uart_obj[UART5_INDEX].serial.config = config;
  801. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  802. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  803. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  804. #ifdef BSP_UART5_RX_USING_DMA
  805. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  806. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  807. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  808. #endif
  809. #ifdef BSP_UART5_TX_USING_DMA
  810. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  811. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  812. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  813. #endif
  814. #endif
  815. #ifdef BSP_USING_UART6
  816. uart_obj[UART6_INDEX].serial.config = config;
  817. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  818. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  819. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  820. #ifdef BSP_UART6_RX_USING_DMA
  821. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  822. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  823. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  824. #endif
  825. #ifdef BSP_UART6_TX_USING_DMA
  826. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  827. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  828. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  829. #endif
  830. #endif
  831. #ifdef BSP_USING_UART7
  832. uart_obj[UART7_INDEX].serial.config = config;
  833. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  834. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  835. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  836. #ifdef BSP_UART7_RX_USING_DMA
  837. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  838. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  839. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  840. #endif
  841. #ifdef BSP_UART7_TX_USING_DMA
  842. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  843. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  844. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  845. #endif
  846. #endif
  847. #ifdef BSP_USING_UART8
  848. uart_obj[UART8_INDEX].serial.config = config;
  849. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  850. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  851. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  852. #ifdef BSP_UART8_RX_USING_DMA
  853. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  854. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  855. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  856. #endif
  857. #ifdef BSP_UART8_TX_USING_DMA
  858. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  859. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  860. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  861. #endif
  862. #endif
  863. }
  864. #ifdef RT_SERIAL_USING_DMA
  865. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  866. {
  867. struct rt_serial_rx_fifo *rx_fifo;
  868. DMA_HandleTypeDef *DMA_Handle;
  869. struct dma_config *dma_config;
  870. struct stm32_uart *uart;
  871. RT_ASSERT(serial != RT_NULL);
  872. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  873. uart = rt_container_of(serial, struct stm32_uart, serial);
  874. if (RT_DEVICE_FLAG_DMA_RX == flag)
  875. {
  876. DMA_Handle = &uart->dma_rx.handle;
  877. dma_config = uart->config->dma_rx;
  878. }
  879. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  880. {
  881. DMA_Handle = &uart->dma_tx.handle;
  882. dma_config = uart->config->dma_tx;
  883. }
  884. LOG_D("%s dma config start", uart->config->name);
  885. {
  886. rt_uint32_t tmpreg = 0x00U;
  887. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  888. || defined(SOC_SERIES_STM32L0)
  889. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  890. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  891. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  892. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  893. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  894. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  895. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  896. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  897. #elif defined(SOC_SERIES_STM32MP1)
  898. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  899. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  900. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  901. #endif
  902. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  903. /* enable DMAMUX clock for L4+ and G4 */
  904. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  905. #elif defined(SOC_SERIES_STM32MP1)
  906. __HAL_RCC_DMAMUX_CLK_ENABLE();
  907. #endif
  908. UNUSED(tmpreg); /* To avoid compiler warnings */
  909. }
  910. if (RT_DEVICE_FLAG_DMA_RX == flag)
  911. {
  912. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  913. }
  914. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  915. {
  916. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  917. }
  918. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  919. DMA_Handle->Instance = dma_config->Instance;
  920. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  921. DMA_Handle->Instance = dma_config->Instance;
  922. DMA_Handle->Init.Channel = dma_config->channel;
  923. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  924. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  925. DMA_Handle->Instance = dma_config->Instance;
  926. DMA_Handle->Init.Request = dma_config->request;
  927. #endif
  928. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  929. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  930. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  931. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  932. if (RT_DEVICE_FLAG_DMA_RX == flag)
  933. {
  934. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  935. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  936. }
  937. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  938. {
  939. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  940. DMA_Handle->Init.Mode = DMA_NORMAL;
  941. }
  942. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  943. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  944. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  945. #endif
  946. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  947. {
  948. RT_ASSERT(0);
  949. }
  950. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  951. {
  952. RT_ASSERT(0);
  953. }
  954. /* enable interrupt */
  955. if (flag == RT_DEVICE_FLAG_DMA_RX)
  956. {
  957. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  958. RT_ASSERT(rx_fifo != RT_NULL);
  959. /* Start DMA transfer */
  960. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.rx_bufsz) != HAL_OK)
  961. {
  962. /* Transfer error in reception process */
  963. RT_ASSERT(0);
  964. }
  965. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  966. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  967. }
  968. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  969. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  970. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  971. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  972. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  973. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  974. LOG_D("%s dma config done", uart->config->name);
  975. }
  976. /**
  977. * @brief UART error callbacks
  978. * @param huart: UART handle
  979. * @note This example shows a simple way to report transfer error, and you can
  980. * add your own implementation.
  981. * @retval None
  982. */
  983. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  984. {
  985. RT_ASSERT(huart != NULL);
  986. struct stm32_uart *uart = (struct stm32_uart *)huart;
  987. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  988. UNUSED(uart);
  989. }
  990. /**
  991. * @brief Rx Transfer completed callback
  992. * @param huart: UART handle
  993. * @note This example shows a simple way to report end of DMA Rx transfer, and
  994. * you can add your own implementation.
  995. * @retval None
  996. */
  997. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  998. {
  999. struct stm32_uart *uart;
  1000. RT_ASSERT(huart != NULL);
  1001. uart = (struct stm32_uart *)huart;
  1002. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  1003. }
  1004. /**
  1005. * @brief Rx Half transfer completed callback
  1006. * @param huart: UART handle
  1007. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  1008. * and you can add your own implementation.
  1009. * @retval None
  1010. */
  1011. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  1012. {
  1013. struct stm32_uart *uart;
  1014. RT_ASSERT(huart != NULL);
  1015. uart = (struct stm32_uart *)huart;
  1016. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  1017. }
  1018. /**
  1019. * @brief HAL_UART_TxCpltCallback
  1020. * @param huart: UART handle
  1021. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  1022. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  1023. * @retval None
  1024. */
  1025. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  1026. {
  1027. struct stm32_uart *uart;
  1028. struct rt_serial_device *serial;
  1029. rt_size_t trans_total_index;
  1030. rt_base_t level;
  1031. RT_ASSERT(huart != NULL);
  1032. uart = (struct stm32_uart *)huart;
  1033. serial = &uart->serial;
  1034. RT_ASSERT(serial != RT_NULL);
  1035. level = rt_hw_interrupt_disable();
  1036. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  1037. rt_hw_interrupt_enable(level);
  1038. if (trans_total_index) return;
  1039. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  1040. }
  1041. #endif /* RT_SERIAL_USING_DMA */
  1042. static const struct rt_uart_ops stm32_uart_ops =
  1043. {
  1044. .configure = stm32_configure,
  1045. .control = stm32_control,
  1046. .putc = stm32_putc,
  1047. .getc = stm32_getc,
  1048. .transmit = stm32_transmit
  1049. };
  1050. int rt_hw_usart_init(void)
  1051. {
  1052. rt_err_t result = 0;
  1053. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  1054. stm32_uart_get_config();
  1055. for (int i = 0; i < obj_num; i++)
  1056. {
  1057. /* init UART object */
  1058. uart_obj[i].config = &uart_config[i];
  1059. uart_obj[i].serial.ops = &stm32_uart_ops;
  1060. /* register UART device */
  1061. result = rt_hw_serial_register(&uart_obj[i].serial,
  1062. uart_obj[i].config->name,
  1063. RT_DEVICE_FLAG_RDWR,
  1064. NULL);
  1065. RT_ASSERT(result == RT_EOK);
  1066. }
  1067. return result;
  1068. }
  1069. #endif /* RT_USING_SERIAL_V2 */