start_gcc.S 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * File : start_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013-2014, RT-Thread Development Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2013-07-05 Bernard the first version
  23. */
  24. .equ Mode_USR, 0x10
  25. .equ Mode_FIQ, 0x11
  26. .equ Mode_IRQ, 0x12
  27. .equ Mode_SVC, 0x13
  28. .equ Mode_ABT, 0x17
  29. .equ Mode_UND, 0x1B
  30. .equ Mode_SYS, 0x1F
  31. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  32. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  33. .equ UND_Stack_Size, 0x00000000
  34. .equ SVC_Stack_Size, 0x00000100
  35. .equ ABT_Stack_Size, 0x00000000
  36. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  37. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  38. .equ USR_Stack_Size, 0x00000100
  39. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  40. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  41. .section .data.share.isr
  42. /* stack */
  43. .globl stack_start
  44. .globl stack_top
  45. stack_start:
  46. .rept ISR_Stack_Size
  47. .byte 0
  48. .endr
  49. stack_top:
  50. .text
  51. /* reset entry */
  52. .globl _reset
  53. _reset:
  54. /* Disable IRQ & FIQ */
  55. cpsid if
  56. /* Check for HYP mode */
  57. mrs r0, cpsr_all
  58. and r0, r0, #0x1F
  59. mov r8, #0x1A
  60. cmp r0, r8
  61. beq overHyped
  62. b continue
  63. overHyped: /* Get out of HYP mode */
  64. ldr r1, =continue
  65. msr ELR_hyp, r1
  66. mrs r1, cpsr_all
  67. and r1, r1, #0x1f ;@ CPSR_MODE_MASK
  68. orr r1, r1, #0x13 ;@ CPSR_MODE_SUPERVISOR
  69. msr SPSR_hyp, r1
  70. eret
  71. continue:
  72. /* disable smp */
  73. bl arm_smp_disable
  74. /* disable mmu */
  75. bl rt_cpu_mmu_disable
  76. /* set the cpu to SVC32 mode and disable interrupt */
  77. mrs r0, cpsr
  78. bic r0, r0, #0x1f
  79. orr r0, r0, #0x13
  80. msr cpsr_c, r0
  81. /* setup stack */
  82. bl stack_setup
  83. /* clear .bss */
  84. mov r0,#0 /* get a zero */
  85. ldr r1,=__bss_start /* bss start */
  86. ldr r2,=__bss_end /* bss end */
  87. bss_loop:
  88. cmp r1,r2 /* check if data to clear */
  89. strlo r0,[r1],#4 /* clear 4 bytes */
  90. blo bss_loop /* loop until done */
  91. /* start RT-Thread Kernel */
  92. ldr pc, _rtthread_startup
  93. _rtthread_startup:
  94. .word rtthread_startup
  95. stack_setup:
  96. ldr r0, =stack_top
  97. @ Set the startup stack for svc
  98. mov sp, r0
  99. sub r0, r0, #SVC_Stack_Size
  100. @ Enter Undefined Instruction Mode and set its Stack Pointer
  101. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  102. mov sp, r0
  103. sub r0, r0, #UND_Stack_Size
  104. @ Enter Abort Mode and set its Stack Pointer
  105. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  106. mov sp, r0
  107. sub r0, r0, #ABT_Stack_Size
  108. @ Enter FIQ Mode and set its Stack Pointer
  109. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  110. mov sp, r0
  111. sub r0, r0, #RT_FIQ_STACK_PGSZ
  112. @ Enter IRQ Mode and set its Stack Pointer
  113. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  114. mov sp, r0
  115. sub r0, r0, #RT_IRQ_STACK_PGSZ
  116. /* come back to SVC mode */
  117. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  118. bx lr
  119. .text
  120. ;@ void arm_smp_enable(void);
  121. .globl arm_smp_enable
  122. arm_smp_enable:
  123. mrc p15, 0, r0, c1, c0, 1 ;@ set SMP bit in ACTLR
  124. orr r0, r0, #0x40
  125. mcr p15, 0, r0, c1, c0, 1
  126. bx lr
  127. .text
  128. ;@ void arm_smp_disable(void);
  129. .globl arm_smp_disable
  130. arm_smp_disable:
  131. mrc p15, 0, r0, c1, c0, 1 ;@ clear SMP bit in ACTLR
  132. bic r0, r0, #0x40
  133. mcr p15, 0, r0, c1, c0, 1
  134. bx lr
  135. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  136. .section .text.isr, "ax"
  137. .align 5
  138. .globl vector_fiq
  139. vector_fiq:
  140. stmfd sp!,{r0-r7,lr}
  141. bl rt_hw_trap_fiq
  142. ldmfd sp!,{r0-r7,lr}
  143. subs pc, lr, #4
  144. .globl rt_interrupt_enter
  145. .globl rt_interrupt_leave
  146. .globl rt_thread_switch_interrupt_flag
  147. .globl rt_interrupt_from_thread
  148. .globl rt_interrupt_to_thread
  149. .globl rt_current_thread
  150. .globl vmm_thread
  151. .globl vmm_virq_check
  152. .align 5
  153. .globl vector_irq
  154. vector_irq:
  155. stmfd sp!, {r0-r12,lr}
  156. bl rt_interrupt_enter
  157. bl rt_hw_trap_irq
  158. bl rt_interrupt_leave
  159. @ if rt_thread_switch_interrupt_flag set, jump to
  160. @ rt_hw_context_switch_interrupt_do and don't return
  161. ldr r0, =rt_thread_switch_interrupt_flag
  162. ldr r1, [r0]
  163. cmp r1, #1
  164. beq rt_hw_context_switch_interrupt_do
  165. ldmfd sp!, {r0-r12,lr}
  166. subs pc, lr, #4
  167. rt_hw_context_switch_interrupt_do:
  168. mov r1, #0 @ clear flag
  169. str r1, [r0]
  170. mov r1, sp @ r1 point to {r0-r3} in stack
  171. add sp, sp, #4*4
  172. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  173. mrs r0, spsr @ get cpsr of interrupt thread
  174. sub r2, lr, #4 @ save old task's pc to r2
  175. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  176. @ interrupted, this will just switch to the stack of kernel space.
  177. @ save the registers in kernel space won't trigger data abort.
  178. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  179. stmfd sp!, {r2} @ push old task's pc
  180. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  181. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  182. stmfd sp!, {r1-r4} @ push old task's r0-r3
  183. stmfd sp!, {r0} @ push old task's cpsr
  184. ldr r4, =rt_interrupt_from_thread
  185. ldr r5, [r4]
  186. str sp, [r5] @ store sp in preempted tasks's TCB
  187. ldr r6, =rt_interrupt_to_thread
  188. ldr r6, [r6]
  189. ldr sp, [r6] @ get new task's stack pointer
  190. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  191. msr spsr_cxsf, r4
  192. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  193. .macro push_svc_reg
  194. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  195. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  196. mov r0, sp
  197. mrs r6, spsr @/* Save CPSR */
  198. str lr, [r0, #15*4] @/* Push PC */
  199. str r6, [r0, #16*4] @/* Push CPSR */
  200. cps #Mode_SVC
  201. str sp, [r0, #13*4] @/* Save calling SP */
  202. str lr, [r0, #14*4] @/* Save calling PC */
  203. .endm
  204. .align 5
  205. .globl vector_swi
  206. vector_swi:
  207. push_svc_reg
  208. bl rt_hw_trap_swi
  209. b .
  210. .align 5
  211. .globl vector_undef
  212. vector_undef:
  213. push_svc_reg
  214. bl rt_hw_trap_undef
  215. b .
  216. .align 5
  217. .globl vector_pabt
  218. vector_pabt:
  219. push_svc_reg
  220. bl rt_hw_trap_pabt
  221. b .
  222. .align 5
  223. .globl vector_dabt
  224. vector_dabt:
  225. push_svc_reg
  226. bl rt_hw_trap_dabt
  227. b .
  228. .align 5
  229. .globl vector_resv
  230. vector_resv:
  231. push_svc_reg
  232. bl rt_hw_trap_resv
  233. b .