dma_config.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. */
  10. #ifndef __DMA_CONFIG_H__
  11. #define __DMA_CONFIG_H__
  12. #include <rtthread.h>
  13. #include "irq_config.h"
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /* DMA1 ch0 */
  18. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  19. #define SPI1_RX_DMA_INSTANCE CM_DMA1
  20. #define SPI1_RX_DMA_CHANNEL DMA_CH0
  21. #define SPI1_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  22. #define SPI1_RX_DMA_TRIG_SELECT AOS_DMA1_0
  23. #define SPI1_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH0
  24. #define SPI1_RX_DMA_IRQn BSP_DMA1_CH0_IRQ_NUM
  25. #define SPI1_RX_DMA_INT_PRIO BSP_DMA1_CH0_IRQ_PRIO
  26. #define SPI1_RX_DMA_INT_SRC INT_SRC_DMA1_TC0
  27. #elif defined(BSP_USING_SDIO1) && !defined(SDIO1_RX_DMA_INSTANCE)
  28. #define SDIO1_RX_DMA_INSTANCE CM_DMA1
  29. #define SDIO1_RX_DMA_CHANNEL DMA_CH0
  30. #define SDIO1_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  31. #define SDIO1_RX_DMA_TRIG_SELECT AOS_DMA1_0
  32. #define SDIO1_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH0
  33. #define SDIO1_RX_DMA_IRQn BSP_DMA1_CH0_IRQ_NUM
  34. #define SDIO1_RX_DMA_INT_PRIO BSP_DMA1_CH0_IRQ_PRIO
  35. #define SDIO1_RX_DMA_INT_SRC INT_SRC_DMA1_TC0
  36. #elif defined(BSP_I2C1_TX_USING_DMA) && !defined(I2C1_TX_DMA_INSTANCE)
  37. #define I2C1_TX_DMA_INSTANCE CM_DMA1
  38. #define I2C1_TX_DMA_CHANNEL DMA_CH0
  39. #define I2C1_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  40. #define I2C1_TX_DMA_TRIG_SELECT AOS_DMA1_0
  41. #define I2C1_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH0
  42. #define I2C1_TX_DMA_IRQn BSP_DMA1_CH0_IRQ_NUM
  43. #define I2C1_TX_DMA_INT_PRIO BSP_DMA1_CH0_IRQ_PRIO
  44. #define I2C1_TX_DMA_INT_SRC INT_SRC_DMA1_TC0
  45. #endif
  46. /* DMA1 ch1 */
  47. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  48. #define SPI1_TX_DMA_INSTANCE CM_DMA1
  49. #define SPI1_TX_DMA_CHANNEL DMA_CH1
  50. #define SPI1_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  51. #define SPI1_TX_DMA_TRIG_SELECT AOS_DMA1_1
  52. #define SPI1_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH1
  53. #define SPI1_TX_DMA_IRQn BSP_DMA1_CH1_IRQ_NUM
  54. #define SPI1_TX_DMA_INT_PRIO BSP_DMA1_CH1_IRQ_PRIO
  55. #define SPI1_TX_DMA_INT_SRC INT_SRC_DMA1_TC1
  56. #elif defined(BSP_USING_SDIO1) && !defined(SDIO1_TX_DMA_INSTANCE)
  57. #define SDIO1_TX_DMA_INSTANCE CM_DMA1
  58. #define SDIO1_TX_DMA_CHANNEL DMA_CH1
  59. #define SDIO1_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  60. #define SDIO1_TX_DMA_TRIG_SELECT AOS_DMA1_1
  61. #define SDIO1_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH1
  62. #define SDIO1_TX_DMA_IRQn BSP_DMA1_CH1_IRQ_NUM
  63. #define SDIO1_TX_DMA_INT_PRIO BSP_DMA1_CH1_IRQ_PRIO
  64. #define SDIO1_TX_DMA_INT_SRC INT_SRC_DMA1_TC1
  65. #elif defined(BSP_I2C1_RX_USING_DMA) && !defined(I2C1_RX_DMA_INSTANCE)
  66. #define I2C1_RX_DMA_INSTANCE CM_DMA1
  67. #define I2C1_RX_DMA_CHANNEL DMA_CH1
  68. #define I2C1_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  69. #define I2C1_RX_DMA_TRIG_SELECT AOS_DMA1_1
  70. #define I2C1_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH1
  71. #define I2C1_RX_DMA_IRQn BSP_DMA1_CH1_IRQ_NUM
  72. #define I2C1_RX_DMA_INT_PRIO BSP_DMA1_CH1_IRQ_PRIO
  73. #define I2C1_RX_DMA_INT_SRC INT_SRC_DMA1_TC1
  74. #endif
  75. /* DMA1 ch2 */
  76. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_INSTANCE)
  77. #define SPI2_RX_DMA_INSTANCE CM_DMA1
  78. #define SPI2_RX_DMA_CHANNEL DMA_CH2
  79. #define SPI2_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  80. #define SPI2_RX_DMA_TRIG_SELECT AOS_DMA1_2
  81. #define SPI2_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH2
  82. #define SPI2_RX_DMA_IRQn BSP_DMA1_CH2_IRQ_NUM
  83. #define SPI2_RX_DMA_INT_PRIO BSP_DMA1_CH2_IRQ_PRIO
  84. #define SPI2_RX_DMA_INT_SRC INT_SRC_DMA1_TC2
  85. #elif defined(BSP_USING_SDIO2) && !defined(SDIO2_RX_DMA_INSTANCE)
  86. #define SDIO2_RX_DMA_INSTANCE CM_DMA1
  87. #define SDIO2_RX_DMA_CHANNEL DMA_CH2
  88. #define SDIO2_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  89. #define SDIO2_RX_DMA_TRIG_SELECT AOS_DMA1_2
  90. #define SDIO2_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH2
  91. #define SDIO2_RX_DMA_IRQn BSP_DMA1_CH2_IRQ_NUM
  92. #define SDIO2_RX_DMA_INT_PRIO BSP_DMA1_CH2_IRQ_PRIO
  93. #define SDIO2_RX_DMA_INT_SRC INT_SRC_DMA1_TC2
  94. #elif defined(BSP_I2C2_TX_USING_DMA) && !defined(I2C2_TX_DMA_INSTANCE)
  95. #define I2C2_TX_DMA_INSTANCE CM_DMA1
  96. #define I2C2_TX_DMA_CHANNEL DMA_CH2
  97. #define I2C2_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  98. #define I2C2_TX_DMA_TRIG_SELECT AOS_DMA1_2
  99. #define I2C2_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH2
  100. #define I2C2_TX_DMA_IRQn BSP_DMA1_CH2_IRQ_NUM
  101. #define I2C2_TX_DMA_INT_PRIO BSP_DMA1_CH2_IRQ_PRIO
  102. #define I2C2_TX_DMA_INT_SRC INT_SRC_DMA1_TC2
  103. #endif
  104. /* DMA1 ch3 */
  105. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_INSTANCE)
  106. #define SPI2_TX_DMA_INSTANCE CM_DMA1
  107. #define SPI2_TX_DMA_CHANNEL DMA_CH3
  108. #define SPI2_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  109. #define SPI2_TX_DMA_TRIG_SELECT AOS_DMA1_3
  110. #define SPI2_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  111. #define SPI2_TX_DMA_IRQn BSP_DMA1_CH3_IRQ_NUM
  112. #define SPI2_TX_DMA_INT_PRIO BSP_DMA1_CH3_IRQ_PRIO
  113. #define SPI2_TX_DMA_INT_SRC INT_SRC_DMA1_TC3
  114. #elif defined(BSP_USING_SDIO2) && !defined(SDIO2_TX_DMA_INSTANCE)
  115. #define SDIO2_TX_DMA_INSTANCE CM_DMA1
  116. #define SDIO2_TX_DMA_CHANNEL DMA_CH3
  117. #define SDIO2_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  118. #define SDIO2_TX_DMA_TRIG_SELECT AOS_DMA1_3
  119. #define SDIO2_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  120. #define SDIO2_TX_DMA_IRQn BSP_DMA1_CH3_IRQ_NUM
  121. #define SDIO2_TX_DMA_INT_PRIO BSP_DMA1_CH3_IRQ_PRIO
  122. #define SDIO2_TX_DMA_INT_SRC INT_SRC_DMA1_TC3
  123. #elif defined(BSP_USING_QSPI) && !defined(QSPI_DMA_INSTANCE)
  124. #define QSPI_DMA_INSTANCE CM_DMA1
  125. #define QSPI_DMA_CHANNEL DMA_CH3
  126. #define QSPI_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  127. #define QSPI_DMA_TRIG_SELECT AOS_DMA1_3
  128. #define QSPI_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  129. #define QSPI_DMA_IRQn BSP_DMA1_CH3_IRQ_NUM
  130. #define QSPI_DMA_INT_PRIO BSP_DMA1_CH3_IRQ_PRIO
  131. #define QSPI_DMA_INT_SRC INT_SRC_DMA1_TC3
  132. #elif defined(BSP_I2C2_RX_USING_DMA) && !defined(I2C2_RX_DMA_INSTANCE)
  133. #define I2C2_RX_DMA_INSTANCE CM_DMA1
  134. #define I2C2_RX_DMA_CHANNEL DMA_CH3
  135. #define I2C2_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  136. #define I2C2_RX_DMA_TRIG_SELECT AOS_DMA1_3
  137. #define I2C2_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  138. #define I2C2_RX_DMA_IRQn BSP_DMA1_CH3_IRQ_NUM
  139. #define I2C2_RX_DMA_INT_PRIO BSP_DMA1_CH3_IRQ_PRIO
  140. #define I2C2_RX_DMA_INT_SRC INT_SRC_DMA1_TC3
  141. #endif
  142. /* DMA1 ch4 */
  143. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_INSTANCE)
  144. #define SPI3_RX_DMA_INSTANCE CM_DMA1
  145. #define SPI3_RX_DMA_CHANNEL DMA_CH4
  146. #define SPI3_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  147. #define SPI3_RX_DMA_TRIG_SELECT AOS_DMA1_4
  148. #define SPI3_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH4
  149. #define SPI3_RX_DMA_IRQn BSP_DMA1_CH4_IRQ_NUM
  150. #define SPI3_RX_DMA_INT_PRIO BSP_DMA1_CH4_IRQ_PRIO
  151. #define SPI3_RX_DMA_INT_SRC INT_SRC_DMA1_TC4
  152. #elif defined(BSP_I2C3_TX_USING_DMA) && !defined(I2C3_TX_DMA_INSTANCE)
  153. #define I2C3_TX_DMA_INSTANCE CM_DMA1
  154. #define I2C3_TX_DMA_CHANNEL DMA_CH4
  155. #define I2C3_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  156. #define I2C3_TX_DMA_TRIG_SELECT AOS_DMA1_4
  157. #define I2C3_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH4
  158. #define I2C3_TX_DMA_IRQn BSP_DMA1_CH4_IRQ_NUM
  159. #define I2C3_TX_DMA_INT_PRIO BSP_DMA1_CH4_IRQ_PRIO
  160. #define I2C3_TX_DMA_INT_SRC INT_SRC_DMA1_TC4
  161. #endif
  162. /* DMA1 ch5 */
  163. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  164. #define SPI3_TX_DMA_INSTANCE CM_DMA1
  165. #define SPI3_TX_DMA_CHANNEL DMA_CH5
  166. #define SPI3_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  167. #define SPI3_TX_DMA_TRIG_SELECT AOS_DMA1_5
  168. #define SPI3_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH5
  169. #define SPI3_TX_DMA_IRQn BSP_DMA1_CH5_IRQ_NUM
  170. #define SPI3_TX_DMA_INT_PRIO BSP_DMA1_CH5_IRQ_PRIO
  171. #define SPI3_TX_DMA_INT_SRC INT_SRC_DMA1_TC5
  172. #elif defined(BSP_I2C3_RX_USING_DMA) && !defined(I2C3_RX_DMA_INSTANCE)
  173. #define I2C3_RX_DMA_INSTANCE CM_DMA1
  174. #define I2C3_RX_DMA_CHANNEL DMA_CH5
  175. #define I2C3_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  176. #define I2C3_RX_DMA_TRIG_SELECT AOS_DMA1_5
  177. #define I2C3_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH5
  178. #define I2C3_RX_DMA_IRQn BSP_DMA1_CH5_IRQ_NUM
  179. #define I2C3_RX_DMA_INT_PRIO BSP_DMA1_CH5_IRQ_PRIO
  180. #define I2C3_RX_DMA_INT_SRC INT_SRC_DMA1_TC5
  181. #endif
  182. /* DMA1 ch6 */
  183. #if defined(BSP_SPI4_RX_USING_DMA) && !defined(SPI4_RX_DMA_INSTANCE)
  184. #define SPI4_RX_DMA_INSTANCE CM_DMA1
  185. #define SPI4_RX_DMA_CHANNEL DMA_CH6
  186. #define SPI4_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  187. #define SPI4_RX_DMA_TRIG_SELECT AOS_DMA1_6
  188. #define SPI4_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH6
  189. #define SPI4_RX_DMA_IRQn BSP_DMA1_CH6_IRQ_NUM
  190. #define SPI4_RX_DMA_INT_PRIO BSP_DMA1_CH6_IRQ_PRIO
  191. #define SPI4_RX_DMA_INT_SRC INT_SRC_DMA1_TC6
  192. #elif defined(BSP_I2C4_TX_USING_DMA) && !defined(I2C4_TX_DMA_INSTANCE)
  193. #define I2C4_TX_DMA_INSTANCE CM_DMA1
  194. #define I2C4_TX_DMA_CHANNEL DMA_CH6
  195. #define I2C4_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  196. #define I2C4_TX_DMA_TRIG_SELECT AOS_DMA1_6
  197. #define I2C4_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH6
  198. #define I2C4_TX_DMA_IRQn BSP_DMA1_CH6_IRQ_NUM
  199. #define I2C4_TX_DMA_INT_PRIO BSP_DMA1_CH6_IRQ_PRIO
  200. #define I2C4_TX_DMA_INT_SRC INT_SRC_DMA1_TC6
  201. #endif
  202. /* DMA1 ch7 */
  203. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  204. #define SPI4_TX_DMA_INSTANCE CM_DMA1
  205. #define SPI4_TX_DMA_CHANNEL DMA_CH7
  206. #define SPI4_TX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  207. #define SPI4_TX_DMA_TRIG_SELECT AOS_DMA1_7
  208. #define SPI4_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH7
  209. #define SPI4_TX_DMA_IRQn BSP_DMA1_CH7_IRQ_NUM
  210. #define SPI4_TX_DMA_INT_PRIO BSP_DMA1_CH7_IRQ_PRIO
  211. #define SPI4_TX_DMA_INT_SRC INT_SRC_DMA1_TC7
  212. #elif defined(BSP_I2C4_RX_USING_DMA) && !defined(I2C4_RX_DMA_INSTANCE)
  213. #define I2C4_RX_DMA_INSTANCE CM_DMA1
  214. #define I2C4_RX_DMA_CHANNEL DMA_CH7
  215. #define I2C4_RX_DMA_CLOCK (PWC_FCG0_DMA1 | PWC_FCG0_AOS)
  216. #define I2C4_RX_DMA_TRIG_SELECT AOS_DMA1_7
  217. #define I2C4_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH7
  218. #define I2C4_RX_DMA_IRQn BSP_DMA1_CH7_IRQ_NUM
  219. #define I2C4_RX_DMA_INT_PRIO BSP_DMA1_CH7_IRQ_PRIO
  220. #define I2C4_RX_DMA_INT_SRC INT_SRC_DMA1_TC7
  221. #endif
  222. /* DMA2 ch0 */
  223. #if defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_INSTANCE)
  224. #define UART1_RX_DMA_INSTANCE CM_DMA2
  225. #define UART1_RX_DMA_CHANNEL DMA_CH0
  226. #define UART1_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  227. #define UART1_RX_DMA_TRIG_SELECT AOS_DMA2_0
  228. #define UART1_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH0
  229. #define UART1_RX_DMA_IRQn BSP_DMA2_CH0_IRQ_NUM
  230. #define UART1_RX_DMA_INT_PRIO BSP_DMA2_CH0_IRQ_PRIO
  231. #define UART1_RX_DMA_INT_SRC INT_SRC_DMA2_TC0
  232. #elif defined(BSP_I2C5_TX_USING_DMA) && !defined(I2C5_TX_DMA_INSTANCE)
  233. #define I2C5_TX_DMA_INSTANCE CM_DMA2
  234. #define I2C5_TX_DMA_CHANNEL DMA_CH0
  235. #define I2C5_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  236. #define I2C5_TX_DMA_TRIG_SELECT AOS_DMA2_0
  237. #define I2C5_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH0
  238. #define I2C5_TX_DMA_IRQn BSP_DMA2_CH0_IRQ_NUM
  239. #define I2C5_TX_DMA_INT_PRIO BSP_DMA2_CH0_IRQ_PRIO
  240. #define I2C5_TX_DMA_INT_SRC INT_SRC_DMA2_TC0
  241. #endif
  242. /* DMA2 ch1 */
  243. #if defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_INSTANCE)
  244. #define UART1_TX_DMA_INSTANCE CM_DMA2
  245. #define UART1_TX_DMA_CHANNEL DMA_CH1
  246. #define UART1_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  247. #define UART1_TX_DMA_TRIG_SELECT AOS_DMA2_1
  248. #define UART1_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH1
  249. #define UART1_TX_DMA_IRQn BSP_DMA2_CH1_IRQ_NUM
  250. #define UART1_TX_DMA_INT_PRIO BSP_DMA2_CH1_IRQ_PRIO
  251. #define UART1_TX_DMA_INT_SRC INT_SRC_DMA2_TC1
  252. #elif defined(BSP_I2C5_RX_USING_DMA) && !defined(I2C5_RX_DMA_INSTANCE)
  253. #define I2C5_RX_DMA_INSTANCE CM_DMA2
  254. #define I2C5_RX_DMA_CHANNEL DMA_CH1
  255. #define I2C5_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  256. #define I2C5_RX_DMA_TRIG_SELECT AOS_DMA2_1
  257. #define I2C5_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH1
  258. #define I2C5_RX_DMA_IRQn BSP_DMA2_CH1_IRQ_NUM
  259. #define I2C5_RX_DMA_INT_PRIO BSP_DMA2_CH1_IRQ_PRIO
  260. #define I2C5_RX_DMA_INT_SRC INT_SRC_DMA2_TC1
  261. #endif
  262. /* DMA2 ch2 */
  263. #if defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_INSTANCE)
  264. #define UART2_RX_DMA_INSTANCE CM_DMA2
  265. #define UART2_RX_DMA_CHANNEL DMA_CH2
  266. #define UART2_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  267. #define UART2_RX_DMA_TRIG_SELECT AOS_DMA2_2
  268. #define UART2_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH2
  269. #define UART2_RX_DMA_IRQn BSP_DMA2_CH2_IRQ_NUM
  270. #define UART2_RX_DMA_INT_PRIO BSP_DMA2_CH2_IRQ_PRIO
  271. #define UART2_RX_DMA_INT_SRC INT_SRC_DMA2_TC2
  272. #elif defined(BSP_I2C6_TX_USING_DMA) && !defined(I2C6_TX_DMA_INSTANCE)
  273. #define I2C6_TX_DMA_INSTANCE CM_DMA2
  274. #define I2C6_TX_DMA_CHANNEL DMA_CH2
  275. #define I2C6_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  276. #define I2C6_TX_DMA_TRIG_SELECT AOS_DMA2_2
  277. #define I2C6_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH2
  278. #define I2C6_TX_DMA_IRQn BSP_DMA2_CH2_IRQ_NUM
  279. #define I2C6_TX_DMA_INT_PRIO BSP_DMA2_CH2_IRQ_PRIO
  280. #define I2C6_TX_DMA_INT_SRC INT_SRC_DMA2_TC2
  281. #endif
  282. /* DMA2 ch3 */
  283. #if defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_INSTANCE)
  284. #define UART2_TX_DMA_INSTANCE CM_DMA2
  285. #define UART2_TX_DMA_CHANNEL DMA_CH3
  286. #define UART2_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  287. #define UART2_TX_DMA_TRIG_SELECT AOS_DMA2_3
  288. #define UART2_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  289. #define UART2_TX_DMA_IRQn BSP_DMA2_CH3_IRQ_NUM
  290. #define UART2_TX_DMA_INT_PRIO BSP_DMA2_CH3_IRQ_PRIO
  291. #define UART2_TX_DMA_INT_SRC INT_SRC_DMA2_TC3
  292. #elif defined(BSP_I2C6_RX_USING_DMA) && !defined(I2C6_RX_DMA_INSTANCE)
  293. #define I2C6_RX_DMA_INSTANCE CM_DMA2
  294. #define I2C6_RX_DMA_CHANNEL DMA_CH3
  295. #define I2C6_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  296. #define I2C6_RX_DMA_TRIG_SELECT AOS_DMA2_3
  297. #define I2C6_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH3
  298. #define I2C6_RX_DMA_IRQn BSP_DMA2_CH3_IRQ_NUM
  299. #define I2C6_RX_DMA_INT_PRIO BSP_DMA2_CH3_IRQ_PRIO
  300. #define I2C6_RX_DMA_INT_SRC INT_SRC_DMA2_TC3
  301. #endif
  302. /* DMA2 ch4 */
  303. #if defined(BSP_UART6_RX_USING_DMA) && !defined(UART6_RX_DMA_INSTANCE)
  304. #define UART6_RX_DMA_INSTANCE CM_DMA2
  305. #define UART6_RX_DMA_CHANNEL DMA_CH4
  306. #define UART6_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  307. #define UART6_RX_DMA_TRIG_SELECT AOS_DMA2_4
  308. #define UART6_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH4
  309. #define UART6_RX_DMA_IRQn BSP_DMA2_CH4_IRQ_NUM
  310. #define UART6_RX_DMA_INT_PRIO BSP_DMA2_CH4_IRQ_PRIO
  311. #define UART6_RX_DMA_INT_SRC INT_SRC_DMA2_TC4
  312. #endif
  313. /* DMA2 ch5 */
  314. #if defined(BSP_UART6_TX_USING_DMA) && !defined(UART6_TX_DMA_INSTANCE)
  315. #define UART6_TX_DMA_INSTANCE CM_DMA2
  316. #define UART6_TX_DMA_CHANNEL DMA_CH5
  317. #define UART6_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  318. #define UART6_TX_DMA_TRIG_SELECT AOS_DMA2_5
  319. #define UART6_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH5
  320. #define UART6_TX_DMA_IRQn BSP_DMA2_CH5_IRQ_NUM
  321. #define UART6_TX_DMA_INT_PRIO BSP_DMA2_CH5_IRQ_PRIO
  322. #define UART6_TX_DMA_INT_SRC INT_SRC_DMA2_TC5
  323. #endif
  324. /* DMA2 ch6 */
  325. #if defined(BSP_UART7_RX_USING_DMA) && !defined(UART7_RX_DMA_INSTANCE)
  326. #define UART7_RX_DMA_INSTANCE CM_DMA2
  327. #define UART7_RX_DMA_CHANNEL DMA_CH6
  328. #define UART7_RX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  329. #define UART7_RX_DMA_TRIG_SELECT AOS_DMA2_6
  330. #define UART7_RX_DMA_TRANS_FLAG DMA_FLAG_TC_CH6
  331. #define UART7_RX_DMA_IRQn BSP_DMA2_CH6_IRQ_NUM
  332. #define UART7_RX_DMA_INT_PRIO BSP_DMA2_CH6_IRQ_PRIO
  333. #define UART7_RX_DMA_INT_SRC INT_SRC_DMA2_TC6
  334. #endif
  335. /* DMA2 ch7 */
  336. #if defined(BSP_UART7_TX_USING_DMA) && !defined(UART7_TX_DMA_INSTANCE)
  337. #define UART7_TX_DMA_INSTANCE CM_DMA2
  338. #define UART7_TX_DMA_CHANNEL DMA_CH7
  339. #define UART7_TX_DMA_CLOCK (PWC_FCG0_DMA2 | PWC_FCG0_AOS)
  340. #define UART7_TX_DMA_TRIG_SELECT AOS_DMA2_7
  341. #define UART7_TX_DMA_TRANS_FLAG DMA_FLAG_TC_CH7
  342. #define UART7_TX_DMA_IRQn BSP_DMA2_CH7_IRQ_NUM
  343. #define UART7_TX_DMA_INT_PRIO BSP_DMA2_CH7_IRQ_PRIO
  344. #define UART7_TX_DMA_INT_SRC INT_SRC_DMA2_TC7
  345. #endif
  346. #ifdef __cplusplus
  347. }
  348. #endif
  349. #endif /* __DMA_CONFIG_H__ */