LPC17xx.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /******************************************************************************
  2. * @file: LPC17xx.h
  3. * @purpose: CMSIS Cortex-M3 Core Peripheral Access Layer Header File for
  4. * NXP LPC17xx Device Series
  5. * @version: V1.04
  6. * @date: 2. July 2009
  7. *----------------------------------------------------------------------------
  8. *
  9. * Copyright (C) 2008 ARM Limited. All rights reserved.
  10. *
  11. * ARM Limited (ARM) is supplying this software for use with Cortex-M3
  12. * processor based microcontrollers. This file can be freely distributed
  13. * within development tools that are supporting such ARM based processors.
  14. *
  15. * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  16. * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  18. * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
  19. * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  20. *
  21. ******************************************************************************/
  22. #ifndef __LPC17xx_H__
  23. #define __LPC17xx_H__
  24. /*
  25. * ==========================================================================
  26. * ---------- Interrupt Number Definition -----------------------------------
  27. * ==========================================================================
  28. */
  29. typedef enum IRQn
  30. {
  31. /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/
  32. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  33. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  34. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  35. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  36. SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  37. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  38. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  39. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  40. /****** LPC17xx Specific Interrupt Numbers *******************************************************/
  41. WDT_IRQn = 0, /*!< Watchdog Timer Interrupt */
  42. TIMER0_IRQn = 1, /*!< Timer0 Interrupt */
  43. TIMER1_IRQn = 2, /*!< Timer1 Interrupt */
  44. TIMER2_IRQn = 3, /*!< Timer2 Interrupt */
  45. TIMER3_IRQn = 4, /*!< Timer3 Interrupt */
  46. UART0_IRQn = 5, /*!< UART0 Interrupt */
  47. UART1_IRQn = 6, /*!< UART1 Interrupt */
  48. UART2_IRQn = 7, /*!< UART2 Interrupt */
  49. UART3_IRQn = 8, /*!< UART3 Interrupt */
  50. PWM1_IRQn = 9, /*!< PWM1 Interrupt */
  51. I2C0_IRQn = 10, /*!< I2C0 Interrupt */
  52. I2C1_IRQn = 11, /*!< I2C1 Interrupt */
  53. I2C2_IRQn = 12, /*!< I2C2 Interrupt */
  54. SPI_IRQn = 13, /*!< SPI Interrupt */
  55. SSP0_IRQn = 14, /*!< SSP0 Interrupt */
  56. SSP1_IRQn = 15, /*!< SSP1 Interrupt */
  57. PLL0_IRQn = 16, /*!< PLL0 Lock (Main PLL) Interrupt */
  58. RTC_IRQn = 17, /*!< Real Time Clock Interrupt */
  59. EINT0_IRQn = 18, /*!< External Interrupt 0 Interrupt */
  60. EINT1_IRQn = 19, /*!< External Interrupt 1 Interrupt */
  61. EINT2_IRQn = 20, /*!< External Interrupt 2 Interrupt */
  62. EINT3_IRQn = 21, /*!< External Interrupt 3 Interrupt */
  63. ADC_IRQn = 22, /*!< A/D Converter Interrupt */
  64. BOD_IRQn = 23, /*!< Brown-Out Detect Interrupt */
  65. USB_IRQn = 24, /*!< USB Interrupt */
  66. CAN_IRQn = 25, /*!< CAN Interrupt */
  67. DMA_IRQn = 26, /*!< General Purpose DMA Interrupt */
  68. I2S_IRQn = 27, /*!< I2S Interrupt */
  69. ENET_IRQn = 28, /*!< Ethernet Interrupt */
  70. RIT_IRQn = 29, /*!< Repetitive Interrupt Timer Interrupt */
  71. MCPWM_IRQn = 30, /*!< Motor Control PWM Interrupt */
  72. QEI_IRQn = 31, /*!< Quadrature Encoder Interface Interrupt */
  73. PLL1_IRQn = 32, /*!< PLL1 Lock (USB PLL) Interrupt */
  74. USBActivity_IRQn = 33, /* USB Activity interrupt */
  75. CANActivity_IRQn = 34, /* CAN Activity interrupt */
  76. } IRQn_Type;
  77. /*
  78. * ==========================================================================
  79. * ----------- Processor and Core Peripheral Section ------------------------
  80. * ==========================================================================
  81. */
  82. /* Configuration of the Cortex-M3 Processor and Core Peripherals */
  83. #define __MPU_PRESENT 1 /*!< MPU present or not */
  84. #define __NVIC_PRIO_BITS 5 /*!< Number of Bits used for Priority Levels */
  85. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  86. #include <core_cm3.h> /* Cortex-M3 processor and core peripherals */
  87. #include "system_LPC17xx.h" /* System Header */
  88. /******************************************************************************/
  89. /* Device Specific Peripheral registers structures */
  90. /******************************************************************************/
  91. #pragma anon_unions
  92. /*------------- System Control (SC) ------------------------------------------*/
  93. typedef struct
  94. {
  95. __IO uint32_t FLASHCFG; /* Flash Accelerator Module */
  96. uint32_t RESERVED0[31];
  97. __IO uint32_t PLL0CON; /* Clocking and Power Control */
  98. __IO uint32_t PLL0CFG;
  99. __I uint32_t PLL0STAT;
  100. __O uint32_t PLL0FEED;
  101. uint32_t RESERVED1[4];
  102. __IO uint32_t PLL1CON;
  103. __IO uint32_t PLL1CFG;
  104. __I uint32_t PLL1STAT;
  105. __O uint32_t PLL1FEED;
  106. uint32_t RESERVED2[4];
  107. __IO uint32_t PCON;
  108. __IO uint32_t PCONP;
  109. uint32_t RESERVED3[15];
  110. __IO uint32_t CCLKCFG;
  111. __IO uint32_t USBCLKCFG;
  112. __IO uint32_t CLKSRCSEL;
  113. __IO uint32_t CANSLEEPCLR;
  114. __IO uint32_t CANWAKEFLAGS;
  115. uint32_t RESERVED4[10];
  116. __IO uint32_t EXTINT; /* External Interrupts */
  117. uint32_t RESERVED5;
  118. __IO uint32_t EXTMODE;
  119. __IO uint32_t EXTPOLAR;
  120. uint32_t RESERVED6[12];
  121. __IO uint32_t RSID; /* Reset */
  122. uint32_t RESERVED7[7];
  123. __IO uint32_t SCS; /* Syscon Miscellaneous Registers */
  124. __IO uint32_t IRCTRIM; /* Clock Dividers */
  125. __IO uint32_t PCLKSEL0;
  126. __IO uint32_t PCLKSEL1;
  127. uint32_t RESERVED8[4];
  128. __IO uint32_t USBIntSt; /* USB Device/OTG Interrupt Register */
  129. uint32_t RESERVED9;
  130. __IO uint32_t CLKOUTCFG; /* Clock Output Configuration */
  131. } LPC_SC_TypeDef;
  132. /*------------- Pin Connect Block (PINCON) -----------------------------------*/
  133. typedef struct
  134. {
  135. __IO uint32_t PINSEL0;
  136. __IO uint32_t PINSEL1;
  137. __IO uint32_t PINSEL2;
  138. __IO uint32_t PINSEL3;
  139. __IO uint32_t PINSEL4;
  140. __IO uint32_t PINSEL5;
  141. __IO uint32_t PINSEL6;
  142. __IO uint32_t PINSEL7;
  143. __IO uint32_t PINSEL8;
  144. __IO uint32_t PINSEL9;
  145. __IO uint32_t PINSEL10;
  146. uint32_t RESERVED0[5];
  147. __IO uint32_t PINMODE0;
  148. __IO uint32_t PINMODE1;
  149. __IO uint32_t PINMODE2;
  150. __IO uint32_t PINMODE3;
  151. __IO uint32_t PINMODE4;
  152. __IO uint32_t PINMODE5;
  153. __IO uint32_t PINMODE6;
  154. __IO uint32_t PINMODE7;
  155. __IO uint32_t PINMODE8;
  156. __IO uint32_t PINMODE9;
  157. __IO uint32_t PINMODE_OD0;
  158. __IO uint32_t PINMODE_OD1;
  159. __IO uint32_t PINMODE_OD2;
  160. __IO uint32_t PINMODE_OD3;
  161. __IO uint32_t PINMODE_OD4;
  162. __IO uint32_t I2CPADCFG;
  163. } LPC_PINCON_TypeDef;
  164. /*------------- General Purpose Input/Output (GPIO) --------------------------*/
  165. typedef struct
  166. {
  167. __IO uint32_t FIODIR;
  168. uint32_t RESERVED0[3];
  169. __IO uint32_t FIOMASK;
  170. __IO uint32_t FIOPIN;
  171. __IO uint32_t FIOSET;
  172. __O uint32_t FIOCLR;
  173. } LPC_GPIO_TypeDef;
  174. typedef struct
  175. {
  176. __I uint32_t IntStatus;
  177. __I uint32_t IO0IntStatR;
  178. __I uint32_t IO0IntStatF;
  179. __O uint32_t IO0IntClr;
  180. __IO uint32_t IO0IntEnR;
  181. __IO uint32_t IO0IntEnF;
  182. uint32_t RESERVED0[3];
  183. __I uint32_t IO2IntStatR;
  184. __I uint32_t IO2IntStatF;
  185. __O uint32_t IO2IntClr;
  186. __IO uint32_t IO2IntEnR;
  187. __IO uint32_t IO2IntEnF;
  188. } LPC_GPIOINT_TypeDef;
  189. /*------------- Timer (TIM) --------------------------------------------------*/
  190. typedef struct
  191. {
  192. __IO uint32_t IR;
  193. __IO uint32_t TCR;
  194. __IO uint32_t TC;
  195. __IO uint32_t PR;
  196. __IO uint32_t PC;
  197. __IO uint32_t MCR;
  198. __IO uint32_t MR0;
  199. __IO uint32_t MR1;
  200. __IO uint32_t MR2;
  201. __IO uint32_t MR3;
  202. __IO uint32_t CCR;
  203. __I uint32_t CR0;
  204. __I uint32_t CR1;
  205. uint32_t RESERVED0[2];
  206. __IO uint32_t EMR;
  207. uint32_t RESERVED1[12];
  208. __IO uint32_t CTCR;
  209. } LPC_TIM_TypeDef;
  210. /*------------- Pulse-Width Modulation (PWM) ---------------------------------*/
  211. typedef struct
  212. {
  213. __IO uint32_t IR;
  214. __IO uint32_t TCR;
  215. __IO uint32_t TC;
  216. __IO uint32_t PR;
  217. __IO uint32_t PC;
  218. __IO uint32_t MCR;
  219. __IO uint32_t MR0;
  220. __IO uint32_t MR1;
  221. __IO uint32_t MR2;
  222. __IO uint32_t MR3;
  223. __IO uint32_t CCR;
  224. __I uint32_t CR0;
  225. __I uint32_t CR1;
  226. __I uint32_t CR2;
  227. __I uint32_t CR3;
  228. uint32_t RESERVED0;
  229. __IO uint32_t MR4;
  230. __IO uint32_t MR5;
  231. __IO uint32_t MR6;
  232. __IO uint32_t PCR;
  233. __IO uint32_t LER;
  234. uint32_t RESERVED1[7];
  235. __IO uint32_t CTCR;
  236. } LPC_PWM_TypeDef;
  237. /*------------- Universal Asynchronous Receiver Transmitter (UART) -----------*/
  238. typedef struct
  239. {
  240. union {
  241. __I uint8_t RBR;
  242. __O uint8_t THR;
  243. __IO uint8_t DLL;
  244. uint32_t RESERVED0;
  245. };
  246. union {
  247. __IO uint8_t DLM;
  248. __IO uint32_t IER;
  249. };
  250. union {
  251. __I uint32_t IIR;
  252. __O uint8_t FCR;
  253. };
  254. __IO uint8_t LCR;
  255. uint8_t RESERVED1[7];
  256. __I uint8_t LSR;
  257. uint8_t RESERVED2[7];
  258. __IO uint8_t SCR;
  259. uint8_t RESERVED3[3];
  260. __IO uint32_t ACR;
  261. __IO uint8_t ICR;
  262. uint8_t RESERVED4[3];
  263. __IO uint8_t FDR;
  264. uint8_t RESERVED5[7];
  265. __IO uint8_t TER;
  266. uint8_t RESERVED6[39];
  267. __I uint8_t FIFOLVL;
  268. } LPC_UART_TypeDef;
  269. typedef struct
  270. {
  271. union {
  272. __I uint8_t RBR;
  273. __O uint8_t THR;
  274. __IO uint8_t DLL;
  275. uint32_t RESERVED0;
  276. };
  277. union {
  278. __IO uint8_t DLM;
  279. __IO uint32_t IER;
  280. };
  281. union {
  282. __I uint32_t IIR;
  283. __O uint8_t FCR;
  284. };
  285. __IO uint8_t LCR;
  286. uint8_t RESERVED1[7];
  287. __I uint8_t LSR;
  288. uint8_t RESERVED2[7];
  289. __IO uint8_t SCR;
  290. uint8_t RESERVED3[3];
  291. __IO uint32_t ACR;
  292. __IO uint8_t ICR;
  293. uint8_t RESERVED4[3];
  294. __IO uint8_t FDR;
  295. uint8_t RESERVED5[7];
  296. __IO uint8_t TER;
  297. uint8_t RESERVED6[39];
  298. __I uint8_t FIFOLVL;
  299. uint8_t RESERVED7[363];
  300. __IO uint32_t DMAREQSEL;
  301. } LPC_UART0_TypeDef;
  302. typedef struct
  303. {
  304. union {
  305. __I uint8_t RBR;
  306. __O uint8_t THR;
  307. __IO uint8_t DLL;
  308. uint32_t RESERVED0;
  309. };
  310. union {
  311. __IO uint8_t DLM;
  312. __IO uint32_t IER;
  313. };
  314. union {
  315. __I uint32_t IIR;
  316. __O uint8_t FCR;
  317. };
  318. __IO uint8_t LCR;
  319. uint8_t RESERVED1[3];
  320. __IO uint8_t MCR;
  321. uint8_t RESERVED2[3];
  322. __I uint8_t LSR;
  323. uint8_t RESERVED3[3];
  324. __I uint8_t MSR;
  325. uint8_t RESERVED4[3];
  326. __IO uint8_t SCR;
  327. uint8_t RESERVED5[3];
  328. __IO uint32_t ACR;
  329. uint32_t RESERVED6;
  330. __IO uint32_t FDR;
  331. uint32_t RESERVED7;
  332. __IO uint8_t TER;
  333. uint8_t RESERVED8[27];
  334. __IO uint8_t RS485CTRL;
  335. uint8_t RESERVED9[3];
  336. __IO uint8_t ADRMATCH;
  337. uint8_t RESERVED10[3];
  338. __IO uint8_t RS485DLY;
  339. uint8_t RESERVED11[3];
  340. __I uint8_t FIFOLVL;
  341. } LPC_UART1_TypeDef;
  342. /*------------- Serial Peripheral Interface (SPI) ----------------------------*/
  343. typedef struct
  344. {
  345. __IO uint32_t SPCR;
  346. __I uint32_t SPSR;
  347. __IO uint32_t SPDR;
  348. __IO uint32_t SPCCR;
  349. uint32_t RESERVED0[3];
  350. __IO uint32_t SPINT;
  351. } LPC_SPI_TypeDef;
  352. /*------------- Synchronous Serial Communication (SSP) -----------------------*/
  353. typedef struct
  354. {
  355. __IO uint32_t CR0;
  356. __IO uint32_t CR1;
  357. __IO uint32_t DR;
  358. __I uint32_t SR;
  359. __IO uint32_t CPSR;
  360. __IO uint32_t IMSC;
  361. __IO uint32_t RIS;
  362. __IO uint32_t MIS;
  363. __IO uint32_t ICR;
  364. __IO uint32_t DMACR;
  365. } LPC_SSP_TypeDef;
  366. /*------------- Inter-Integrated Circuit (I2C) -------------------------------*/
  367. typedef struct
  368. {
  369. __IO uint32_t I2CONSET;
  370. __I uint32_t I2STAT;
  371. __IO uint32_t I2DAT;
  372. __IO uint32_t I2ADR0;
  373. __IO uint32_t I2SCLH;
  374. __IO uint32_t I2SCLL;
  375. __O uint32_t I2CONCLR;
  376. __IO uint32_t MMCTRL;
  377. __IO uint32_t I2ADR1;
  378. __IO uint32_t I2ADR2;
  379. __IO uint32_t I2ADR3;
  380. __I uint32_t I2DATA_BUFFER;
  381. __IO uint32_t I2MASK0;
  382. __IO uint32_t I2MASK1;
  383. __IO uint32_t I2MASK2;
  384. __IO uint32_t I2MASK3;
  385. } LPC_I2C_TypeDef;
  386. /*------------- Inter IC Sound (I2S) -----------------------------------------*/
  387. typedef struct
  388. {
  389. __IO uint32_t I2SDAO;
  390. __IO uint32_t I2SDAI;
  391. __O uint32_t I2STXFIFO;
  392. __I uint32_t I2SRXFIFO;
  393. __I uint32_t I2SSTATE;
  394. __IO uint32_t I2SDMA1;
  395. __IO uint32_t I2SDMA2;
  396. __IO uint32_t I2SIRQ;
  397. __IO uint32_t I2STXRATE;
  398. __IO uint32_t I2SRXRATE;
  399. __IO uint32_t I2STXBITRATE;
  400. __IO uint32_t I2SRXBITRATE;
  401. __IO uint32_t I2STXMODE;
  402. __IO uint32_t I2SRXMODE;
  403. } LPC_I2S_TypeDef;
  404. /*------------- Repetitive Interrupt Timer (RIT) -----------------------------*/
  405. typedef struct
  406. {
  407. __IO uint32_t RICOMPVAL;
  408. __IO uint32_t RIMASK;
  409. __IO uint8_t RICTRL;
  410. uint8_t RESERVED0[3];
  411. __IO uint32_t RICOUNTER;
  412. } LPC_RIT_TypeDef;
  413. /*------------- Real-Time Clock (RTC) ----------------------------------------*/
  414. typedef struct
  415. {
  416. __IO uint8_t ILR;
  417. uint8_t RESERVED0[7];
  418. __IO uint8_t CCR;
  419. uint8_t RESERVED1[3];
  420. __IO uint8_t CIIR;
  421. uint8_t RESERVED2[3];
  422. __IO uint8_t AMR;
  423. uint8_t RESERVED3[3];
  424. __I uint32_t CTIME0;
  425. __I uint32_t CTIME1;
  426. __I uint32_t CTIME2;
  427. __IO uint8_t SEC;
  428. uint8_t RESERVED4[3];
  429. __IO uint8_t MIN;
  430. uint8_t RESERVED5[3];
  431. __IO uint8_t HOUR;
  432. uint8_t RESERVED6[3];
  433. __IO uint8_t DOM;
  434. uint8_t RESERVED7[3];
  435. __IO uint8_t DOW;
  436. uint8_t RESERVED8[3];
  437. __IO uint16_t DOY;
  438. uint16_t RESERVED9;
  439. __IO uint8_t MONTH;
  440. uint8_t RESERVED10[3];
  441. __IO uint16_t YEAR;
  442. uint16_t RESERVED11;
  443. __IO uint32_t CALIBRATION;
  444. __IO uint32_t GPREG0;
  445. __IO uint32_t GPREG1;
  446. __IO uint32_t GPREG2;
  447. __IO uint32_t GPREG3;
  448. __IO uint32_t GPREG4;
  449. __IO uint8_t RTC_AUXEN;
  450. uint8_t RESERVED12[3];
  451. __IO uint8_t RTC_AUX;
  452. uint8_t RESERVED13[3];
  453. __IO uint8_t ALSEC;
  454. uint8_t RESERVED14[3];
  455. __IO uint8_t ALMIN;
  456. uint8_t RESERVED15[3];
  457. __IO uint8_t ALHOUR;
  458. uint8_t RESERVED16[3];
  459. __IO uint8_t ALDOM;
  460. uint8_t RESERVED17[3];
  461. __IO uint8_t ALDOW;
  462. uint8_t RESERVED18[3];
  463. __IO uint16_t ALDOY;
  464. uint16_t RESERVED19;
  465. __IO uint8_t ALMON;
  466. uint8_t RESERVED20[3];
  467. __IO uint16_t ALYEAR;
  468. uint16_t RESERVED21;
  469. } LPC_RTC_TypeDef;
  470. /*------------- Watchdog Timer (WDT) -----------------------------------------*/
  471. typedef struct
  472. {
  473. __IO uint8_t WDMOD;
  474. uint8_t RESERVED0[3];
  475. __IO uint32_t WDTC;
  476. __O uint8_t WDFEED;
  477. uint8_t RESERVED1[3];
  478. __I uint32_t WDTV;
  479. __IO uint32_t WDCLKSEL;
  480. } LPC_WDT_TypeDef;
  481. /*------------- Analog-to-Digital Converter (ADC) ----------------------------*/
  482. typedef struct
  483. {
  484. __IO uint32_t ADCR;
  485. __IO uint32_t ADGDR;
  486. uint32_t RESERVED0;
  487. __IO uint32_t ADINTEN;
  488. __I uint32_t ADDR0;
  489. __I uint32_t ADDR1;
  490. __I uint32_t ADDR2;
  491. __I uint32_t ADDR3;
  492. __I uint32_t ADDR4;
  493. __I uint32_t ADDR5;
  494. __I uint32_t ADDR6;
  495. __I uint32_t ADDR7;
  496. __I uint32_t ADSTAT;
  497. __IO uint32_t ADTRM;
  498. } LPC_ADC_TypeDef;
  499. /*------------- Digital-to-Analog Converter (DAC) ----------------------------*/
  500. typedef struct
  501. {
  502. __IO uint32_t DACR;
  503. __IO uint32_t DACCTRL;
  504. __IO uint16_t DACCNTVAL;
  505. } LPC_DAC_TypeDef;
  506. /*------------- Motor Control Pulse-Width Modulation (MCPWM) -----------------*/
  507. typedef struct
  508. {
  509. __I uint32_t MCCON;
  510. __O uint32_t MCCON_SET;
  511. __O uint32_t MCCON_CLR;
  512. __I uint32_t MCCAPCON;
  513. __O uint32_t MCCAPCON_SET;
  514. __O uint32_t MCCAPCON_CLR;
  515. __IO uint32_t MCTIM0;
  516. __IO uint32_t MCTIM1;
  517. __IO uint32_t MCTIM2;
  518. __IO uint32_t MCPER0;
  519. __IO uint32_t MCPER1;
  520. __IO uint32_t MCPER2;
  521. __IO uint32_t MCPW0;
  522. __IO uint32_t MCPW1;
  523. __IO uint32_t MCPW2;
  524. __IO uint32_t MCDEADTIME;
  525. __IO uint32_t MCCCP;
  526. __IO uint32_t MCCR0;
  527. __IO uint32_t MCCR1;
  528. __IO uint32_t MCCR2;
  529. __I uint32_t MCINTEN;
  530. __O uint32_t MCINTEN_SET;
  531. __O uint32_t MCINTEN_CLR;
  532. __I uint32_t MCCNTCON;
  533. __O uint32_t MCCNTCON_SET;
  534. __O uint32_t MCCNTCON_CLR;
  535. __I uint32_t MCINTFLAG;
  536. __O uint32_t MCINTFLAG_SET;
  537. __O uint32_t MCINTFLAG_CLR;
  538. __O uint32_t MCCAP_CLR;
  539. } LPC_MCPWM_TypeDef;
  540. /*------------- Quadrature Encoder Interface (QEI) ---------------------------*/
  541. typedef struct
  542. {
  543. __O uint32_t QEICON;
  544. __I uint32_t QEISTAT;
  545. __IO uint32_t QEICONF;
  546. __I uint32_t QEIPOS;
  547. __IO uint32_t QEIMAXPOS;
  548. __IO uint32_t CMPOS0;
  549. __IO uint32_t CMPOS1;
  550. __IO uint32_t CMPOS2;
  551. __I uint32_t INXCNT;
  552. __IO uint32_t INXCMP;
  553. __IO uint32_t QEILOAD;
  554. __I uint32_t QEITIME;
  555. __I uint32_t QEIVEL;
  556. __I uint32_t QEICAP;
  557. __IO uint32_t VELCOMP;
  558. __IO uint32_t FILTER;
  559. uint32_t RESERVED0[998];
  560. __O uint32_t QEIIEC;
  561. __O uint32_t QEIIES;
  562. __I uint32_t QEIINTSTAT;
  563. __I uint32_t QEIIE;
  564. __O uint32_t QEICLR;
  565. __O uint32_t QEISET;
  566. } LPC_QEI_TypeDef;
  567. /*------------- Controller Area Network (CAN) --------------------------------*/
  568. typedef struct
  569. {
  570. __IO uint32_t mask[512]; /* ID Masks */
  571. } LPC_CANAF_RAM_TypeDef;
  572. typedef struct /* Acceptance Filter Registers */
  573. {
  574. __IO uint32_t AFMR;
  575. __IO uint32_t SFF_sa;
  576. __IO uint32_t SFF_GRP_sa;
  577. __IO uint32_t EFF_sa;
  578. __IO uint32_t EFF_GRP_sa;
  579. __IO uint32_t ENDofTable;
  580. __I uint32_t LUTerrAd;
  581. __I uint32_t LUTerr;
  582. __IO uint32_t FCANIE;
  583. __IO uint32_t FCANIC0;
  584. __IO uint32_t FCANIC1;
  585. } LPC_CANAF_TypeDef;
  586. typedef struct /* Central Registers */
  587. {
  588. __I uint32_t CANTxSR;
  589. __I uint32_t CANRxSR;
  590. __I uint32_t CANMSR;
  591. } LPC_CANCR_TypeDef;
  592. typedef struct /* Controller Registers */
  593. {
  594. __IO uint32_t MOD;
  595. __O uint32_t CMR;
  596. __IO uint32_t GSR;
  597. __I uint32_t ICR;
  598. __IO uint32_t IER;
  599. __IO uint32_t BTR;
  600. __IO uint32_t EWL;
  601. __I uint32_t SR;
  602. __IO uint32_t RFS;
  603. __IO uint32_t RID;
  604. __IO uint32_t RDA;
  605. __IO uint32_t RDB;
  606. __IO uint32_t TFI1;
  607. __IO uint32_t TID1;
  608. __IO uint32_t TDA1;
  609. __IO uint32_t TDB1;
  610. __IO uint32_t TFI2;
  611. __IO uint32_t TID2;
  612. __IO uint32_t TDA2;
  613. __IO uint32_t TDB2;
  614. __IO uint32_t TFI3;
  615. __IO uint32_t TID3;
  616. __IO uint32_t TDA3;
  617. __IO uint32_t TDB3;
  618. } LPC_CAN_TypeDef;
  619. /*------------- General Purpose Direct Memory Access (GPDMA) -----------------*/
  620. typedef struct /* Common Registers */
  621. {
  622. __I uint32_t DMACIntStat;
  623. __I uint32_t DMACIntTCStat;
  624. __O uint32_t DMACIntTCClear;
  625. __I uint32_t DMACIntErrStat;
  626. __O uint32_t DMACIntErrClr;
  627. __I uint32_t DMACRawIntTCStat;
  628. __I uint32_t DMACRawIntErrStat;
  629. __I uint32_t DMACEnbldChns;
  630. __IO uint32_t DMACSoftBReq;
  631. __IO uint32_t DMACSoftSReq;
  632. __IO uint32_t DMACSoftLBReq;
  633. __IO uint32_t DMACSoftLSReq;
  634. __IO uint32_t DMACConfig;
  635. __IO uint32_t DMACSync;
  636. } LPC_GPDMA_TypeDef;
  637. typedef struct /* Channel Registers */
  638. {
  639. __IO uint32_t DMACCSrcAddr;
  640. __IO uint32_t DMACCDestAddr;
  641. __IO uint32_t DMACCLLI;
  642. __IO uint32_t DMACCControl;
  643. __IO uint32_t DMACCConfig;
  644. } LPC_GPDMACH_TypeDef;
  645. /*------------- Universal Serial Bus (USB) -----------------------------------*/
  646. typedef struct
  647. {
  648. __I uint32_t HcRevision; /* USB Host Registers */
  649. __IO uint32_t HcControl;
  650. __IO uint32_t HcCommandStatus;
  651. __IO uint32_t HcInterruptStatus;
  652. __IO uint32_t HcInterruptEnable;
  653. __IO uint32_t HcInterruptDisable;
  654. __IO uint32_t HcHCCA;
  655. __I uint32_t HcPeriodCurrentED;
  656. __IO uint32_t HcControlHeadED;
  657. __IO uint32_t HcControlCurrentED;
  658. __IO uint32_t HcBulkHeadED;
  659. __IO uint32_t HcBulkCurrentED;
  660. __I uint32_t HcDoneHead;
  661. __IO uint32_t HcFmInterval;
  662. __I uint32_t HcFmRemaining;
  663. __I uint32_t HcFmNumber;
  664. __IO uint32_t HcPeriodicStart;
  665. __IO uint32_t HcLSTreshold;
  666. __IO uint32_t HcRhDescriptorA;
  667. __IO uint32_t HcRhDescriptorB;
  668. __IO uint32_t HcRhStatus;
  669. __IO uint32_t HcRhPortStatus1;
  670. __IO uint32_t HcRhPortStatus2;
  671. uint32_t RESERVED0[40];
  672. __I uint32_t Module_ID;
  673. __I uint32_t OTGIntSt; /* USB On-The-Go Registers */
  674. __IO uint32_t OTGIntEn;
  675. __O uint32_t OTGIntSet;
  676. __O uint32_t OTGIntClr;
  677. __IO uint32_t OTGStCtrl;
  678. __IO uint32_t OTGTmr;
  679. uint32_t RESERVED1[58];
  680. __I uint32_t USBDevIntSt; /* USB Device Interrupt Registers */
  681. __IO uint32_t USBDevIntEn;
  682. __O uint32_t USBDevIntClr;
  683. __O uint32_t USBDevIntSet;
  684. __O uint32_t USBCmdCode; /* USB Device SIE Command Registers */
  685. __I uint32_t USBCmdData;
  686. __I uint32_t USBRxData; /* USB Device Transfer Registers */
  687. __O uint32_t USBTxData;
  688. __I uint32_t USBRxPLen;
  689. __O uint32_t USBTxPLen;
  690. __IO uint32_t USBCtrl;
  691. __O uint32_t USBDevIntPri;
  692. __I uint32_t USBEpIntSt; /* USB Device Endpoint Interrupt Regs */
  693. __IO uint32_t USBEpIntEn;
  694. __O uint32_t USBEpIntClr;
  695. __O uint32_t USBEpIntSet;
  696. __O uint32_t USBEpIntPri;
  697. __IO uint32_t USBReEp; /* USB Device Endpoint Realization Reg*/
  698. __O uint32_t USBEpInd;
  699. __IO uint32_t USBMaxPSize;
  700. __I uint32_t USBDMARSt; /* USB Device DMA Registers */
  701. __O uint32_t USBDMARClr;
  702. __O uint32_t USBDMARSet;
  703. uint32_t RESERVED2[9];
  704. __IO uint32_t USBUDCAH;
  705. __I uint32_t USBEpDMASt;
  706. __O uint32_t USBEpDMAEn;
  707. __O uint32_t USBEpDMADis;
  708. __I uint32_t USBDMAIntSt;
  709. __IO uint32_t USBDMAIntEn;
  710. uint32_t RESERVED3[2];
  711. __I uint32_t USBEoTIntSt;
  712. __O uint32_t USBEoTIntClr;
  713. __O uint32_t USBEoTIntSet;
  714. __I uint32_t USBNDDRIntSt;
  715. __O uint32_t USBNDDRIntClr;
  716. __O uint32_t USBNDDRIntSet;
  717. __I uint32_t USBSysErrIntSt;
  718. __O uint32_t USBSysErrIntClr;
  719. __O uint32_t USBSysErrIntSet;
  720. uint32_t RESERVED4[15];
  721. union {
  722. __I uint32_t I2C_RX; /* USB OTG I2C Registers */
  723. __O uint32_t I2C_WO;
  724. };
  725. __I uint32_t I2C_STS;
  726. __IO uint32_t I2C_CTL;
  727. __IO uint32_t I2C_CLKHI;
  728. __O uint32_t I2C_CLKLO;
  729. uint32_t RESERVED5[824];
  730. union {
  731. __IO uint32_t USBClkCtrl; /* USB Clock Control Registers */
  732. __IO uint32_t OTGClkCtrl;
  733. };
  734. union {
  735. __I uint32_t USBClkSt;
  736. __I uint32_t OTGClkSt;
  737. };
  738. } LPC_USB_TypeDef;
  739. /*------------- Ethernet Media Access Controller (EMAC) ----------------------*/
  740. typedef struct
  741. {
  742. __IO uint32_t MAC1; /* MAC Registers */
  743. __IO uint32_t MAC2;
  744. __IO uint32_t IPGT;
  745. __IO uint32_t IPGR;
  746. __IO uint32_t CLRT;
  747. __IO uint32_t MAXF;
  748. __IO uint32_t SUPP;
  749. __IO uint32_t TEST;
  750. __IO uint32_t MCFG;
  751. __IO uint32_t MCMD;
  752. __IO uint32_t MADR;
  753. __O uint32_t MWTD;
  754. __I uint32_t MRDD;
  755. __I uint32_t MIND;
  756. uint32_t RESERVED0[2];
  757. __IO uint32_t SA0;
  758. __IO uint32_t SA1;
  759. __IO uint32_t SA2;
  760. uint32_t RESERVED1[45];
  761. __IO uint32_t Command; /* Control Registers */
  762. __I uint32_t Status;
  763. __IO uint32_t RxDescriptor;
  764. __IO uint32_t RxStatus;
  765. __IO uint32_t RxDescriptorNumber;
  766. __I uint32_t RxProduceIndex;
  767. __IO uint32_t RxConsumeIndex;
  768. __IO uint32_t TxDescriptor;
  769. __IO uint32_t TxStatus;
  770. __IO uint32_t TxDescriptorNumber;
  771. __IO uint32_t TxProduceIndex;
  772. __I uint32_t TxConsumeIndex;
  773. uint32_t RESERVED2[10];
  774. __I uint32_t TSV0;
  775. __I uint32_t TSV1;
  776. __I uint32_t RSV;
  777. uint32_t RESERVED3[3];
  778. __IO uint32_t FlowControlCounter;
  779. __I uint32_t FlowControlStatus;
  780. uint32_t RESERVED4[34];
  781. __IO uint32_t RxFilterCtrl; /* Rx Filter Registers */
  782. __IO uint32_t RxFilterWoLStatus;
  783. __IO uint32_t RxFilterWoLClear;
  784. uint32_t RESERVED5;
  785. __IO uint32_t HashFilterL;
  786. __IO uint32_t HashFilterH;
  787. uint32_t RESERVED6[882];
  788. __I uint32_t IntStatus; /* Module Control Registers */
  789. __IO uint32_t IntEnable;
  790. __O uint32_t IntClear;
  791. __O uint32_t IntSet;
  792. uint32_t RESERVED7;
  793. __IO uint32_t PowerDown;
  794. uint32_t RESERVED8;
  795. __IO uint32_t Module_ID;
  796. } LPC_EMAC_TypeDef;
  797. #pragma no_anon_unions
  798. /******************************************************************************/
  799. /* Peripheral memory map */
  800. /******************************************************************************/
  801. /* Base addresses */
  802. #define LPC_FLASH_BASE (0x00000000UL)
  803. #define LPC_RAM_BASE (0x10000000UL)
  804. #define LPC_GPIO_BASE (0x2009C000UL)
  805. #define LPC_APB0_BASE (0x40000000UL)
  806. #define LPC_APB1_BASE (0x40080000UL)
  807. #define LPC_AHB_BASE (0x50000000UL)
  808. #define LPC_CM3_BASE (0xE0000000UL)
  809. /* APB0 peripherals */
  810. #define LPC_WDT_BASE (LPC_APB0_BASE + 0x00000)
  811. #define LPC_TIM0_BASE (LPC_APB0_BASE + 0x04000)
  812. #define LPC_TIM1_BASE (LPC_APB0_BASE + 0x08000)
  813. #define LPC_UART0_BASE (LPC_APB0_BASE + 0x0C000)
  814. #define LPC_UART1_BASE (LPC_APB0_BASE + 0x10000)
  815. #define LPC_PWM1_BASE (LPC_APB0_BASE + 0x18000)
  816. #define LPC_I2C0_BASE (LPC_APB0_BASE + 0x1C000)
  817. #define LPC_SPI_BASE (LPC_APB0_BASE + 0x20000)
  818. #define LPC_RTC_BASE (LPC_APB0_BASE + 0x24000)
  819. #define LPC_GPIOINT_BASE (LPC_APB0_BASE + 0x28080)
  820. #define LPC_PINCON_BASE (LPC_APB0_BASE + 0x2C000)
  821. #define LPC_SSP1_BASE (LPC_APB0_BASE + 0x30000)
  822. #define LPC_ADC_BASE (LPC_APB0_BASE + 0x34000)
  823. #define LPC_CANAF_RAM_BASE (LPC_APB0_BASE + 0x38000)
  824. #define LPC_CANAF_BASE (LPC_APB0_BASE + 0x3C000)
  825. #define LPC_CANCR_BASE (LPC_APB0_BASE + 0x40000)
  826. #define LPC_CAN1_BASE (LPC_APB0_BASE + 0x44000)
  827. #define LPC_CAN2_BASE (LPC_APB0_BASE + 0x48000)
  828. #define LPC_I2C1_BASE (LPC_APB0_BASE + 0x5C000)
  829. /* APB1 peripherals */
  830. #define LPC_SSP0_BASE (LPC_APB1_BASE + 0x08000)
  831. #define LPC_DAC_BASE (LPC_APB1_BASE + 0x0C000)
  832. #define LPC_TIM2_BASE (LPC_APB1_BASE + 0x10000)
  833. #define LPC_TIM3_BASE (LPC_APB1_BASE + 0x14000)
  834. #define LPC_UART2_BASE (LPC_APB1_BASE + 0x18000)
  835. #define LPC_UART3_BASE (LPC_APB1_BASE + 0x1C000)
  836. #define LPC_I2C2_BASE (LPC_APB1_BASE + 0x20000)
  837. #define LPC_I2S_BASE (LPC_APB1_BASE + 0x28000)
  838. #define LPC_RIT_BASE (LPC_APB1_BASE + 0x30000)
  839. #define LPC_MCPWM_BASE (LPC_APB1_BASE + 0x38000)
  840. #define LPC_QEI_BASE (LPC_APB1_BASE + 0x3C000)
  841. #define LPC_SC_BASE (LPC_APB1_BASE + 0x7C000)
  842. /* AHB peripherals */
  843. #define LPC_EMAC_BASE (LPC_AHB_BASE + 0x00000)
  844. #define LPC_GPDMA_BASE (LPC_AHB_BASE + 0x04000)
  845. #define LPC_GPDMACH0_BASE (LPC_AHB_BASE + 0x04100)
  846. #define LPC_GPDMACH1_BASE (LPC_AHB_BASE + 0x04120)
  847. #define LPC_GPDMACH2_BASE (LPC_AHB_BASE + 0x04140)
  848. #define LPC_GPDMACH3_BASE (LPC_AHB_BASE + 0x04160)
  849. #define LPC_GPDMACH4_BASE (LPC_AHB_BASE + 0x04180)
  850. #define LPC_GPDMACH5_BASE (LPC_AHB_BASE + 0x041A0)
  851. #define LPC_GPDMACH6_BASE (LPC_AHB_BASE + 0x041C0)
  852. #define LPC_GPDMACH7_BASE (LPC_AHB_BASE + 0x041E0)
  853. #define LPC_USB_BASE (LPC_AHB_BASE + 0x0C000)
  854. /* GPIOs */
  855. #define LPC_GPIO0_BASE (LPC_GPIO_BASE + 0x00000)
  856. #define LPC_GPIO1_BASE (LPC_GPIO_BASE + 0x00020)
  857. #define LPC_GPIO2_BASE (LPC_GPIO_BASE + 0x00040)
  858. #define LPC_GPIO3_BASE (LPC_GPIO_BASE + 0x00060)
  859. #define LPC_GPIO4_BASE (LPC_GPIO_BASE + 0x00080)
  860. /******************************************************************************/
  861. /* Peripheral declaration */
  862. /******************************************************************************/
  863. #define LPC_SC ((LPC_SC_TypeDef *) LPC_SC_BASE )
  864. #define LPC_GPIO0 ((LPC_GPIO_TypeDef *) LPC_GPIO0_BASE )
  865. #define LPC_GPIO1 ((LPC_GPIO_TypeDef *) LPC_GPIO1_BASE )
  866. #define LPC_GPIO2 ((LPC_GPIO_TypeDef *) LPC_GPIO2_BASE )
  867. #define LPC_GPIO3 ((LPC_GPIO_TypeDef *) LPC_GPIO3_BASE )
  868. #define LPC_GPIO4 ((LPC_GPIO_TypeDef *) LPC_GPIO4_BASE )
  869. #define LPC_WDT ((LPC_WDT_TypeDef *) LPC_WDT_BASE )
  870. #define LPC_TIM0 ((LPC_TIM_TypeDef *) LPC_TIM0_BASE )
  871. #define LPC_TIM1 ((LPC_TIM_TypeDef *) LPC_TIM1_BASE )
  872. #define LPC_TIM2 ((LPC_TIM_TypeDef *) LPC_TIM2_BASE )
  873. #define LPC_TIM3 ((LPC_TIM_TypeDef *) LPC_TIM3_BASE )
  874. #define LPC_RIT ((LPC_RIT_TypeDef *) LPC_RIT_BASE )
  875. #define LPC_UART0 ((LPC_UART0_TypeDef *) LPC_UART0_BASE )
  876. #define LPC_UART1 ((LPC_UART1_TypeDef *) LPC_UART1_BASE )
  877. #define LPC_UART2 ((LPC_UART_TypeDef *) LPC_UART2_BASE )
  878. #define LPC_UART3 ((LPC_UART_TypeDef *) LPC_UART3_BASE )
  879. #define LPC_PWM1 ((LPC_PWM_TypeDef *) LPC_PWM1_BASE )
  880. #define LPC_I2C0 ((LPC_I2C_TypeDef *) LPC_I2C0_BASE )
  881. #define LPC_I2C1 ((LPC_I2C_TypeDef *) LPC_I2C1_BASE )
  882. #define LPC_I2C2 ((LPC_I2C_TypeDef *) LPC_I2C2_BASE )
  883. #define LPC_I2S ((LPC_I2S_TypeDef *) LPC_I2S_BASE )
  884. #define LPC_SPI ((LPC_SPI_TypeDef *) LPC_SPI_BASE )
  885. #define LPC_RTC ((LPC_RTC_TypeDef *) LPC_RTC_BASE )
  886. #define LPC_GPIOINT ((LPC_GPIOINT_TypeDef *) LPC_GPIOINT_BASE )
  887. #define LPC_PINCON ((LPC_PINCON_TypeDef *) LPC_PINCON_BASE )
  888. #define LPC_SSP0 ((LPC_SSP_TypeDef *) LPC_SSP0_BASE )
  889. #define LPC_SSP1 ((LPC_SSP_TypeDef *) LPC_SSP1_BASE )
  890. #define LPC_ADC ((LPC_ADC_TypeDef *) LPC_ADC_BASE )
  891. #define LPC_DAC ((LPC_DAC_TypeDef *) LPC_DAC_BASE )
  892. #define LPC_CANAF_RAM ((LPC_CANAF_RAM_TypeDef *) LPC_CANAF_RAM_BASE)
  893. #define LPC_CANAF ((LPC_CANAF_TypeDef *) LPC_CANAF_BASE )
  894. #define LPC_CANCR ((LPC_CANCR_TypeDef *) LPC_CANCR_BASE )
  895. #define LPC_CAN1 ((LPC_CAN_TypeDef *) LPC_CAN1_BASE )
  896. #define LPC_CAN2 ((LPC_CAN_TypeDef *) LPC_CAN2_BASE )
  897. #define LPC_MCPWM ((LPC_MCPWM_TypeDef *) LPC_MCPWM_BASE )
  898. #define LPC_QEI ((LPC_QEI_TypeDef *) LPC_QEI_BASE )
  899. #define LPC_EMAC ((LPC_EMAC_TypeDef *) LPC_EMAC_BASE )
  900. #define LPC_GPDMA ((LPC_GPDMA_TypeDef *) LPC_GPDMA_BASE )
  901. #define LPC_GPDMACH0 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH0_BASE )
  902. #define LPC_GPDMACH1 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH1_BASE )
  903. #define LPC_GPDMACH2 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH2_BASE )
  904. #define LPC_GPDMACH3 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH3_BASE )
  905. #define LPC_GPDMACH4 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH4_BASE )
  906. #define LPC_GPDMACH5 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH5_BASE )
  907. #define LPC_GPDMACH6 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH6_BASE )
  908. #define LPC_GPDMACH7 ((LPC_GPDMACH_TypeDef *) LPC_GPDMACH7_BASE )
  909. #define LPC_USB ((LPC_USB_TypeDef *) LPC_USB_BASE )
  910. #endif // __LPC17xx_H__