board.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * Copyright (c) 2023 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_clock_drv.h"
  12. #include "hpm_soc.h"
  13. #include "hpm_soc_feature.h"
  14. #include "pinmux.h"
  15. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  16. #include "hpm_debug_console.h"
  17. #endif
  18. #define BOARD_NAME "hpm6200evk"
  19. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  20. #define SEC_CORE_IMG_START CORE1_ILM_LOCAL_BASE
  21. /* dma section */
  22. #define BOARD_APP_XDMA HPM_XDMA
  23. #define BOARD_APP_HDMA HPM_HDMA
  24. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  25. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  26. #define BOARD_APP_DMAMUX HPM_DMAMUX
  27. #ifndef BOARD_RUNNING_CORE
  28. #define BOARD_RUNNING_CORE HPM_CORE0
  29. #endif
  30. /* uart section */
  31. #ifndef BOARD_APP_UART_BASE
  32. #define BOARD_APP_UART_BASE HPM_UART2
  33. #define BOARD_APP_UART_IRQ IRQn_UART2
  34. #define BOARD_APP_UART_BAUDRATE (115200UL)
  35. #define BOARD_APP_UART_CLK_NAME clock_uart2
  36. #define BOARD_APP_UART_RX_DMA_REQ HPM_DMA_SRC_UART2_RX
  37. #define BOARD_APP_UART_TX_DMA_REQ HPM_DMA_SRC_UART2_TX
  38. #endif
  39. /* uart lin sample section */
  40. #define BOARD_UART_LIN BOARD_APP_UART_BASE
  41. #define BOARD_UART_LIN_IRQ BOARD_APP_UART_IRQ
  42. #define BOARD_UART_LIN_CLK_NAME BOARD_APP_UART_CLK_NAME
  43. #define BOARD_UART_LIN_TX_PORT GPIO_DI_GPIOC
  44. #define BOARD_UART_LIN_TX_PIN (26U) /* PC26 should align with used pin in pinmux configuration */
  45. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  46. #ifndef BOARD_CONSOLE_TYPE
  47. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  48. #endif
  49. #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
  50. #ifndef BOARD_CONSOLE_UART_BASE
  51. #if BOARD_RUNNING_CORE == HPM_CORE0
  52. #define BOARD_CONSOLE_UART_BASE HPM_UART0
  53. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart0
  54. #define BOARD_CONSOLE_UART_IRQ IRQn_UART0
  55. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART0_TX
  56. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART0_RX
  57. #else
  58. #define BOARD_CONSOLE_UART_BASE HPM_UART2
  59. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart2
  60. #define BOARD_CONSOLE_UART_IRQ IRQn_UART2
  61. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART2_TX
  62. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART2_RX
  63. #endif
  64. #endif
  65. #define BOARD_CONSOLE_UART_BAUDRATE (115200UL)
  66. #endif
  67. #endif
  68. /* uart microros sample section */
  69. #define BOARD_MICROROS_UART_BASE BOARD_APP_UART_BASE
  70. #define BOARD_MICROROS_UART_IRQ BOARD_APP_UART_IRQ
  71. #define BOARD_MICROROS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  72. /* rtthread-nano finsh section */
  73. #define BOARD_RT_CONSOLE_BASE BOARD_CONSOLE_UART_BASE
  74. /* usb cdc acm uart section */
  75. #define BOARD_USB_CDC_ACM_UART BOARD_APP_UART_BASE
  76. #define BOARD_USB_CDC_ACM_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  77. #define BOARD_USB_CDC_ACM_UART_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  78. #define BOARD_USB_CDC_ACM_UART_RX_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  79. /* modbus sample section */
  80. #define BOARD_MODBUS_UART_BASE BOARD_APP_UART_BASE
  81. #define BOARD_MODBUS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  82. #define BOARD_MODBUS_UART_RX_DMA_REQ BOARD_APP_UART_RX_DMA_REQ
  83. #define BOARD_MODBUS_UART_TX_DMA_REQ BOARD_APP_UART_TX_DMA_REQ
  84. /* sdm section */
  85. #define BOARD_SDM HPM_SDM
  86. #define BOARD_SDM_IRQ IRQn_SDFM
  87. #define BOARD_SDM_CHANNEL 3
  88. #define BOARD_SDM_TRGM HPM_TRGM3
  89. #define BOARD_SDM_TRGM_GPTMR HPM_GPTMR3
  90. #define BOARD_SDM_TRGM_GPTMR_CH 2
  91. #define BOARD_SDM_TRGM_INPUT_SRC HPM_TRGM3_INPUT_SRC_GPTMR3_OUT2
  92. #define BOARD_SDM_TRGM_OUTPUT_DST HPM_TRGM3_OUTPUT_SRC_SDFM_TRG15
  93. /* lin section */
  94. #define BOARD_LIN HPM_LIN0
  95. #define BOARD_LIN_CLK_NAME clock_lin0
  96. #define BOARD_LIN_IRQ IRQn_LIN0
  97. #define BOARD_LIN_BAUDRATE (19200U)
  98. /* nor flash section */
  99. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  100. #define BOARD_FLASH_SIZE (16 * SIZE_1MB)
  101. /* i2c section */
  102. #define BOARD_APP_I2C_BASE HPM_I2C3
  103. #define BOARD_APP_I2C_IRQ IRQn_I2C3
  104. #define BOARD_APP_I2C_CLK_NAME clock_i2c3
  105. #define BOARD_APP_I2C_DMA HPM_HDMA
  106. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  107. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C3
  108. #define BOARD_APP_I2C_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX0
  109. #define BOARD_I2C_GPIO_CTRL HPM_GPIO0
  110. #define BOARD_I2C_SCL_GPIO_INDEX GPIO_DO_GPIOB
  111. #define BOARD_I2C_SCL_GPIO_PIN 20
  112. #define BOARD_I2C_SDA_GPIO_INDEX GPIO_DO_GPIOB
  113. #define BOARD_I2C_SDA_GPIO_PIN 21
  114. /* ACMP desction */
  115. #define BOARD_ACMP HPM_ACMP
  116. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  117. #define BOARD_ACMP_IRQ IRQn_ACMP_1
  118. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  119. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_5 /* align with used pin */
  120. /* dma section */
  121. #define BOARD_APP_XDMA HPM_XDMA
  122. #define BOARD_APP_HDMA HPM_HDMA
  123. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  124. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  125. #define BOARD_APP_DMAMUX HPM_DMAMUX
  126. /* gptmr section */
  127. #define BOARD_GPTMR HPM_GPTMR1
  128. #define BOARD_GPTMR_IRQ IRQn_GPTMR1
  129. #define BOARD_GPTMR_CHANNEL 0
  130. #define BOARD_GPTMR_DMA_SRC HPM_DMA_SRC_GPTMR1_0
  131. #define BOARD_GPTMR_CLK_NAME clock_gptmr1
  132. #define BOARD_GPTMR_PWM HPM_GPTMR1
  133. #define BOARD_GPTMR_PWM_CHANNEL 0
  134. #define BOARD_GPTMR_PWM_DMA_SRC HPM_DMA_SRC_GPTMR1_0
  135. #define BOARD_GPTMR_PWM_CLK_NAME clock_gptmr1
  136. #define BOARD_GPTMR_PWM_IRQ IRQn_GPTMR1
  137. #define BOARD_GPTMR_PWM_SYNC HPM_GPTMR1
  138. #define BOARD_GPTMR_PWM_SYNC_CHANNEL 1
  139. #define BOARD_GPTMR_PWM_SYNC_CLK_NAME clock_gptmr1
  140. /* pinmux section */
  141. #define USING_GPIO0_FOR_GPIOZ
  142. #ifndef USING_GPIO0_FOR_GPIOZ
  143. #define BOARD_APP_GPIO_CTRL HPM_BGPIO
  144. #define BOARD_APP_GPIO_IRQ IRQn_BGPIO
  145. #else
  146. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  147. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_Z
  148. #endif
  149. /* gpiom section */
  150. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  151. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  152. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  153. /* spi section */
  154. #define BOARD_APP_SPI_BASE HPM_SPI1
  155. #define BOARD_APP_SPI_CLK_NAME clock_spi1
  156. #define BOARD_APP_SPI_IRQ IRQn_SPI1
  157. #define BOARD_APP_SPI_SCLK_FREQ (20000000UL)
  158. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  159. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  160. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI1_RX
  161. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI1_TX
  162. #define BOARD_SPI_CS_GPIO_CTRL HPM_GPIO0
  163. #define BOARD_SPI_CS_PIN IOC_PAD_PB02
  164. #define BOARD_SPI_CS_ACTIVE_LEVEL (0U)
  165. /* Flash section */
  166. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  167. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  168. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000005U)
  169. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  170. /* ADC section */
  171. #define BOARD_APP_ADC16_NAME "ADC0"
  172. #define BOARD_APP_ADC16_BASE HPM_ADC0
  173. #define BOARD_APP_ADC16_IRQn IRQn_ADC0
  174. #define BOARD_APP_ADC16_CH_1 (8U)
  175. #define BOARD_APP_ADC16_CLK_NAME (clock_adc0)
  176. #define BOARD_APP_ADC16_HW_TRIG_SRC HPM_PWM0
  177. #define BOARD_APP_ADC16_HW_TRGM HPM_TRGM0
  178. #define BOARD_APP_ADC16_HW_TRGM_IN HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  179. #define BOARD_APP_ADC16_HW_TRGM_OUT_SEQ TRGM_TRGOCFG_ADC0_STRGI
  180. #define BOARD_APP_ADC16_HW_TRGM_OUT_PMT TRGM_TRGOCFG_ADCX_PTRGI0A
  181. #define BOARD_APP_ADC16_PMT_TRIG_CH ADC16_CONFIG_TRG0A
  182. /* DAC section */
  183. #define BOARD_DAC_BASE HPM_DAC0
  184. #define BOARD_DAC_IRQn IRQn_DAC0
  185. #define BOARD_APP_DAC_CLOCK_NAME clock_dac0
  186. /* CAN section */
  187. #define BOARD_APP_CAN_BASE HPM_MCAN0
  188. #define BOARD_APP_CAN_IRQn IRQn_MCAN0
  189. /*
  190. * timer for board delay
  191. */
  192. #define BOARD_DELAY_TIMER (HPM_GPTMR3)
  193. #define BOARD_DELAY_TIMER_CH 0
  194. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr3)
  195. #define BOARD_CALLBACK_TIMER (HPM_GPTMR3)
  196. #define BOARD_CALLBACK_TIMER_CH 1
  197. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR3
  198. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr3)
  199. /* USB section */
  200. #define BOARD_USB0_ID_PORT (HPM_GPIO0)
  201. #define BOARD_USB0_ID_GPIO_INDEX (GPIO_DO_GPIOC)
  202. #define BOARD_USB0_ID_GPIO_PIN (23)
  203. /*BLDC pwm*/
  204. /*PWM define*/
  205. #define BOARD_BLDCPWM HPM_PWM0
  206. #define BOARD_BLDC_UH_PWM_OUTPIN (0U)
  207. #define BOARD_BLDC_UL_PWM_OUTPIN (1U)
  208. #define BOARD_BLDC_VH_PWM_OUTPIN (2U)
  209. #define BOARD_BLDC_VL_PWM_OUTPIN (3U)
  210. #define BOARD_BLDC_WH_PWM_OUTPIN (4U)
  211. #define BOARD_BLDC_WL_PWM_OUTPIN (5U)
  212. #define BOARD_BLDCPWM_TRGM HPM_TRGM0
  213. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM0
  214. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  215. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  216. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  217. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  218. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  219. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  220. #define BOARD_BLDCPWM_CMP_INDEX_6 (6U)
  221. #define BOARD_BLDCPWM_CMP_INDEX_7 (7U)
  222. #define BOARD_BLDCPWM_CMP_TRIG_CMP (15U)
  223. /*HALL define*/
  224. #define BOARD_BLDC_HALL_BASE HPM_HALL0
  225. #define BOARD_BLDC_HALL_TRGM HPM_TRGM0
  226. #define BOARD_BLDC_HALL_IRQ IRQn_HALL0
  227. #define BOARD_BLDC_HALL_TRGM_HALL_U_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P8
  228. #define BOARD_BLDC_HALL_TRGM_HALL_V_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P7
  229. #define BOARD_BLDC_HALL_TRGM_HALL_W_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P6
  230. #define BOARD_BLDC_HALL_MOTOR_PHASE_COUNT_PER_REV (1000U)
  231. /*QEI*/
  232. #define BOARD_BLDC_QEI_BASE HPM_QEI0
  233. #define BOARD_BLDC_QEI_IRQ IRQn_QEI0
  234. #define BOARD_BLDC_QEI_TRGM HPM_TRGM0
  235. #define BOARD_BLDC_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P6
  236. #define BOARD_BLDC_QEI_TRGM_QEI_B_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P7
  237. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  238. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_mot0
  239. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  240. /*Timer define*/
  241. #define BOARD_BLDC_TMR_1MS HPM_GPTMR2
  242. #define BOARD_BLDC_TMR_CH 0
  243. #define BOARD_BLDC_TMR_CMP 0
  244. #define BOARD_BLDC_TMR_IRQ IRQn_GPTMR2
  245. #define BOARD_BLDC_TMR_RELOAD (100000U)
  246. /*adc*/
  247. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC16
  248. #define BOARD_BLDC_ADC_U_BASE HPM_ADC0
  249. #define BOARD_BLDC_ADC_V_BASE HPM_ADC1
  250. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  251. #define BOARD_BLDC_ADC_TRIG_FLAG adc16_event_trig_complete
  252. #define BOARD_BLDC_ADC_CH_U (11U)
  253. #define BOARD_BLDC_ADC_CH_V (9U)
  254. #define BOARD_BLDC_ADC_CH_W (4U)
  255. #define BOARD_BLDC_ADC_IRQn IRQn_ADC0
  256. #define BOARD_BLDC_ADC_PMT_DMA_SIZE_IN_4BYTES (ADC_SOC_PMT_MAX_DMA_BUFF_LEN_IN_4BYTES)
  257. #define BOARD_BLDC_ADC_TRG ADC16_CONFIG_TRG0A
  258. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  259. #define BOARD_BLDC_PWM_TRIG_CMP_INDEX (8U)
  260. #define BOARD_BLDC_TRIGMUX_IN_NUM HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  261. #define BOARD_BLDC_TRG_NUM TRGM_TRGOCFG_ADCX_PTRGI0A
  262. /*PLA*/
  263. #define BOARD_PLA_COUNTER HPM_PLA0
  264. #define BOARD_PLA_PWM_BASE HPM_PWM0
  265. #define BOARD_PLA_PWM_CLOCK_NAME clock_mot0
  266. #define BOARD_PLA_TRGM HPM_TRGM0
  267. #define BOARD_PLA_PWM_TRG (HPM_TRGM0_INPUT_SRC_PWM0_CH8REF)
  268. #define BOARD_PLA_IN_TRG_NUM (TRGM_TRGOCFG_PLA_IN0)
  269. #define BOARD_PLA_OUT_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT0)
  270. #define BOARD_PLA_IO_TRG_NUM (TRGM_TRGOCFG_TRGM_OUT5)
  271. #define BOARD_PLA_PWM_CMP (8U)
  272. #define BOARD_PLA_PWM_CHN (8U)
  273. /* APP PWM */
  274. #define BOARD_APP_PWM HPM_PWM0
  275. #define BOARD_APP_PWM_CLOCK_NAME clock_mot0
  276. #define BOARD_APP_PWM_OUT1 0
  277. #define BOARD_APP_PWM_OUT2 1
  278. #define BOARD_APP_TRGM HPM_TRGM0
  279. #define BOARD_APP_PWM_IRQ IRQn_PWM0
  280. #define BOARD_APP_TRGM_PWM_OUTPUT TRGM_TRGOCFG_PWM_SYNCI
  281. /* APP HRPWM */
  282. #define BOARD_APP_HRPWM HPM_PWM1
  283. #define BOARD_APP_HRPWM_CLOCK_NAME clock_mot1
  284. #define BOARD_APP_HRPWM_OUT1 0
  285. #define BOARD_APP_HRPWM_OUT2 2
  286. #define BOARD_APP_HRPWM_TRGM HPM_TRGM1
  287. #define BOARD_CPU_FREQ (480000000UL)
  288. /* LED */
  289. #define BOARD_R_GPIO_CTRL HPM_GPIO0
  290. #define BOARD_R_GPIO_INDEX GPIO_DI_GPIOA
  291. #define BOARD_R_GPIO_PIN 27
  292. #define BOARD_G_GPIO_CTRL HPM_GPIO0
  293. #define BOARD_G_GPIO_INDEX GPIO_DI_GPIOB
  294. #define BOARD_G_GPIO_PIN 1
  295. #define BOARD_B_GPIO_CTRL HPM_GPIO0
  296. #define BOARD_B_GPIO_INDEX GPIO_DI_GPIOB
  297. #define BOARD_B_GPIO_PIN 19
  298. #define BOARD_LED_GPIO_CTRL BOARD_G_GPIO_CTRL
  299. #define BOARD_LED_GPIO_INDEX BOARD_G_GPIO_INDEX
  300. #define BOARD_LED_GPIO_PIN BOARD_G_GPIO_PIN
  301. #define BOARD_LED_OFF_LEVEL 0
  302. #define BOARD_LED_ON_LEVEL !BOARD_LED_OFF_LEVEL
  303. #define BOARD_LED_TOGGLE_RGB 1
  304. /* Key Section */
  305. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOZ
  306. #define BOARD_APP_GPIO_PIN 2
  307. /* RGB LED Section */
  308. #define BOARD_RED_PWM_IRQ IRQn_PWM3
  309. #define BOARD_RED_PWM HPM_PWM3
  310. #define BOARD_RED_PWM_OUT 7
  311. #define BOARD_RED_PWM_CMP 8
  312. #define BOARD_RED_PWM_CMP_INITIAL_ZERO true
  313. #define BOARD_RED_PWM_CLOCK_NAME clock_mot3
  314. #define BOARD_GREEN_PWM_IRQ IRQn_PWM1
  315. #define BOARD_GREEN_PWM HPM_PWM1
  316. #define BOARD_GREEN_PWM_OUT 1
  317. #define BOARD_GREEN_PWM_CMP 8
  318. #define BOARD_GREEN_PWM_CMP_INITIAL_ZERO true
  319. #define BOARD_GREEN_PWM_CLOCK_NAME clock_mot1
  320. #define BOARD_BLUE_PWM_IRQ IRQn_PWM0
  321. #define BOARD_BLUE_PWM HPM_PWM0
  322. #define BOARD_BLUE_PWM_OUT 7
  323. #define BOARD_BLUE_PWM_CMP 8
  324. #define BOARD_BLUE_PWM_CMP_INITIAL_ZERO true
  325. #define BOARD_BLUE_PWM_CLOCK_NAME clock_mot0
  326. #define BOARD_RGB_RED 0
  327. #define BOARD_RGB_GREEN (BOARD_RGB_RED + 1)
  328. #define BOARD_RGB_BLUE (BOARD_RGB_RED + 2)
  329. /* PLA TAMAGAWA*/
  330. #define PLA_TMGW_SPI HPM_SPI2
  331. #define PLA_TMGW_SPI_DMA BOARD_APP_HDMA
  332. #define PLA_TMGW_SPI_DMAMUX BOARD_APP_DMAMUX
  333. #define PLA_TMGW_SPI_RX_DMA_REQ HPM_DMA_SRC_SPI2_RX
  334. #define PLA_TMGW_SPI_TX_DMA_REQ HPM_DMA_SRC_SPI2_TX
  335. #define PLA_TMGW_SPI_RX_DMA_CH 0
  336. #define PLA_TMGW_SPI_TX_DMA_CH 1
  337. #define PLA_TMGW_SPI_RX_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_SPI_DMA, PLA_TMGW_SPI_RX_DMA_CH)
  338. #define PLA_TMGW_SPI_TX_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_SPI_DMA, PLA_TMGW_SPI_TX_DMA_CH)
  339. #define PLA_TMGW_SPI_CS_GPIO_CTRL HPM_GPIO0
  340. #define PLA_TMGW_SPI_CS_GPIO_INDEX GPIO_DI_GPIOB
  341. #define PLA_TMGW_SPI_CS_GPIO_PIN 30
  342. #define PLA_TMGW_DATA_DIR_GPIO_CTRL HPM_GPIO0
  343. #define PLA_TMGW_DATA_DIR_GPIO_INDEX GPIO_DI_GPIOB
  344. #define PLA_TMGW_DATA_DIR_GPIO_PIN 21
  345. #define PLA_TMGW_POWER_GPIO_CTRL HPM_GPIO0
  346. #define PLA_TMGW_POWER_GPIO_INDEX GPIO_DI_GPIOB
  347. #define PLA_TMGW_POWER_GPIO_PIN 31
  348. #define PLA_TMGW_SPI_485_DIR_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT1)
  349. #define PLA_TMGW_SPI_485_DIR_TRGNUM (TRGM_TRGOCFG_TRGM_OUT1)
  350. #define PLA_TMGW_SPI_MOSI_DATA_TRG (HPM_TRGM0_INPUT_SRC_TRGM0_P3)
  351. #define PLA_TMGW_SPI_MOSI_DATA_TRGNUM (TRGM_TRGOCFG_PLA_IN3)
  352. #define PLA_TMGW_SPI_CS_TRG (TEST_MOTOR_PWM_TRG_PLA_TRG)
  353. #define PLA_TMGW_SPI_CS_TRGNUM (TRGM_TRGOCFG_TRGM_OUT0)
  354. #define PLA_TMGW_COUNTER HPM_PLA0
  355. #define PLA_TMGW_PWM_BASE HPM_PWM3
  356. #define PLA_TMGW_PWM_CLOCK_NAME clock_mot3
  357. #define PLA_TMGW_TRGM_CLK_IN_TRG (HPM_TRGM0_INPUT_SRC_TRGM3_OUTX0)
  358. #define PLA_TMGW_TRGM_CLK_To_PLA_TRGNUM (TRGM_TRGOCFG_PLA_IN0)
  359. #define PLA_TMGW_TRGM (HPM_TRGM0)
  360. #define PLA_TMGW_CLK_TRGM (HPM_TRGM3)
  361. #define PLA_TMGW_CLK_PWM_TRG (HPM_TRGM3_INPUT_SRC_PWM3_CH15REF)
  362. #define PLA_TMGW_CLK_TRG_NUM (TRGM_TRGOCFG_TRGM_OUTX0)
  363. #define PLA_TMGW_OUT_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT0)
  364. #define PLA_TMGW_IO_TRG_NUM (TRGM_TRGOCFG_TRGM_OUT5)
  365. #define PLA_TMGW_PWM_CMP (15U)
  366. #define PLA_TMGW_PWM_CHN (15U)
  367. #define PLA_TMGW_PWM_SYNCI_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT2)
  368. #define PLA_TMGW_PWM_SYNCI_TRGNUM (TRGM_TRGOCFG_TRGM_OUTX0)
  369. #define PLA_TMGW_PWM_SYNCI_IN_TRG (HPM_TRGM3_INPUT_SRC_TRGM0_OUTX0)
  370. #define PLA_TMGW_PWM_SYNCI_IN_TRGNUM (TRGM_TRGOCFG_PWM_SYNCI)
  371. #define PLA_TMGW_HALL_TIME_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT2)
  372. #define PLA_TMGW_IN_MOTOR_TRG_NUM (TRGM_TRGOCFG_PLA_IN2)
  373. #define PLA_TMGW_QEI_BASE HPM_QEI0
  374. #define PLA_TMGW_QEI_TRGM HPM_TRGM0
  375. #define PLA_TMGW_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_PLA0_OUT0
  376. #define PLA_TMGW_QEI_IRQ IRQn_QEI0
  377. #define PLA_TMGW_QEI_MOTOR_PHASE_COUNT_MAX (0xffffff)
  378. #define PLA_TMGW_QEI_TRGM_QEI_TRG0 HPM_TRGM0_INPUT_SRC_QEI0_TRGO
  379. #define PLA_TMGW_QEI_TRGM_QEI_PLA_IN TRGM_TRGOCFG_PLA_IN1
  380. #define PLA_TMGW_QEI_DMA BOARD_APP_HDMA
  381. #define PLA_TMGW_QEI_DMAMUX BOARD_APP_DMAMUX
  382. #define PLA_TMGW_QEI_DMAREQ HPM_DMA_SRC_MOT0_0
  383. #define PLA_TMGW_QEI_DMACH (2UL)
  384. #define PLA_TMGW_QEI_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_QEI_DMA, PLA_TMGW_QEI_DMACH)
  385. #define PLA_TMGW_HALL_BASE HPM_HALL0
  386. #define PLA_TMGW_HALL_TRGM HPM_TRGM0
  387. #define PLA_TMGW_HALL_DMA BOARD_APP_HDMA
  388. #define PLA_TMGW_HALL_DMAMUX BOARD_APP_DMAMUX
  389. #define PLA_TMGW_HALL_DMA_CH (3U)
  390. #define PLA_TMGW_HALL_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_HALL_DMA, PLA_TMGW_HALL_DMA_CH)
  391. #define PLA_TMGW_HALL_TRAN_SIZE (4U) /* four world */
  392. #define PLA_TMGW_HALL_DMA_REQ HPM_DMA_SRC_MOT0_1
  393. #define PLA_TMGW_DMA_LINK_NUM (25U)
  394. #define PLA_TMGW_DMA_LINK_TRGM HPM_TRGM0
  395. #define PLA_TMGW_DMA_LINK_DMA BOARD_APP_HDMA
  396. #define PLA_TMGW_DMA_LINK_DMAMUX BOARD_APP_DMAMUX
  397. #define PLA_TMGW_DMA_LINK_DMA_CH (4U)
  398. #define PLA_TMGW_DMA_LINK_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_DMA_LINK_DMA, PLA_TMGW_DMA_LINK_DMA_CH)
  399. #define PLA_TMGW_DMA_LINK_TRAN_SIZE (4U)
  400. #define PLA_TMGW_DMA_LINK_DMA_REQ HPM_DMA_SRC_MOT0_2
  401. #define PLA_TMGW_DMA_LINK_TRGM_INPUT HPM_TRGM0_INPUT_SRC_PLA0_OUT6
  402. /**
  403. * @brief Get adc phase current
  404. *
  405. */
  406. #define BOARD_BLDC_ADC_PHASE_CH_U (3U)
  407. #define BOARD_BLDC_ADC_PHASE_CH_V (4U)
  408. #define BOARD_BLDC_ADC_PHASE_CH_W (2U)
  409. #define BOARD_BLDC_ADC_PHASE_U_BASE HPM_ADC0
  410. #define BOARD_BLDC_ADC_PHASE_V_BASE HPM_ADC0
  411. #define BOARD_BLDC_ADC_PHASE_W_BASE HPM_ADC0
  412. #define BOARD_BLDC_ADC_PHASE_TRG ADC16_CONFIG_TRG0A
  413. #define BOARD_BLDC_ADC_PHASE_PREEMPT_TRIG_LEN (3)
  414. #define BOARD_BLDC_ADC_PHASE_IRQn IRQn_ADC0
  415. #define BOARD_BLDC_ADC_PHASE_TRIG_FLAG adc16_event_trig_complete
  416. #ifndef BOARD_SHOW_CLOCK
  417. #define BOARD_SHOW_CLOCK 1
  418. #endif
  419. #ifndef BOARD_SHOW_BANNER
  420. #define BOARD_SHOW_BANNER 1
  421. #endif
  422. /* FreeRTOS Definitions */
  423. #define BOARD_FREERTOS_TIMER HPM_GPTMR1
  424. #define BOARD_FREERTOS_TIMER_CHANNEL 1
  425. #define BOARD_FREERTOS_TIMER_IRQ IRQn_GPTMR1
  426. #define BOARD_FREERTOS_TIMER_CLK_NAME clock_gptmr1
  427. /* Threadx Definitions */
  428. #define BOARD_THREADX_TIMER HPM_GPTMR1
  429. #define BOARD_THREADX_TIMER_CHANNEL 1
  430. #define BOARD_THREADX_TIMER_IRQ IRQn_GPTMR1
  431. #define BOARD_THREADX_TIMER_CLK_NAME clock_gptmr1
  432. /* Tamper Section */
  433. #define BOARD_TAMP_ACTIVE_CH 4
  434. #define BOARD_TAMP_LOW_LEVEL_CH 6
  435. #if defined(__cplusplus)
  436. extern "C" {
  437. #endif /* __cplusplus */
  438. typedef void (*board_timer_cb)(void);
  439. void board_init(void);
  440. void board_init_console(void);
  441. void board_init_core1(void);
  442. void board_init_uart(UART_Type *ptr);
  443. void board_init_i2c(I2C_Type *ptr);
  444. void board_init_can(MCAN_Type *ptr);
  445. void board_init_gpio_pins(void);
  446. void board_init_spi_pins(SPI_Type *ptr);
  447. void board_init_spi_pins_with_gpio_as_cs(SPI_Type *ptr);
  448. void board_write_spi_cs(uint32_t pin, uint8_t state);
  449. uint8_t board_get_led_gpio_off_level(void);
  450. uint8_t board_get_led_pwm_off_level(void);
  451. void board_init_led_pins(void);
  452. void board_disable_output_rgb_led(uint8_t color);
  453. void board_enable_output_rgb_led(uint8_t color);
  454. void board_init_rgb_pwm_pins(void);
  455. void board_led_write(uint8_t state);
  456. void board_led_toggle(void);
  457. /* Initialize SoC overall clocks */
  458. void board_init_clock(void);
  459. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  460. uint32_t board_init_spi_clock(SPI_Type *ptr);
  461. void board_init_lin_pins(LIN_Type *ptr);
  462. uint32_t board_init_lin_clock(LIN_Type *ptr);
  463. uint32_t board_init_adc16_clock(ADC16_Type *ptr, bool clk_src_ahb);
  464. uint32_t board_init_dac_clock(DAC_Type *ptr, bool clk_src_ahb);
  465. void board_init_adc16_pins(void);
  466. void board_init_dac_pins(DAC_Type *ptr);
  467. uint32_t board_init_can_clock(MCAN_Type *ptr);
  468. void board_init_usb_pins(void);
  469. void board_usb_vbus_ctrl(uint8_t usb_index, uint8_t level);
  470. uint8_t board_get_usb_id_status(void);
  471. /*
  472. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  473. * -- non-cacheable memory initialization
  474. */
  475. void board_init_pmp(void);
  476. void board_delay_us(uint32_t us);
  477. void board_delay_ms(uint32_t ms);
  478. void board_timer_create(uint32_t ms, board_timer_cb cb);
  479. void board_ungate_mchtmr_at_lp_mode(void);
  480. /* Initialize the UART clock */
  481. uint32_t board_init_uart_clock(UART_Type *ptr);
  482. uint32_t board_init_pwm_clock(PWM_Type *ptr);
  483. #if defined(__cplusplus)
  484. }
  485. #endif /* __cplusplus */
  486. #endif /* _HPM_BOARD_H */