at91sam9260.mac 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. // ---------------------------------------------------------
  2. // ATMEL Microcontroller Software Support - ROUSSET -
  3. // ---------------------------------------------------------
  4. // The software is delivered "AS IS" without warranty or
  5. // condition of any kind, either express, implied or
  6. // statutory. This includes without limitation any warranty
  7. // or condition with respect to merchantability or fitness
  8. // for any particular purpose, or against the infringements of
  9. // intellectual property rights of others.
  10. // ---------------------------------------------------------
  11. // File: SAM9_SDRAM.mac
  12. // User setup file for CSPY debugger.
  13. // 1.1 08/Aug/06 jpp : Creation
  14. //
  15. // $Revision: 1.1.2.1 $
  16. //
  17. // ---------------------------------------------------------
  18. __var __mac_i;
  19. __var __mac_pt;
  20. /*********************************************************************
  21. *
  22. * execUserReset() : JTAG set initially to Full Speed
  23. */
  24. execUserReset()
  25. {
  26. __message "------------------------------ execUserReset ---------------------------------";
  27. _MapRAMAt0(); //* Set the RAM memory at 0x00200000 & 0x00000000
  28. __PllSetting(); //* Init PLL
  29. __PllSetting100MHz();
  30. __message "-------------------------------Set PC Reset ----------------------------------";
  31. }
  32. /*********************************************************************
  33. *
  34. * execUserPreload() : JTAG set initially to 32kHz
  35. */
  36. execUserPreload()
  37. {
  38. __message "------------------------------ execUserPreload ---------------------------------";
  39. __hwReset(0); //* Hardware Reset: CPU is automatically halted after the reset (JTAG is already configured to 32kHz)
  40. __writeMemory32(0xD3,0x98,"Register"); //* Set CPSR
  41. __PllSetting(); //* Init PLL
  42. __PllSetting100MHz();
  43. __initSDRAM(); //* Init SDRAM before load
  44. _MapRAMAt0(); //* Set the RAM memory at 0x0020 0000 & 0x0000 0000
  45. _InitRSTC(); //* Enable User Reset to allow execUserReset() execution
  46. }
  47. /*********************************************************************
  48. *
  49. * _InitRSTC()
  50. *
  51. * Function description
  52. * Initializes the RSTC (Reset controller).
  53. * This makes sense since the default is to not allow user resets, which makes it impossible to
  54. * apply a second RESET via J-Link
  55. */
  56. _InitRSTC() {
  57. __writeMemory32(0xA5000001, 0xFFFFFD08,"Memory"); // Allow user reset
  58. }
  59. /*********************************************************************
  60. *
  61. * __initSDRAM()
  62. * Function description
  63. * Set SDRAM for works at 100 MHz
  64. */
  65. __initSDRAM()
  66. {
  67. //* Configure EBI Chip select
  68. // pCCFG->CCFG_EBICSA |= AT91C_EBI_CS1A_SDRAMC | (1 << 16);
  69. // AT91C_CCFG_EBICSA ((AT91_REG *) 0xFFFFEF1C) // (CCFG) EBI Chip Select Assignement Register
  70. __writeMemory32(0x0001003A,0xFFFFEF1C,"Memory");
  71. //* Configure PIOs
  72. //* AT91F_PIO_CfgPeriph( AT91C_BASE_PIOC, AT91C_PC16_D16 to AT91C_PC16_D31
  73. // pPio->PIO_ASR = periphAEnable; AT91C_PIOC_ASR ((AT91_REG *) 0xFFFFF870) // (PIOC) Select A Register
  74. // pPio->PIO_BSR = periphBEnable;AT91C_PIOC_BSR ((AT91_REG *) 0xFFFFF874) // (PIOC) Select B Register
  75. // pPio->PIO_PDR = (periphAEnable | periphBEnable); // Set in Periph mode
  76. __writeMemory32(0xFFFF0000,0xFFFFF870,"Memory");
  77. __writeMemory32(0x00000000,0xFFFFF874,"Memory");
  78. __writeMemory32(0xFFFF0000,0xFFFFF804,"Memory");
  79. //* psdrc->SDRAMC_CR = AT91C_SDRAMC_NC_9 | AT91C_SDRAMC_NR_13 | AT91C_SDRAMC_CAS_2 |
  80. // AT91C_SDRAMC_NB_4_BANKS | AT91C_SDRAMC_DBW_32_BITS | AT91C_SDRAMC_TWR_2 | AT91C_SDRAMC_TRC_7 |
  81. // AT91C_SDRAMC_TRP_2 | AT91C_SDRAMC_TRCD_2 | AT91C_SDRAMC_TRAS_5 | AT91C_SDRAMC_TXSR_8 ;
  82. __writeMemory32(0x85227259,0xFFFFEA08,"Memory");
  83. __delay(1); //100
  84. //* psdrc->SDRAMC_MR = 0x00000002; // Set PRCHG AL
  85. __writeMemory32(0x00000002,0xFFFFEA00,"Memory");
  86. //* *AT91C_SDRAM = 0x00000000; // Perform PRCHG
  87. __writeMemory32(0x00000000,0x20000000,"Memory");
  88. __delay(1); //100
  89. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 1st CBR
  90. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  91. //* *(AT91C_SDRAM+4) = 0x00000001; // Perform CBR
  92. __writeMemory32(0x00000001,0x20000010,"Memory");
  93. //* psdrc->SDRAMC_MR = 0x00000004; // Set 2 CBR
  94. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  95. //* *(AT91C_SDRAM+8) = 0x00000002; // Perform CBR
  96. __writeMemory32(0x00000002,0x20000020,"Memory");
  97. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 3 CBR
  98. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  99. //* *(AT91C_SDRAM+0xc) = 0x00000003; // Perform CBR
  100. __writeMemory32(0x00000003,0x20000030,"Memory");
  101. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 4 CBR
  102. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  103. //* *(AT91C_SDRAM+0x10) = 0x00000004; // Perform CBR
  104. __writeMemory32(0x00000004,0x20000040,"Memory");
  105. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 5 CBR
  106. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  107. //* *(AT91C_SDRAM+0x14) = 0x00000005; // Perform CBR
  108. __writeMemory32(0x00000005,0x20000050,"Memory");
  109. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 6 CBR
  110. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  111. //* *(AT91C_SDRAM+0x18) = 0x00000006; // Perform CBR
  112. __writeMemory32(0x00000006,0x20000060,"Memory");
  113. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 7 CBR
  114. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  115. //* *(AT91C_SDRAM+0x1c) = 0x00000007; // Perform CBR
  116. __writeMemory32(0x00000007,0x20000070,"Memory");
  117. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_RFSH_CMD; // Set 8 CBR
  118. __writeMemory32(0x00000004,0xFFFFEA00,"Memory");
  119. //* *(AT91C_SDRAM+0x20) = 0x00000008; // Perform CBR
  120. __writeMemory32(0x00000008,0x20000080,"Memory");
  121. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_LMR_CMD; // Set LMR operation
  122. __writeMemory32(0x00000003,0xFFFFEA00,"Memory");
  123. //* *(AT91C_SDRAM+0x24) = 0xcafedede; // Perform LMR burst=1, lat=2
  124. __writeMemory32(0xCAFEDEDE,0x20000090,"Memory");
  125. //* psdrc->SDRAMC_TR = (AT91C_MASTER_CLOCK * 7)/1000000; // Set Refresh Timer 390 for 25MHz (TR= 15.6 * F )
  126. // // (F : system clock freq. MHz
  127. __writeMemory32(0x000002B7,0xFFFFEA04,"Memory");
  128. //* psdrc->SDRAMC_MR = AT91C_SDRAMC_MODE_NORMAL_CMD; // Set Normal mode
  129. __writeMemory32(0x00000000,0xFFFFEA00,"Memory");
  130. //* *AT91C_SDRAM = 0x00000000; // Perform Normal mode
  131. __writeMemory32(0x00000000,0x20000000,"Memory");
  132. __message "------------------------------- SDRAM Done at 100 MHz -------------------------------";
  133. }
  134. /*********************************************************************
  135. *
  136. * _MapRAMAt0()
  137. * Function description
  138. * Remap RAM at 0
  139. */
  140. _MapRAMAt0()
  141. {
  142. // AT91C_MATRIX_MRCR ((AT91_REG *) 0xFFFFEF00) // (MATRIX) Master Remp Control Register
  143. __mac_i=__readMemory32(0xFFFFEF00,"Memory");
  144. __message "----- AT91C_MATRIX_MRCR : 0x",__mac_i:%X;
  145. if ( ((__mac_i & 0x01) == 0) || ((__mac_i & 0x02) == 0)){
  146. __message "------------------------------- The Remap is NOT & REMAP ----------------------------";
  147. __writeMemory32(0x00000003,0xFFFFEF00,"Memory");
  148. __mac_i=__readMemory32(0xFFFFEF00,"Memory");
  149. __message "----- AT91C_MATRIX_MRCR : 0x",__mac_i:%X;
  150. } else {
  151. __message "------------------------------- The Remap is done -----------------------------------";
  152. }
  153. }
  154. /*********************************************************************
  155. *
  156. * __PllSetting()
  157. * Function description
  158. * Initializes the PMC.
  159. * 1. Enable the Main Oscillator
  160. * 2. Configure PLL
  161. * 3. Switch Master
  162. */
  163. __PllSetting()
  164. {
  165. if ((__readMemory32(0xFFFFFC30,"Memory")&0x3) != 0 ) {
  166. //* Disable all PMC interrupt ( $$ JPP)
  167. //* AT91C_PMC_IDR ((AT91_REG *) 0xFFFFFC64) //(PMC) Interrupt Disable Register
  168. //* pPmc->PMC_IDR = 0xFFFFFFFF;
  169. __writeMemory32(0xFFFFFFFF,0xFFFFFC64,"Memory");
  170. //* AT91C_PMC_PCDR ((AT91_REG *) 0xFFFFFC14) //(PMC) Peripheral Clock Disable Register
  171. __writeMemory32(0xFFFFFFFF,0xFFFFFC14,"Memory");
  172. // Disable all clock only Processor clock is enabled.
  173. __writeMemory32(0xFFFFFFFE,0xFFFFFC04,"Memory");
  174. // AT91C_PMC_MCKR ((AT91_REG *) 0xFFFFFC30) // (PMC) Master Clock Register
  175. __writeMemory32(0x00000001,0xFFFFFC30,"Memory");
  176. __delay(10); //10000
  177. // write reset value to PLLA and PLLB
  178. // AT91C_PMC_PLLAR ((AT91_REG *) 0xFFFFFC28) // (PMC) PLL A Register
  179. __writeMemory32(0x00003F00,0xFFFFFC28,"Memory");
  180. // AT91C_PMC_PLLBR ((AT91_REG *) 0xFFFFFC2C) // (PMC) PLL B Register
  181. __writeMemory32(0x00003F00,0xFFFFFC2C,"Memory");
  182. __delay(10); //10000
  183. __message "------------------------------- PLL Enable -----------------------------------------";
  184. } else {
  185. __message " ********* Core in SLOW CLOCK mode ********* "; }
  186. }
  187. /*********************************************************************
  188. *
  189. * __PllSetting100MHz()
  190. * Function description
  191. * Set core at 200 MHz and MCK at 100 MHz
  192. */
  193. __PllSetting100MHz()
  194. {
  195. __message "------------------------------- PLL Set at 100 MHz ----------------------------------";
  196. //* pPmc->PMC_MOR = (( AT91C_CKGR_OSCOUNT & (0x40 <<8) | AT91C_CKGR_MOSCEN ));
  197. __writeMemory32(0x00004001,0xFFFFFC20,"Memory");
  198. __delay(10); //10000
  199. // AT91C_PMC_MCKR ((AT91_REG *) 0xFFFFFC30) // (PMC) Master Clock Register
  200. __writeMemory32(0x00000001,0xFFFFFC30,"Memory");
  201. __delay(10); //10000
  202. //* AT91C_BASE_CKGR->CKGR_PLLAR = (AT91C_CKGR_SRCA | ((96 << 16) & AT91C_CKGR_MULA) |
  203. // (AT91C_CKGR_PLLACOUNT | (AT91C_CKGR_OUTA_0 | (9);
  204. __writeMemory32(0x2060BF09,0xFFFFFC28,"Memory");
  205. __delay(10); //10000
  206. // AT91C_BASE_PMC->PMC_PLLBR = BOARD_USBDIV| BOARD_CKGR_PLLB | BOARD_PLLBCOUNT | BOARD_MULB| BOARD_DIVB;
  207. __writeMemory32(0x207C3F0C,0xFFFFFC2C,"Memory");
  208. __delay(10); //10000
  209. //* AT91C_BASE_PMC->PMC_MCKR = AT91C_PMC_CSS_PLLA_CLK | AT91C_PMC_PRES_CLK | AT91C_PMC_MDIV_2;;
  210. __writeMemory32(0x00000102,0xFFFFFC30,"Memory");
  211. __delay(10); //10000
  212. }