interrupt.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-06 Bernard first version
  9. * 2018-11-22 Jesven add smp support
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "interrupt.h"
  14. #include "gic.h"
  15. /* exception and interrupt handler table */
  16. struct rt_irq_desc isr_table[MAX_HANDLERS];
  17. #ifndef RT_USING_SMP
  18. /* Those variables will be accessed in ISR, so we need to share them. */
  19. rt_uint32_t rt_interrupt_from_thread = 0;
  20. rt_uint32_t rt_interrupt_to_thread = 0;
  21. rt_uint32_t rt_thread_switch_interrupt_flag = 0;
  22. #endif
  23. const unsigned int VECTOR_BASE = 0x00;
  24. extern void rt_cpu_vector_set_base(unsigned int addr);
  25. extern int system_vectors;
  26. #ifdef RT_USING_SMP
  27. #define rt_interrupt_nest rt_cpu_self()->irq_nest
  28. #else
  29. extern volatile rt_uint8_t rt_interrupt_nest;
  30. #endif
  31. #ifdef SOC_BCM283x
  32. static void default_isr_handler(int vector, void *param)
  33. {
  34. #ifdef RT_USING_SMP
  35. rt_kprintf("cpu %d unhandled irq: %d\n", rt_hw_cpu_id(),vector);
  36. #else
  37. rt_kprintf("unhandled irq: %d\n",vector);
  38. #endif
  39. }
  40. #endif
  41. void rt_hw_vector_init(void)
  42. {
  43. rt_cpu_vector_set_base((unsigned int)&system_vectors);
  44. }
  45. /**
  46. * This function will initialize hardware interrupt
  47. */
  48. void rt_hw_interrupt_init(void)
  49. {
  50. #ifdef SOC_BCM283x
  51. rt_uint32_t index;
  52. /* initialize vector table */
  53. rt_hw_vector_init();
  54. /* initialize exceptions table */
  55. rt_memset(isr_table, 0x00, sizeof(isr_table));
  56. /* mask all of interrupts */
  57. IRQ_DISABLE_BASIC = 0x000000ff;
  58. IRQ_DISABLE1 = 0xffffffff;
  59. IRQ_DISABLE2 = 0xffffffff;
  60. for (index = 0; index < MAX_HANDLERS; index ++)
  61. {
  62. isr_table[index].handler = default_isr_handler;
  63. isr_table[index].param = RT_NULL;
  64. #ifdef RT_USING_INTERRUPT_INFO
  65. rt_strncpy(isr_table[index].name, "unknown", RT_NAME_MAX);
  66. isr_table[index].counter = 0;
  67. #endif
  68. }
  69. /* init interrupt nest, and context in thread sp */
  70. rt_interrupt_nest = 0;
  71. rt_interrupt_from_thread = 0;
  72. rt_interrupt_to_thread = 0;
  73. rt_thread_switch_interrupt_flag = 0;
  74. #else
  75. rt_uint32_t gic_cpu_base;
  76. rt_uint32_t gic_dist_base;
  77. rt_uint32_t gic_irq_start;
  78. /* initialize vector table */
  79. rt_hw_vector_init();
  80. /* initialize exceptions table */
  81. rt_memset(isr_table, 0x00, sizeof(isr_table));
  82. /* initialize ARM GIC */
  83. #ifdef RT_USING_USERSPACE
  84. gic_dist_base = (uint32_t)rt_hw_mmu_map(&mmu_info, 0, (void*)platform_get_gic_dist_base(), 0x2000, MMU_MAP_K_RW);
  85. gic_cpu_base = (uint32_t)rt_hw_mmu_map(&mmu_info, 0, (void*)platform_get_gic_cpu_base(), 0x1000, MMU_MAP_K_RW);
  86. #else
  87. gic_dist_base = platform_get_gic_dist_base();
  88. gic_cpu_base = platform_get_gic_cpu_base();
  89. #endif
  90. gic_irq_start = GIC_IRQ_START;
  91. arm_gic_dist_init(0, gic_dist_base, gic_irq_start);
  92. arm_gic_cpu_init(0, gic_cpu_base);
  93. #endif
  94. }
  95. /**
  96. * This function will mask a interrupt.
  97. * @param vector the interrupt number
  98. */
  99. void rt_hw_interrupt_mask(int vector)
  100. {
  101. #ifdef SOC_BCM283x
  102. if (vector < 32)
  103. {
  104. IRQ_DISABLE1 = (1 << vector);
  105. }
  106. else if (vector < 64)
  107. {
  108. vector = vector % 32;
  109. IRQ_DISABLE2 = (1 << vector);
  110. }
  111. else
  112. {
  113. vector = vector - 64;
  114. IRQ_DISABLE_BASIC = (1 << vector);
  115. }
  116. #else
  117. arm_gic_mask(0, vector);
  118. #endif
  119. }
  120. /**
  121. * This function will un-mask a interrupt.
  122. * @param vector the interrupt number
  123. */
  124. void rt_hw_interrupt_umask(int vector)
  125. {
  126. #ifdef SOC_BCM283x
  127. if (vector < 32)
  128. {
  129. IRQ_ENABLE1 = (1 << vector);
  130. }
  131. else if (vector < 64)
  132. {
  133. vector = vector % 32;
  134. IRQ_ENABLE2 = (1 << vector);
  135. }
  136. else
  137. {
  138. vector = vector - 64;
  139. IRQ_ENABLE_BASIC = (1 << vector);
  140. }
  141. #else
  142. arm_gic_umask(0, vector);
  143. #endif
  144. }
  145. /**
  146. * This function returns the active interrupt number.
  147. * @param none
  148. */
  149. int rt_hw_interrupt_get_irq(void)
  150. {
  151. #ifndef SOC_BCM283x
  152. return arm_gic_get_active_irq(0);
  153. #else
  154. return 0;
  155. #endif
  156. }
  157. /**
  158. * This function acknowledges the interrupt.
  159. * @param vector the interrupt number
  160. */
  161. void rt_hw_interrupt_ack(int vector)
  162. {
  163. #ifndef SOC_BCM283x
  164. arm_gic_ack(0, vector);
  165. #endif
  166. }
  167. /**
  168. * This function set interrupt CPU targets.
  169. * @param vector: the interrupt number
  170. * cpu_mask: target cpus mask, one bit for one core
  171. */
  172. void rt_hw_interrupt_set_target_cpus(int vector, unsigned int cpu_mask)
  173. {
  174. arm_gic_set_cpu(0, vector, cpu_mask);
  175. }
  176. /**
  177. * This function get interrupt CPU targets.
  178. * @param vector: the interrupt number
  179. * @return target cpus mask, one bit for one core
  180. */
  181. unsigned int rt_hw_interrupt_get_target_cpus(int vector)
  182. {
  183. return arm_gic_get_target_cpu(0, vector);
  184. }
  185. /**
  186. * This function set interrupt triger mode.
  187. * @param vector: the interrupt number
  188. * mode: interrupt triger mode; 0: level triger, 1: edge triger
  189. */
  190. void rt_hw_interrupt_set_triger_mode(int vector, unsigned int mode)
  191. {
  192. arm_gic_set_configuration(0, vector, mode);
  193. }
  194. /**
  195. * This function get interrupt triger mode.
  196. * @param vector: the interrupt number
  197. * @return interrupt triger mode; 0: level triger, 1: edge triger
  198. */
  199. unsigned int rt_hw_interrupt_get_triger_mode(int vector)
  200. {
  201. return arm_gic_get_configuration(0, vector);
  202. }
  203. /**
  204. * This function set interrupt pending flag.
  205. * @param vector: the interrupt number
  206. */
  207. void rt_hw_interrupt_set_pending(int vector)
  208. {
  209. arm_gic_set_pending_irq(0, vector);
  210. }
  211. /**
  212. * This function get interrupt pending flag.
  213. * @param vector: the interrupt number
  214. * @return interrupt pending flag, 0: not pending; 1: pending
  215. */
  216. unsigned int rt_hw_interrupt_get_pending(int vector)
  217. {
  218. return arm_gic_get_pending_irq(0, vector);
  219. }
  220. /**
  221. * This function clear interrupt pending flag.
  222. * @param vector: the interrupt number
  223. */
  224. void rt_hw_interrupt_clear_pending(int vector)
  225. {
  226. arm_gic_clear_pending_irq(0, vector);
  227. }
  228. /**
  229. * This function set interrupt priority value.
  230. * @param vector: the interrupt number
  231. * priority: the priority of interrupt to set
  232. */
  233. void rt_hw_interrupt_set_priority(int vector, unsigned int priority)
  234. {
  235. arm_gic_set_priority(0, vector, priority);
  236. }
  237. /**
  238. * This function get interrupt priority.
  239. * @param vector: the interrupt number
  240. * @return interrupt priority value
  241. */
  242. unsigned int rt_hw_interrupt_get_priority(int vector)
  243. {
  244. return arm_gic_get_priority(0, vector);
  245. }
  246. /**
  247. * This function set priority masking threshold.
  248. * @param priority: priority masking threshold
  249. */
  250. void rt_hw_interrupt_set_priority_mask(unsigned int priority)
  251. {
  252. arm_gic_set_interface_prior_mask(0, priority);
  253. }
  254. /**
  255. * This function get priority masking threshold.
  256. * @param none
  257. * @return priority masking threshold
  258. */
  259. unsigned int rt_hw_interrupt_get_priority_mask(void)
  260. {
  261. return arm_gic_get_interface_prior_mask(0);
  262. }
  263. /**
  264. * This function set priority grouping field split point.
  265. * @param bits: priority grouping field split point
  266. * @return 0: success; -1: failed
  267. */
  268. int rt_hw_interrupt_set_prior_group_bits(unsigned int bits)
  269. {
  270. int status;
  271. if (bits < 8)
  272. {
  273. arm_gic_set_binary_point(0, (7 - bits));
  274. status = 0;
  275. }
  276. else
  277. {
  278. status = -1;
  279. }
  280. return (status);
  281. }
  282. /**
  283. * This function get priority grouping field split point.
  284. * @param none
  285. * @return priority grouping field split point
  286. */
  287. unsigned int rt_hw_interrupt_get_prior_group_bits(void)
  288. {
  289. unsigned int bp;
  290. bp = arm_gic_get_binary_point(0) & 0x07;
  291. return (7 - bp);
  292. }
  293. /**
  294. * This function will install a interrupt service routine to a interrupt.
  295. * @param vector the interrupt number
  296. * @param new_handler the interrupt service routine to be installed
  297. * @param old_handler the old interrupt service routine
  298. */
  299. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler,
  300. void *param, const char *name)
  301. {
  302. rt_isr_handler_t old_handler = RT_NULL;
  303. if (vector < MAX_HANDLERS)
  304. {
  305. old_handler = isr_table[vector].handler;
  306. if (handler != RT_NULL)
  307. {
  308. #ifdef RT_USING_INTERRUPT_INFO
  309. rt_strncpy(isr_table[vector].name, name, RT_NAME_MAX);
  310. #endif /* RT_USING_INTERRUPT_INFO */
  311. isr_table[vector].handler = handler;
  312. isr_table[vector].param = param;
  313. }
  314. }
  315. return old_handler;
  316. }
  317. #ifdef RT_USING_SMP
  318. void rt_hw_ipi_send(int ipi_vector, unsigned int cpu_mask)
  319. {
  320. arm_gic_send_sgi(0, ipi_vector, cpu_mask, 0);
  321. }
  322. void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler)
  323. {
  324. /* note: ipi_vector maybe different with irq_vector */
  325. rt_hw_interrupt_install(ipi_vector, ipi_isr_handler, 0, "IPI_HANDLER");
  326. }
  327. #endif