enc28j60.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. #include "enc28j60.h"
  2. #include <netif/ethernetif.h>
  3. #include "lwipopts.h"
  4. #include "stm32f10x_lib.h"
  5. #define MAX_ADDR_LEN 6
  6. #define CSACTIVE GPIO_ResetBits(GPIOA, GPIO_Pin_12);
  7. #define CSPASSIVE GPIO_SetBits(GPIOA, GPIO_Pin_12);
  8. struct net_device
  9. {
  10. /* inherit from ethernet device */
  11. struct eth_device parent;
  12. /* interface address info. */
  13. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  14. };
  15. static struct net_device enc28j60_dev_entry;
  16. static struct net_device *enc28j60_dev =&enc28j60_dev_entry;
  17. static rt_uint8_t Enc28j60Bank;
  18. static rt_uint16_t NextPacketPtr;
  19. static struct rt_semaphore tx_sem;
  20. void _delay_us(rt_uint32_t us)
  21. {
  22. rt_uint32_t len;
  23. for (;us > 0; us --)
  24. for (len = 0; len < 20; len++ );
  25. }
  26. void delay_ms(rt_uint32_t ms)
  27. {
  28. rt_uint32_t len;
  29. for (;ms > 0; ms --)
  30. for (len = 0; len < 100; len++ );
  31. }
  32. rt_uint8_t spi_read_op(rt_uint8_t op, rt_uint8_t address)
  33. {
  34. int temp=0;
  35. CSACTIVE;
  36. SPI_I2S_SendData(SPI1, (op | (address & ADDR_MASK)));
  37. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  38. SPI_I2S_ReceiveData(SPI1);
  39. SPI_I2S_SendData(SPI1, 0x00);
  40. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  41. // do dummy read if needed (for mac and mii, see datasheet page 29)
  42. if(address & 0x80)
  43. {
  44. SPI_I2S_ReceiveData(SPI1);
  45. SPI_I2S_SendData(SPI1, 0x00);
  46. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  47. }
  48. // release CS
  49. temp=SPI_I2S_ReceiveData(SPI1);
  50. // for(t=0;t<20;t++);
  51. CSPASSIVE;
  52. return (temp);
  53. }
  54. void spi_write_op(rt_uint8_t op, rt_uint8_t address, rt_uint8_t data)
  55. {
  56. rt_uint32_t level;
  57. level = rt_hw_interrupt_disable();
  58. CSACTIVE;
  59. SPI_I2S_SendData(SPI1, op | (address & ADDR_MASK));
  60. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  61. SPI_I2S_SendData(SPI1,data);
  62. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  63. CSPASSIVE;
  64. rt_hw_interrupt_enable(level);
  65. }
  66. void enc28j60_set_bank(rt_uint8_t address)
  67. {
  68. // set the bank (if needed)
  69. if((address & BANK_MASK) != Enc28j60Bank)
  70. {
  71. // set the bank
  72. spi_write_op(ENC28J60_BIT_FIELD_CLR, ECON1, (ECON1_BSEL1|ECON1_BSEL0));
  73. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON1, (address & BANK_MASK)>>5);
  74. Enc28j60Bank = (address & BANK_MASK);
  75. }
  76. }
  77. rt_uint8_t spi_read(rt_uint8_t address)
  78. {
  79. // set the bank
  80. enc28j60_set_bank(address);
  81. // do the read
  82. return spi_read_op(ENC28J60_READ_CTRL_REG, address);
  83. }
  84. void spi_write(rt_uint8_t address, rt_uint8_t data)
  85. {
  86. // set the bank
  87. enc28j60_set_bank(address);
  88. // do the write
  89. spi_write_op(ENC28J60_WRITE_CTRL_REG, address, data);
  90. }
  91. void enc28j60_phy_write(rt_uint8_t address, rt_uint16_t data)
  92. {
  93. // set the PHY register address
  94. spi_write(MIREGADR, address);
  95. // write the PHY data
  96. spi_write(MIWRL, data);
  97. spi_write(MIWRH, data>>8);
  98. // wait until the PHY write completes
  99. while(spi_read(MISTAT) & MISTAT_BUSY)
  100. {
  101. _delay_us(15);
  102. }
  103. }
  104. // read upper 8 bits
  105. rt_uint16_t enc28j60_phy_read(rt_uint8_t address)
  106. {
  107. // Set the right address and start the register read operation
  108. spi_write(MIREGADR, address);
  109. spi_write(MICMD, MICMD_MIIRD);
  110. _delay_us(15);
  111. // wait until the PHY read completes
  112. while(spi_read(MISTAT) & MISTAT_BUSY);
  113. // reset reading bit
  114. spi_write(MICMD, 0x00);
  115. return (spi_read(MIRDH));
  116. }
  117. void enc28j60_clkout(rt_uint8_t clk)
  118. {
  119. //setup clkout: 2 is 12.5MHz:
  120. spi_write(ECOCON, clk & 0x7);
  121. }
  122. /*
  123. * Access the PHY to determine link status
  124. */
  125. static void enc28j60_check_link_status()
  126. {
  127. rt_uint16_t reg;
  128. int duplex;
  129. reg = enc28j60_phy_read(PHSTAT2);
  130. duplex = reg & PHSTAT2_DPXSTAT;
  131. if (reg & PHSTAT2_LSTAT)
  132. {
  133. /* on */
  134. }
  135. else
  136. {
  137. /* off */
  138. }
  139. }
  140. #ifdef RT_USING_FINSH
  141. #include <finsh.h>
  142. /*
  143. * Debug routine to dump useful register contents
  144. */
  145. static void enc28j60(void)
  146. {
  147. rt_kprintf("-- enc28j60 registers:\n");
  148. rt_kprintf("HwRevID: 0x%02x\n", spi_read(EREVID));
  149. rt_kprintf("Cntrl: ECON1 ECON2 ESTAT EIR EIE\n");
  150. rt_kprintf(" 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x\n",spi_read(ECON1), spi_read(ECON2), spi_read(ESTAT), spi_read(EIR), spi_read(EIE));
  151. rt_kprintf("MAC : MACON1 MACON3 MACON4\n");
  152. rt_kprintf(" 0x%02x 0x%02x 0x%02x\n", spi_read(MACON1), spi_read(MACON3), spi_read(MACON4));
  153. rt_kprintf("Rx : ERXST ERXND ERXWRPT ERXRDPT ERXFCON EPKTCNT MAMXFL\n");
  154. rt_kprintf(" 0x%04x 0x%04x 0x%04x 0x%04x ",
  155. (spi_read(ERXSTH) << 8) | spi_read(ERXSTL),
  156. (spi_read(ERXNDH) << 8) | spi_read(ERXNDL),
  157. (spi_read(ERXWRPTH) << 8) | spi_read(ERXWRPTL),
  158. (spi_read(ERXRDPTH) << 8) | spi_read(ERXRDPTL));
  159. rt_kprintf("0x%02x 0x%02x 0x%04x\n", spi_read(ERXFCON), spi_read(EPKTCNT),
  160. (spi_read(MAMXFLH) << 8) | spi_read(MAMXFLL));
  161. rt_kprintf("Tx : ETXST ETXND MACLCON1 MACLCON2 MAPHSUP\n");
  162. rt_kprintf(" 0x%04x 0x%04x 0x%02x 0x%02x 0x%02x\n",
  163. (spi_read(ETXSTH) << 8) | spi_read(ETXSTL),
  164. (spi_read(ETXNDH) << 8) | spi_read(ETXNDL),
  165. spi_read(MACLCON1), spi_read(MACLCON2), spi_read(MAPHSUP));
  166. }
  167. FINSH_FUNCTION_EXPORT(enc28j60, dump enc28j60 registers)
  168. #endif
  169. /*
  170. * RX handler
  171. * ignore PKTIF because is unreliable! (look at the errata datasheet)
  172. * check EPKTCNT is the suggested workaround.
  173. * We don't need to clear interrupt flag, automatically done when
  174. * enc28j60_hw_rx() decrements the packet counter.
  175. * Returns how many packet processed.
  176. */
  177. void enc28j60_isr()
  178. {
  179. /* Variable definitions can be made now. */
  180. volatile rt_uint32_t eir, pk_counter;
  181. volatile rt_bool_t rx_activiated;
  182. rx_activiated = RT_FALSE;
  183. /* get EIR */
  184. eir = spi_read(EIR);
  185. // rt_kprintf("eir: 0x%08x\n", eir);
  186. do
  187. {
  188. /* errata #4, PKTIF does not reliable */
  189. pk_counter = spi_read(EPKTCNT);
  190. if (pk_counter)
  191. {
  192. rt_err_t result;
  193. /* a frame has been received */
  194. result = eth_device_ready((struct eth_device*)&(enc28j60_dev->parent));
  195. RT_ASSERT(result == RT_EOK);
  196. // switch to bank 0
  197. enc28j60_set_bank(EIE);
  198. // disable rx interrutps
  199. spi_write_op(ENC28J60_BIT_FIELD_CLR, EIE, EIE_PKTIE);
  200. }
  201. /* clear PKTIF */
  202. if (eir & EIR_PKTIF)
  203. {
  204. enc28j60_set_bank(EIR);
  205. spi_write_op(ENC28J60_BIT_FIELD_CLR, EIR, EIR_PKTIF);
  206. rx_activiated = RT_TRUE;
  207. }
  208. /* clear DMAIF */
  209. if (eir & EIR_DMAIF)
  210. {
  211. enc28j60_set_bank(EIR);
  212. spi_write_op(ENC28J60_BIT_FIELD_CLR, EIR, EIR_DMAIF);
  213. }
  214. /* LINK changed handler */
  215. if ( eir & EIR_LINKIF)
  216. {
  217. enc28j60_check_link_status();
  218. /* read PHIR to clear the flag */
  219. enc28j60_phy_read(PHIR);
  220. enc28j60_set_bank(EIR);
  221. spi_write_op(ENC28J60_BIT_FIELD_CLR, EIR, EIR_LINKIF);
  222. }
  223. if (eir & EIR_TXIF)
  224. {
  225. /* A frame has been transmitted. */
  226. rt_sem_release(&tx_sem);
  227. enc28j60_set_bank(EIR);
  228. spi_write_op(ENC28J60_BIT_FIELD_CLR, EIR, EIR_TXIF);
  229. }
  230. eir = spi_read(EIR);
  231. // rt_kprintf("inner eir: 0x%08x\n", eir);
  232. } while ((rx_activiated != RT_TRUE && eir != 0));
  233. }
  234. /* RT-Thread Device Interface */
  235. /* initialize the interface */
  236. rt_err_t enc28j60_init(rt_device_t dev)
  237. {
  238. CSPASSIVE;
  239. // perform system reset
  240. spi_write_op(ENC28J60_SOFT_RESET, 0, ENC28J60_SOFT_RESET);
  241. delay_ms(50);
  242. NextPacketPtr = RXSTART_INIT;
  243. // Rx start
  244. spi_write(ERXSTL, RXSTART_INIT&0xFF);
  245. spi_write(ERXSTH, RXSTART_INIT>>8);
  246. // set receive pointer address
  247. spi_write(ERXRDPTL, RXSTOP_INIT&0xFF);
  248. spi_write(ERXRDPTH, RXSTOP_INIT>>8);
  249. // RX end
  250. spi_write(ERXNDL, RXSTOP_INIT&0xFF);
  251. spi_write(ERXNDH, RXSTOP_INIT>>8);
  252. // TX start
  253. spi_write(ETXSTL, TXSTART_INIT&0xFF);
  254. spi_write(ETXSTH, TXSTART_INIT>>8);
  255. // set transmission pointer address
  256. spi_write(EWRPTL, TXSTART_INIT&0xFF);
  257. spi_write(EWRPTH, TXSTART_INIT>>8);
  258. // TX end
  259. spi_write(ETXNDL, TXSTOP_INIT&0xFF);
  260. spi_write(ETXNDH, TXSTOP_INIT>>8);
  261. // do bank 1 stuff, packet filter:
  262. // For broadcast packets we allow only ARP packtets
  263. // All other packets should be unicast only for our mac (MAADR)
  264. //
  265. // The pattern to match on is therefore
  266. // Type ETH.DST
  267. // ARP BROADCAST
  268. // 06 08 -- ff ff ff ff ff ff -> ip checksum for theses bytes=f7f9
  269. // in binary these poitions are:11 0000 0011 1111
  270. // This is hex 303F->EPMM0=0x3f,EPMM1=0x30
  271. spi_write(ERXFCON, ERXFCON_UCEN|ERXFCON_CRCEN|ERXFCON_BCEN);
  272. // do bank 2 stuff
  273. // enable MAC receive
  274. spi_write(MACON1, MACON1_MARXEN|MACON1_TXPAUS|MACON1_RXPAUS);
  275. // enable automatic padding to 60bytes and CRC operations
  276. // spi_write_op(ENC28J60_BIT_FIELD_SET, MACON3, MACON3_PADCFG0|MACON3_TXCRCEN|MACON3_FRMLNEN);
  277. spi_write_op(ENC28J60_BIT_FIELD_SET, MACON3, MACON3_PADCFG0 | MACON3_TXCRCEN | MACON3_FRMLNEN | MACON3_FULDPX);
  278. // bring MAC out of reset
  279. // set inter-frame gap (back-to-back)
  280. // spi_write(MABBIPG, 0x12);
  281. spi_write(MABBIPG, 0x15);
  282. spi_write(MACON4, MACON4_DEFER);
  283. spi_write(MACLCON2, 63);
  284. // set inter-frame gap (non-back-to-back)
  285. spi_write(MAIPGL, 0x12);
  286. spi_write(MAIPGH, 0x0C);
  287. // Set the maximum packet size which the controller will accept
  288. // Do not send packets longer than MAX_FRAMELEN:
  289. spi_write(MAMXFLL, MAX_FRAMELEN&0xFF);
  290. spi_write(MAMXFLH, MAX_FRAMELEN>>8);
  291. // do bank 3 stuff
  292. // write MAC address
  293. // NOTE: MAC address in ENC28J60 is byte-backward
  294. spi_write(MAADR0, enc28j60_dev->dev_addr[5]);
  295. spi_write(MAADR1, enc28j60_dev->dev_addr[4]);
  296. spi_write(MAADR2, enc28j60_dev->dev_addr[3]);
  297. spi_write(MAADR3, enc28j60_dev->dev_addr[2]);
  298. spi_write(MAADR4, enc28j60_dev->dev_addr[1]);
  299. spi_write(MAADR5, enc28j60_dev->dev_addr[0]);
  300. /* output off */
  301. spi_write(ECOCON, 0x00);
  302. // enc28j60_phy_write(PHCON1, 0x00);
  303. enc28j60_phy_write(PHCON1, PHCON1_PDPXMD); // full duplex
  304. // no loopback of transmitted frames
  305. enc28j60_phy_write(PHCON2, PHCON2_HDLDIS);
  306. enc28j60_set_bank(ECON2);
  307. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON2, ECON2_AUTOINC);
  308. // switch to bank 0
  309. enc28j60_set_bank(ECON1);
  310. // enable interrutps
  311. spi_write_op(ENC28J60_BIT_FIELD_SET, EIE, EIE_INTIE|EIE_PKTIE|EIR_TXIF);
  312. // enable packet reception
  313. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON1, ECON1_RXEN);
  314. /* clock out */
  315. // enc28j60_clkout(2);
  316. enc28j60_phy_write(PHLCON, 0xD76); //0x476
  317. delay_ms(20);
  318. rt_kprintf("enc28j60 init ok!\n");
  319. return RT_EOK;
  320. }
  321. /* control the interface */
  322. rt_err_t enc28j60_control(rt_device_t dev, rt_uint8_t cmd, void *args)
  323. {
  324. switch(cmd)
  325. {
  326. case NIOCTL_GADDR:
  327. /* get mac address */
  328. if(args) rt_memcpy(args, enc28j60_dev_entry.dev_addr, 6);
  329. else return -RT_ERROR;
  330. break;
  331. default :
  332. break;
  333. }
  334. return RT_EOK;
  335. }
  336. /* Open the ethernet interface */
  337. rt_err_t enc28j60_open(rt_device_t dev, rt_uint16_t oflag)
  338. {
  339. return RT_EOK;
  340. }
  341. /* Close the interface */
  342. rt_err_t enc28j60_close(rt_device_t dev)
  343. {
  344. return RT_EOK;
  345. }
  346. /* Read */
  347. rt_size_t enc28j60_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
  348. {
  349. rt_set_errno(-RT_ENOSYS);
  350. return 0;
  351. }
  352. /* Write */
  353. rt_size_t enc28j60_write(rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
  354. {
  355. rt_set_errno(-RT_ENOSYS);
  356. return 0;
  357. }
  358. /* ethernet device interface */
  359. /*
  360. * Transmit packet.
  361. */
  362. rt_err_t enc28j60_tx( rt_device_t dev, struct pbuf* p)
  363. {
  364. struct pbuf* q;
  365. rt_uint32_t len;
  366. rt_uint8_t* ptr;
  367. // rt_kprintf("tx pbuf: 0x%08x\n", p);
  368. /* lock tx operation */
  369. rt_sem_take(&tx_sem, RT_WAITING_FOREVER);
  370. // Set the write pointer to start of transmit buffer area
  371. spi_write(EWRPTL, TXSTART_INIT&0xFF);
  372. spi_write(EWRPTH, TXSTART_INIT>>8);
  373. // Set the TXND pointer to correspond to the packet size given
  374. spi_write(ETXNDL, (TXSTART_INIT+ p->tot_len + 1)&0xFF);
  375. spi_write(ETXNDH, (TXSTART_INIT+ p->tot_len + 1)>>8);
  376. // write per-packet control byte (0x00 means use macon3 settings)
  377. spi_write_op(ENC28J60_WRITE_BUF_MEM, 0, 0x00);
  378. for (q = p; q != NULL; q = q->next)
  379. {
  380. CSACTIVE;
  381. SPI_I2S_SendData(SPI1, ENC28J60_WRITE_BUF_MEM);
  382. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  383. len = q->len;
  384. ptr = q->payload;
  385. while(len)
  386. {
  387. SPI_I2S_SendData(SPI1,*ptr) ;
  388. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);;
  389. ptr++;
  390. len--;
  391. }
  392. CSPASSIVE;
  393. }
  394. // send the contents of the transmit buffer onto the network
  395. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON1, ECON1_TXRTS);
  396. // Reset the transmit logic problem. See Rev. B4 Silicon Errata point 12.
  397. if( (spi_read(EIR) & EIR_TXERIF) )
  398. {
  399. spi_write_op(ENC28J60_BIT_FIELD_CLR, ECON1, ECON1_TXRTS);
  400. }
  401. // rt_kprintf("tx ok\n");
  402. return RT_EOK;
  403. }
  404. struct pbuf *enc28j60_rx(rt_device_t dev)
  405. {
  406. struct pbuf* p;
  407. rt_uint32_t len;
  408. rt_uint16_t rxstat;
  409. rt_uint32_t pk_counter;
  410. p = RT_NULL;
  411. pk_counter = spi_read(EPKTCNT);
  412. if (pk_counter)
  413. {
  414. // Set the read pointer to the start of the received packet
  415. spi_write(ERDPTL, (NextPacketPtr));
  416. spi_write(ERDPTH, (NextPacketPtr)>>8);
  417. // read the next packet pointer
  418. NextPacketPtr = spi_read_op(ENC28J60_READ_BUF_MEM, 0);
  419. NextPacketPtr |= spi_read_op(ENC28J60_READ_BUF_MEM, 0)<<8;
  420. // read the packet length (see datasheet page 43)
  421. len = spi_read_op(ENC28J60_READ_BUF_MEM, 0); //0x54
  422. len |= spi_read_op(ENC28J60_READ_BUF_MEM, 0) <<8; //5554
  423. len-=4; //remove the CRC count
  424. // read the receive status (see datasheet page 43)
  425. rxstat = spi_read_op(ENC28J60_READ_BUF_MEM, 0);
  426. rxstat |= ((rt_uint16_t)spi_read_op(ENC28J60_READ_BUF_MEM, 0))<<8;
  427. // check CRC and symbol errors (see datasheet page 44, table 7-3):
  428. // The ERXFCON.CRCEN is set by default. Normally we should not
  429. // need to check this.
  430. if ((rxstat & 0x80)==0)
  431. {
  432. // invalid
  433. len=0;
  434. }
  435. else
  436. {
  437. /* allocation pbuf */
  438. p = pbuf_alloc(PBUF_LINK, len, PBUF_RAM);
  439. if (p != RT_NULL)
  440. {
  441. rt_uint8_t* data;
  442. struct pbuf* q;
  443. for (q = p; q != RT_NULL; q= q->next)
  444. {
  445. data = q->payload;
  446. len = q->len;
  447. CSACTIVE;
  448. SPI_I2S_SendData(SPI1,ENC28J60_READ_BUF_MEM);
  449. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  450. SPI_I2S_ReceiveData(SPI1);
  451. while(len)
  452. {
  453. len--;
  454. SPI_I2S_SendData(SPI1,0x00) ;
  455. while(SPI_I2S_GetFlagStatus(SPI1, SPI_I2S_FLAG_BSY)==SET);
  456. *data= SPI_I2S_ReceiveData(SPI1);
  457. data++;
  458. }
  459. CSPASSIVE;
  460. }
  461. }
  462. }
  463. // Move the RX read pointer to the start of the next received packet
  464. // This frees the memory we just read out
  465. spi_write(ERXRDPTL, (NextPacketPtr));
  466. spi_write(ERXRDPTH, (NextPacketPtr)>>8);
  467. // decrement the packet counter indicate we are done with this packet
  468. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON2, ECON2_PKTDEC);
  469. }
  470. else
  471. {
  472. rt_uint32_t level;
  473. /* lock enc28j60 */
  474. level = rt_hw_interrupt_disable();
  475. // switch to bank 0
  476. enc28j60_set_bank(EIE);
  477. // enable interrutps
  478. spi_write_op(ENC28J60_BIT_FIELD_SET, EIE, EIE_PKTIE);
  479. // switch to bank 0
  480. enc28j60_set_bank(ECON1);
  481. // enable packet reception
  482. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON1, ECON1_RXEN);
  483. /* enable interrupt */
  484. rt_hw_interrupt_enable(level);
  485. }
  486. return p;
  487. }
  488. static void RCC_Configuration(void)
  489. {
  490. /* enable spi1 clock */
  491. RCC_APB2PeriphClockCmd(RCC_APB2Periph_SPI1, ENABLE);
  492. /* enable gpioa port clock */
  493. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_GPIOD | RCC_APB2Periph_AFIO, ENABLE);
  494. }
  495. static void NVIC_Configuration(void)
  496. {
  497. NVIC_InitTypeDef NVIC_InitStructure;
  498. /* Configure one bit for preemption priority */
  499. NVIC_PriorityGroupConfig(NVIC_PriorityGroup_1);
  500. /* Enable the EXTI0 Interrupt */
  501. NVIC_InitStructure.NVIC_IRQChannel = EXTI9_5_IRQChannel;
  502. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  503. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  504. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  505. NVIC_Init(&NVIC_InitStructure);
  506. }
  507. static void GPIO_Configuration()
  508. {
  509. GPIO_InitTypeDef GPIO_InitStructure;
  510. EXTI_InitTypeDef EXTI_InitStructure;
  511. /* configure PA8 as external interrupt */
  512. GPIO_InitStructure.GPIO_Pin = GPIO_Pin_8;
  513. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  514. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  515. GPIO_Init(GPIOA, &GPIO_InitStructure);
  516. /* Configure SPI1 pins: SCK, MISO and MOSI ----------------------------*/
  517. GPIO_InitStructure.GPIO_Pin = GPIO_Pin_5 | GPIO_Pin_6 | GPIO_Pin_7;
  518. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_10MHz;
  519. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  520. GPIO_Init(GPIOA, &GPIO_InitStructure);
  521. GPIO_InitStructure.GPIO_Pin = GPIO_Pin_2;
  522. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  523. GPIO_Init(GPIOD, &GPIO_InitStructure);
  524. /* Connect ENC28J60 EXTI Line to GPIOB Pin 0 */
  525. GPIO_EXTILineConfig(GPIO_PortSourceGPIOA, GPIO_PinSource8);
  526. /* Configure ENC28J60 EXTI Line to generate an interrupt on falling edge */
  527. EXTI_InitStructure.EXTI_Line = EXTI_Line8;
  528. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  529. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  530. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  531. EXTI_Init(&EXTI_InitStructure);
  532. /* Clear the Key Button EXTI line pending bit */
  533. EXTI_ClearITPendingBit(EXTI_Line8);
  534. }
  535. static void SetupSPI (void)
  536. {
  537. SPI_InitTypeDef SPI_InitStructure;
  538. SPI_InitStructure.SPI_Direction = SPI_Direction_2Lines_FullDuplex;
  539. SPI_InitStructure.SPI_Mode = SPI_Mode_Master;
  540. SPI_InitStructure.SPI_DataSize = SPI_DataSize_8b;
  541. SPI_InitStructure.SPI_CPOL = SPI_CPOL_Low;
  542. SPI_InitStructure.SPI_CPHA = SPI_CPHA_1Edge;
  543. SPI_InitStructure.SPI_NSS = SPI_NSS_Soft;
  544. SPI_InitStructure.SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_4;
  545. SPI_InitStructure.SPI_FirstBit = SPI_FirstBit_MSB;
  546. SPI_InitStructure.SPI_CRCPolynomial = 7;
  547. SPI_Init(SPI1, &SPI_InitStructure);
  548. SPI_Cmd(SPI1, ENABLE);
  549. }
  550. static rt_timer_t enc28j60_timer;
  551. void rt_hw_enc28j60_timeout(void* parameter)
  552. {
  553. // switch to bank 0
  554. enc28j60_set_bank(EIE);
  555. // enable interrutps
  556. spi_write_op(ENC28J60_BIT_FIELD_SET, EIE, EIE_PKTIE);
  557. // switch to bank 0
  558. enc28j60_set_bank(ECON1);
  559. // enable packet reception
  560. spi_write_op(ENC28J60_BIT_FIELD_SET, ECON1, ECON1_RXEN);
  561. enc28j60_isr();
  562. }
  563. int rt_hw_enc28j60_init()
  564. {
  565. rt_err_t result;
  566. /* configuration PB5 as INT */
  567. RCC_Configuration();
  568. NVIC_Configuration();
  569. GPIO_Configuration();
  570. SetupSPI();
  571. /* init rt-thread device interface */
  572. enc28j60_dev_entry.parent.parent.init = enc28j60_init;
  573. enc28j60_dev_entry.parent.parent.open = enc28j60_open;
  574. enc28j60_dev_entry.parent.parent.close = enc28j60_close;
  575. enc28j60_dev_entry.parent.parent.read = enc28j60_read;
  576. enc28j60_dev_entry.parent.parent.write = enc28j60_write;
  577. enc28j60_dev_entry.parent.parent.control = enc28j60_control;
  578. enc28j60_dev_entry.parent.eth_rx = enc28j60_rx;
  579. enc28j60_dev_entry.parent.eth_tx = enc28j60_tx;
  580. /* Update MAC address */
  581. enc28j60_dev_entry.dev_addr[0] = 0x1e;
  582. enc28j60_dev_entry.dev_addr[1] = 0x30;
  583. enc28j60_dev_entry.dev_addr[2] = 0x6c;
  584. enc28j60_dev_entry.dev_addr[3] = 0xa2;
  585. enc28j60_dev_entry.dev_addr[4] = 0x45;
  586. enc28j60_dev_entry.dev_addr[5] = 0x5e;
  587. rt_sem_init(&tx_sem, "emac", 1, RT_IPC_FLAG_FIFO);
  588. result = eth_device_init(&(enc28j60_dev->parent), "E0");
  589. /* workaround for enc28j60 interrupt */
  590. enc28j60_timer = rt_timer_create("etimer",
  591. rt_hw_enc28j60_timeout, RT_NULL,
  592. 50, RT_TIMER_FLAG_PERIODIC);
  593. if (enc28j60_timer != RT_NULL)
  594. rt_timer_start(enc28j60_timer);
  595. return RT_EOK;
  596. }