hw_udma.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. //*****************************************************************************
  2. //
  3. // hw_udma.h - Macros for use in accessing the UDMA registers.
  4. //
  5. // Copyright (c) 2007-2009 Luminary Micro, Inc. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Luminary Micro, Inc. (LMI) is supplying this software for use solely and
  9. // exclusively on LMI's microcontroller products.
  10. //
  11. // The software is owned by LMI and/or its suppliers, and is protected under
  12. // applicable copyright laws. All rights are reserved. You may not combine
  13. // this software with "viral" open-source software in order to form a larger
  14. // program. Any use in violation of the foregoing restrictions may subject
  15. // the user to criminal sanctions under applicable laws, as well as to civil
  16. // liability for the breach of the terms and conditions of this license.
  17. //
  18. // THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  19. // OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  20. // MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  21. // LMI SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
  22. // CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  23. //
  24. // This is part of revision 4694 of the Stellaris Firmware Development Package.
  25. //
  26. //*****************************************************************************
  27. #ifndef __HW_UDMA_H__
  28. #define __HW_UDMA_H__
  29. //*****************************************************************************
  30. //
  31. // The following are defines for the Micro Direct Memory Access (uDMA) offsets.
  32. //
  33. //*****************************************************************************
  34. #define UDMA_STAT 0x400FF000 // DMA Status
  35. #define UDMA_CFG 0x400FF004 // DMA Configuration
  36. #define UDMA_CTLBASE 0x400FF008 // DMA Channel Control Base Pointer
  37. #define UDMA_ALTBASE 0x400FF00C // DMA Alternate Channel Control
  38. // Base Pointer
  39. #define UDMA_WAITSTAT 0x400FF010 // DMA Channel Wait on Request
  40. // Status
  41. #define UDMA_SWREQ 0x400FF014 // DMA Channel Software Request
  42. #define UDMA_USEBURSTSET 0x400FF018 // DMA Channel Useburst Set
  43. #define UDMA_USEBURSTCLR 0x400FF01C // DMA Channel Useburst Clear
  44. #define UDMA_REQMASKSET 0x400FF020 // DMA Channel Request Mask Set
  45. #define UDMA_REQMASKCLR 0x400FF024 // DMA Channel Request Mask Clear
  46. #define UDMA_ENASET 0x400FF028 // DMA Channel Enable Set
  47. #define UDMA_ENACLR 0x400FF02C // DMA Channel Enable Clear
  48. #define UDMA_ALTSET 0x400FF030 // DMA Channel Primary Alternate
  49. // Set
  50. #define UDMA_ALTCLR 0x400FF034 // DMA Channel Primary Alternate
  51. // Clear
  52. #define UDMA_PRIOSET 0x400FF038 // DMA Channel Priority Set
  53. #define UDMA_PRIOCLR 0x400FF03C // DMA Channel Priority Clear
  54. #define UDMA_ERRCLR 0x400FF04C // DMA Bus Error Clear
  55. #define UDMA_CHALT 0x400FF500 // DMA Channel Alternate Select
  56. #define UDMA_CHIS 0x400FF504 // DMA Channel Interrupt Status
  57. //*****************************************************************************
  58. //
  59. // Micro Direct Memory Access (uDMA) offsets.
  60. //
  61. //*****************************************************************************
  62. #define UDMA_O_SRCENDP 0x00000000 // DMA Channel Source Address End
  63. // Pointer
  64. #define UDMA_O_DSTENDP 0x00000004 // DMA Channel Destination Address
  65. // End Pointer
  66. #define UDMA_O_CHCTL 0x00000008 // DMA Channel Control Word
  67. //*****************************************************************************
  68. //
  69. // The following are defines for the bit fields in the UDMA_O_SRCENDP register.
  70. //
  71. //*****************************************************************************
  72. #define UDMA_SRCENDP_ADDR_M 0xFFFFFFFF // Source Address End Pointer.
  73. #define UDMA_SRCENDP_ADDR_S 0
  74. //*****************************************************************************
  75. //
  76. // The following are defines for the bit fields in the UDMA_STAT register.
  77. //
  78. //*****************************************************************************
  79. #define UDMA_STAT_DMACHANS_M 0x001F0000 // Available DMA Channels Minus 1.
  80. #define UDMA_STAT_STATE_M 0x000000F0 // Control State Machine State.
  81. #define UDMA_STAT_STATE_IDLE 0x00000000 // Idle
  82. #define UDMA_STAT_STATE_RD_CTRL 0x00000010 // Reading channel controller data
  83. #define UDMA_STAT_STATE_RD_SRCENDP \
  84. 0x00000020 // Reading source end pointer
  85. #define UDMA_STAT_STATE_RD_DSTENDP \
  86. 0x00000030 // Reading destination end pointer
  87. #define UDMA_STAT_STATE_RD_SRCDAT \
  88. 0x00000040 // Reading source data
  89. #define UDMA_STAT_STATE_WR_DSTDAT \
  90. 0x00000050 // Writing destination data
  91. #define UDMA_STAT_STATE_WAIT 0x00000060 // Waiting for DMA request to clear
  92. #define UDMA_STAT_STATE_WR_CTRL 0x00000070 // Writing channel controller data
  93. #define UDMA_STAT_STATE_STALL 0x00000080 // Stalled
  94. #define UDMA_STAT_STATE_DONE 0x00000090 // Done
  95. #define UDMA_STAT_STATE_UNDEF 0x000000A0 // Undefined
  96. #define UDMA_STAT_MASTEN 0x00000001 // Master Enable.
  97. #define UDMA_STAT_DMACHANS_S 16
  98. //*****************************************************************************
  99. //
  100. // The following are defines for the bit fields in the UDMA_O_DSTENDP register.
  101. //
  102. //*****************************************************************************
  103. #define UDMA_DSTENDP_ADDR_M 0xFFFFFFFF // Destination Address End Pointer.
  104. #define UDMA_DSTENDP_ADDR_S 0
  105. //*****************************************************************************
  106. //
  107. // The following are defines for the bit fields in the UDMA_CFG register.
  108. //
  109. //*****************************************************************************
  110. #define UDMA_CFG_MASTEN 0x00000001 // Controller Master Enable.
  111. //*****************************************************************************
  112. //
  113. // The following are defines for the bit fields in the UDMA_CTLBASE register.
  114. //
  115. //*****************************************************************************
  116. #define UDMA_CTLBASE_ADDR_M 0xFFFFFC00 // Channel Control Base Address.
  117. #define UDMA_CTLBASE_ADDR_S 10
  118. //*****************************************************************************
  119. //
  120. // The following are defines for the bit fields in the UDMA_O_CHCTL register.
  121. //
  122. //*****************************************************************************
  123. #define UDMA_CHCTL_DSTINC_M 0xC0000000 // Destination Address Increment.
  124. #define UDMA_CHCTL_DSTINC_8 0x00000000 // Byte
  125. #define UDMA_CHCTL_DSTINC_16 0x40000000 // Half-word
  126. #define UDMA_CHCTL_DSTINC_32 0x80000000 // Word
  127. #define UDMA_CHCTL_DSTINC_NONE 0xC0000000 // No increment
  128. #define UDMA_CHCTL_DSTSIZE_M 0x30000000 // Destination Data Size.
  129. #define UDMA_CHCTL_DSTSIZE_8 0x00000000 // Byte
  130. #define UDMA_CHCTL_DSTSIZE_16 0x10000000 // Half-word
  131. #define UDMA_CHCTL_DSTSIZE_32 0x20000000 // Word
  132. #define UDMA_CHCTL_SRCINC_M 0x0C000000 // Source Address Increment.
  133. #define UDMA_CHCTL_SRCINC_8 0x00000000 // Byte
  134. #define UDMA_CHCTL_SRCINC_16 0x04000000 // Half-word
  135. #define UDMA_CHCTL_SRCINC_32 0x08000000 // Word
  136. #define UDMA_CHCTL_SRCINC_NONE 0x0C000000 // No increment
  137. #define UDMA_CHCTL_SRCSIZE_M 0x03000000 // Source Data Size.
  138. #define UDMA_CHCTL_SRCSIZE_8 0x00000000 // Byte
  139. #define UDMA_CHCTL_SRCSIZE_16 0x01000000 // Half-word
  140. #define UDMA_CHCTL_SRCSIZE_32 0x02000000 // Word
  141. #define UDMA_CHCTL_ARBSIZE_M 0x0003C000 // Arbitration Size.
  142. #define UDMA_CHCTL_ARBSIZE_1 0x00000000 // 1 Transfer
  143. #define UDMA_CHCTL_ARBSIZE_2 0x00004000 // 2 Transfers
  144. #define UDMA_CHCTL_ARBSIZE_4 0x00008000 // 4 Transfers
  145. #define UDMA_CHCTL_ARBSIZE_8 0x0000C000 // 8 Transfers
  146. #define UDMA_CHCTL_ARBSIZE_16 0x00010000 // 16 Transfers
  147. #define UDMA_CHCTL_ARBSIZE_32 0x00014000 // 32 Transfers
  148. #define UDMA_CHCTL_ARBSIZE_64 0x00018000 // 64 Transfers
  149. #define UDMA_CHCTL_ARBSIZE_128 0x0001C000 // 128 Transfers
  150. #define UDMA_CHCTL_ARBSIZE_256 0x00020000 // 256 Transfers
  151. #define UDMA_CHCTL_ARBSIZE_512 0x00024000 // 512 Transfers
  152. #define UDMA_CHCTL_ARBSIZE_1024 0x00028000 // 1024 Transfers
  153. #define UDMA_CHCTL_XFERSIZE_M 0x00003FF0 // Transfer Size (minus 1).
  154. #define UDMA_CHCTL_NXTUSEBURST 0x00000008 // Next Useburst.
  155. #define UDMA_CHCTL_XFERMODE_M 0x00000007 // DMA Transfer Mode.
  156. #define UDMA_CHCTL_XFERMODE_STOP \
  157. 0x00000000 // Stop
  158. #define UDMA_CHCTL_XFERMODE_BASIC \
  159. 0x00000001 // Basic
  160. #define UDMA_CHCTL_XFERMODE_AUTO \
  161. 0x00000002 // Auto-Request
  162. #define UDMA_CHCTL_XFERMODE_PINGPONG \
  163. 0x00000003 // Ping-Pong
  164. #define UDMA_CHCTL_XFERMODE_MEM_SG \
  165. 0x00000004 // Memory Scatter-Gather
  166. #define UDMA_CHCTL_XFERMODE_MEM_SGA \
  167. 0x00000005 // Alternate Memory Scatter-Gather
  168. #define UDMA_CHCTL_XFERMODE_PER_SG \
  169. 0x00000006 // Peripheral Scatter-Gather
  170. #define UDMA_CHCTL_XFERMODE_PER_SGA \
  171. 0x00000007 // Alternate Peripheral
  172. // Scatter-Gather
  173. #define UDMA_CHCTL_XFERSIZE_S 4
  174. //*****************************************************************************
  175. //
  176. // The following are defines for the bit fields in the UDMA_ALTBASE register.
  177. //
  178. //*****************************************************************************
  179. #define UDMA_ALTBASE_ADDR_M 0xFFFFFFFF // Alternate Channel Address
  180. // Pointer.
  181. #define UDMA_ALTBASE_ADDR_S 0
  182. //*****************************************************************************
  183. //
  184. // The following are defines for the bit fields in the UDMA_WAITSTAT register.
  185. //
  186. //*****************************************************************************
  187. #define UDMA_WAITSTAT_WAITREQ_M 0xFFFFFFFF // Channel [n] Wait Status.
  188. //*****************************************************************************
  189. //
  190. // The following are defines for the bit fields in the UDMA_SWREQ register.
  191. //
  192. //*****************************************************************************
  193. #define UDMA_SWREQ_M 0xFFFFFFFF // Channel [n] Software Request.
  194. //*****************************************************************************
  195. //
  196. // The following are defines for the bit fields in the UDMA_USEBURSTSET
  197. // register.
  198. //
  199. //*****************************************************************************
  200. #define UDMA_USEBURSTSET_SET_M 0xFFFFFFFF // Channel [n] Useburst Set.
  201. //*****************************************************************************
  202. //
  203. // The following are defines for the bit fields in the UDMA_USEBURSTCLR
  204. // register.
  205. //
  206. //*****************************************************************************
  207. #define UDMA_USEBURSTCLR_CLR_M 0xFFFFFFFF // Channel [n] Useburst Clear.
  208. //*****************************************************************************
  209. //
  210. // The following are defines for the bit fields in the UDMA_REQMASKSET
  211. // register.
  212. //
  213. //*****************************************************************************
  214. #define UDMA_REQMASKSET_SET_M 0xFFFFFFFF // Channel [n] Request Mask Set.
  215. //*****************************************************************************
  216. //
  217. // The following are defines for the bit fields in the UDMA_REQMASKCLR
  218. // register.
  219. //
  220. //*****************************************************************************
  221. #define UDMA_REQMASKCLR_CLR_M 0xFFFFFFFF // Channel [n] Request Mask Clear.
  222. //*****************************************************************************
  223. //
  224. // The following are defines for the bit fields in the UDMA_ENASET register.
  225. //
  226. //*****************************************************************************
  227. #define UDMA_ENASET_SET_M 0xFFFFFFFF // Channel [n] Enable Set.
  228. //*****************************************************************************
  229. //
  230. // The following are defines for the bit fields in the UDMA_ENACLR register.
  231. //
  232. //*****************************************************************************
  233. #define UDMA_ENACLR_CLR_M 0xFFFFFFFF // Clear Channel [n] Enable.
  234. //*****************************************************************************
  235. //
  236. // The following are defines for the bit fields in the UDMA_ALTSET register.
  237. //
  238. //*****************************************************************************
  239. #define UDMA_ALTSET_SET_M 0xFFFFFFFF // Channel [n] Alternate Set.
  240. //*****************************************************************************
  241. //
  242. // The following are defines for the bit fields in the UDMA_ALTCLR register.
  243. //
  244. //*****************************************************************************
  245. #define UDMA_ALTCLR_CLR_M 0xFFFFFFFF // Channel [n] Alternate Clear.
  246. //*****************************************************************************
  247. //
  248. // The following are defines for the bit fields in the UDMA_PRIOSET register.
  249. //
  250. //*****************************************************************************
  251. #define UDMA_PRIOSET_SET_M 0xFFFFFFFF // Channel [n] Priority Set.
  252. //*****************************************************************************
  253. //
  254. // The following are defines for the bit fields in the UDMA_PRIOCLR register.
  255. //
  256. //*****************************************************************************
  257. #define UDMA_PRIOCLR_CLR_M 0xFFFFFFFF // Channel [n] Priority Clear.
  258. //*****************************************************************************
  259. //
  260. // The following are defines for the bit fields in the UDMA_ERRCLR register.
  261. //
  262. //*****************************************************************************
  263. #define UDMA_ERRCLR_ERRCLR 0x00000001 // DMA Bus Error Status.
  264. //*****************************************************************************
  265. //
  266. // The following are defines for the bit fields in the UDMA_CHALT register.
  267. //
  268. //*****************************************************************************
  269. #define UDMA_CHALT_M 0xFFFFFFFF // Channel [n] Alternate Assignment
  270. // Select.
  271. //*****************************************************************************
  272. //
  273. // The following are defines for the bit fields in the UDMA_CHIS register.
  274. //
  275. //*****************************************************************************
  276. #define UDMA_CHIS_M 0xFFFFFFFF // Channel [n] Interrupt Status.
  277. //*****************************************************************************
  278. //
  279. // The following definitions are deprecated.
  280. //
  281. //*****************************************************************************
  282. #ifndef DEPRECATED
  283. //*****************************************************************************
  284. //
  285. // The following are deprecated defines for the bit fields in the UDMA_ENASET
  286. // register.
  287. //
  288. //*****************************************************************************
  289. #define UDMA_ENASET_CHENSET_M 0xFFFFFFFF // Channel [n] Enable Set.
  290. #endif
  291. #endif // __HW_UDMA_H__