drv_gpio.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-07-29 KyleChan first version
  9. * 2022-01-19 Sherman add PIN2IRQX_TABLE
  10. */
  11. #include <drv_gpio.h>
  12. #ifdef RT_USING_PIN
  13. #define DBG_TAG "drv.gpio"
  14. #ifdef DRV_DEBUG
  15. #define DBG_LVL DBG_LOG
  16. #else
  17. #define DBG_LVL DBG_INFO
  18. #endif /* DRV_DEBUG */
  19. #ifdef R_ICU_H
  20. #include "gpio_cfg.h"
  21. static rt_base_t ra_pin_get_irqx(rt_uint32_t pin)
  22. {
  23. PIN2IRQX_TABLE(pin)
  24. }
  25. static struct rt_pin_irq_hdr pin_irq_hdr_tab[RA_IRQ_MAX] = {0};
  26. struct ra_pin_irq_map pin_irq_map[RA_IRQ_MAX] = {0};
  27. static void ra_irq_tab_init(void)
  28. {
  29. for (int i = 0; i < RA_IRQ_MAX; ++i)
  30. {
  31. pin_irq_hdr_tab[i].pin = -1;
  32. pin_irq_hdr_tab[i].mode = 0;
  33. pin_irq_hdr_tab[i].args = RT_NULL;
  34. pin_irq_hdr_tab[i].hdr = RT_NULL;
  35. }
  36. }
  37. static void ra_pin_map_init(void)
  38. {
  39. #ifdef VECTOR_NUMBER_ICU_IRQ0
  40. pin_irq_map[0].irq_ctrl = &g_external_irq0_ctrl;
  41. pin_irq_map[0].irq_cfg = &g_external_irq0_cfg;
  42. #endif
  43. #ifdef VECTOR_NUMBER_ICU_IRQ1
  44. pin_irq_map[1].irq_ctrl = &g_external_irq1_ctrl;
  45. pin_irq_map[1].irq_cfg = &g_external_irq1_cfg;
  46. #endif
  47. #ifdef VECTOR_NUMBER_ICU_IRQ2
  48. pin_irq_map[2].irq_ctrl = &g_external_irq2_ctrl;
  49. pin_irq_map[2].irq_cfg = &g_external_irq2_cfg;
  50. #endif
  51. #ifdef VECTOR_NUMBER_ICU_IRQ3
  52. pin_irq_map[3].irq_ctrl = &g_external_irq3_ctrl;
  53. pin_irq_map[3].irq_cfg = &g_external_irq3_cfg;
  54. #endif
  55. #ifdef VECTOR_NUMBER_ICU_IRQ4
  56. pin_irq_map[4].irq_ctrl = &g_external_irq4_ctrl;
  57. pin_irq_map[4].irq_cfg = &g_external_irq4_cfg;
  58. #endif
  59. #ifdef VECTOR_NUMBER_ICU_IRQ5
  60. pin_irq_map[5].irq_ctrl = &g_external_irq5_ctrl;
  61. pin_irq_map[5].irq_cfg = &g_external_irq5_cfg;
  62. #endif
  63. #ifdef VECTOR_NUMBER_ICU_IRQ6
  64. pin_irq_map[6].irq_ctrl = &g_external_irq6_ctrl;
  65. pin_irq_map[6].irq_cfg = &g_external_irq6_cfg;
  66. #endif
  67. #ifdef VECTOR_NUMBER_ICU_IRQ7
  68. pin_irq_map[7].irq_ctrl = &g_external_irq7_ctrl;
  69. pin_irq_map[7].irq_cfg = &g_external_irq7_cfg;
  70. #endif
  71. #ifdef VECTOR_NUMBER_ICU_IRQ8
  72. pin_irq_map[8].irq_ctrl = &g_external_irq8_ctrl;
  73. pin_irq_map[8].irq_cfg = &g_external_irq8_cfg;
  74. #endif
  75. #ifdef VECTOR_NUMBER_ICU_IRQ9
  76. pin_irq_map[9].irq_ctrl = &g_external_irq9_ctrl;
  77. pin_irq_map[9].irq_cfg = &g_external_irq9_cfg;
  78. #endif
  79. #ifdef VECTOR_NUMBER_ICU_IRQ10
  80. pin_irq_map[10].irq_ctrl = &g_external_irq10_ctrl;
  81. pin_irq_map[10].irq_cfg = &g_external_irq10_cfg;
  82. #endif
  83. #ifdef VECTOR_NUMBER_ICU_IRQ11
  84. pin_irq_map[11].irq_ctrl = &g_external_irq11_ctrl;
  85. pin_irq_map[11].irq_cfg = &g_external_irq11_cfg;
  86. #endif
  87. #ifdef VECTOR_NUMBER_ICU_IRQ12
  88. pin_irq_map[12].irq_ctrl = &g_external_irq12_ctrl;
  89. pin_irq_map[12].irq_cfg = &g_external_irq12_cfg;
  90. #endif
  91. #ifdef VECTOR_NUMBER_ICU_IRQ13
  92. pin_irq_map[13].irq_ctrl = &g_external_irq13_ctrl;
  93. pin_irq_map[13].irq_cfg = &g_external_irq13_cfg;
  94. #endif
  95. #ifdef VECTOR_NUMBER_ICU_IRQ14
  96. pin_irq_map[14].irq_ctrl = &g_external_irq14_ctrl;
  97. pin_irq_map[14].irq_cfg = &g_external_irq14_cfg;
  98. #endif
  99. #ifdef VECTOR_NUMBER_ICU_IRQ15
  100. pin_irq_map[15].irq_ctrl = &g_external_irq15_ctrl;
  101. pin_irq_map[15].irq_cfg = &g_external_irq15_cfg;
  102. #endif
  103. }
  104. #endif /* R_ICU_H */
  105. static void ra_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  106. {
  107. fsp_err_t err;
  108. switch (mode)
  109. {
  110. case PIN_MODE_OUTPUT:
  111. err = R_IOPORT_PinCfg(&g_ioport_ctrl, pin, BSP_IO_DIRECTION_OUTPUT);
  112. if (err != FSP_SUCCESS)
  113. {
  114. LOG_E("PIN_MODE_OUTPUT configuration failed");
  115. return;
  116. }
  117. break;
  118. case PIN_MODE_INPUT:
  119. err = R_IOPORT_PinCfg(&g_ioport_ctrl, pin, BSP_IO_DIRECTION_INPUT);
  120. if (err != FSP_SUCCESS)
  121. {
  122. LOG_E("PIN_MODE_INPUT configuration failed");
  123. return;
  124. }
  125. break;
  126. case PIN_MODE_OUTPUT_OD:
  127. err = R_IOPORT_PinCfg(&g_ioport_ctrl, pin, IOPORT_CFG_NMOS_ENABLE);
  128. if (err != FSP_SUCCESS)
  129. {
  130. LOG_E("PIN_MODE_OUTPUT_OD configuration failed");
  131. return;
  132. }
  133. break;
  134. }
  135. }
  136. static void ra_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  137. {
  138. bsp_io_level_t level = BSP_IO_LEVEL_HIGH;
  139. if (value != level)
  140. {
  141. level = BSP_IO_LEVEL_LOW;
  142. }
  143. R_BSP_PinAccessEnable();
  144. R_BSP_PinWrite(pin, level);
  145. R_BSP_PinAccessDisable();
  146. }
  147. static rt_ssize_t ra_pin_read(rt_device_t dev, rt_base_t pin)
  148. {
  149. if ((pin > RA_MAX_PIN_VALUE) || (pin < RA_MIN_PIN_VALUE))
  150. {
  151. return -RT_EINVAL;
  152. }
  153. return R_BSP_PinRead(pin);
  154. }
  155. static rt_err_t ra_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  156. {
  157. #ifdef R_ICU_H
  158. rt_err_t err;
  159. rt_int32_t irqx = ra_pin_get_irqx(pin);
  160. if (PIN_IRQ_ENABLE == enabled)
  161. {
  162. if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
  163. {
  164. err = R_ICU_ExternalIrqOpen((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl,
  165. (external_irq_cfg_t const * const)pin_irq_map[irqx].irq_cfg);
  166. /* Handle error */
  167. if (FSP_SUCCESS != err)
  168. {
  169. /* ICU Open failure message */
  170. LOG_E("\r\n**R_ICU_ExternalIrqOpen API FAILED**\r\n");
  171. return -RT_ERROR;
  172. }
  173. err = R_ICU_ExternalIrqEnable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  174. /* Handle error */
  175. if (FSP_SUCCESS != err)
  176. {
  177. /* ICU Enable failure message */
  178. LOG_E("\r\n**R_ICU_ExternalIrqEnable API FAILED**\r\n");
  179. return -RT_ERROR;
  180. }
  181. }
  182. }
  183. else if (PIN_IRQ_DISABLE == enabled)
  184. {
  185. err = R_ICU_ExternalIrqDisable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  186. if (FSP_SUCCESS != err)
  187. {
  188. /* ICU Disable failure message */
  189. LOG_E("\r\n**R_ICU_ExternalIrqDisable API FAILED**\r\n");
  190. return -RT_ERROR;
  191. }
  192. err = R_ICU_ExternalIrqClose((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  193. if (FSP_SUCCESS != err)
  194. {
  195. /* ICU Close failure message */
  196. LOG_E("\r\n**R_ICU_ExternalIrqClose API FAILED**\r\n");
  197. return -RT_ERROR;
  198. }
  199. }
  200. return RT_EOK;
  201. #else
  202. return -RT_ERROR;
  203. #endif
  204. }
  205. static rt_err_t ra_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  206. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  207. {
  208. #ifdef R_ICU_H
  209. rt_int32_t irqx = ra_pin_get_irqx(pin);
  210. if (0 <= irqx && irqx < (sizeof(pin_irq_map) / sizeof(pin_irq_map[0])))
  211. {
  212. int level = rt_hw_interrupt_disable();
  213. if (pin_irq_hdr_tab[irqx].pin == irqx &&
  214. pin_irq_hdr_tab[irqx].hdr == hdr &&
  215. pin_irq_hdr_tab[irqx].mode == mode &&
  216. pin_irq_hdr_tab[irqx].args == args)
  217. {
  218. rt_hw_interrupt_enable(level);
  219. return RT_EOK;
  220. }
  221. if (pin_irq_hdr_tab[irqx].pin != -1)
  222. {
  223. rt_hw_interrupt_enable(level);
  224. return -RT_EBUSY;
  225. }
  226. pin_irq_hdr_tab[irqx].pin = irqx;
  227. pin_irq_hdr_tab[irqx].hdr = hdr;
  228. pin_irq_hdr_tab[irqx].mode = mode;
  229. pin_irq_hdr_tab[irqx].args = args;
  230. rt_hw_interrupt_enable(level);
  231. }
  232. else return -RT_ERROR;
  233. return RT_EOK;
  234. #else
  235. return -RT_ERROR;
  236. #endif
  237. }
  238. static rt_err_t ra_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  239. {
  240. #ifdef R_ICU_H
  241. rt_int32_t irqx = ra_pin_get_irqx(pin);
  242. if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
  243. {
  244. int level = rt_hw_interrupt_disable();
  245. if (pin_irq_hdr_tab[irqx].pin == -1)
  246. {
  247. rt_hw_interrupt_enable(level);
  248. return RT_EOK;
  249. }
  250. pin_irq_hdr_tab[irqx].pin = -1;
  251. pin_irq_hdr_tab[irqx].hdr = RT_NULL;
  252. pin_irq_hdr_tab[irqx].mode = 0;
  253. pin_irq_hdr_tab[irqx].args = RT_NULL;
  254. rt_hw_interrupt_enable(level);
  255. }
  256. else
  257. {
  258. return -RT_ERROR;
  259. }
  260. return RT_EOK;
  261. #else
  262. return -RT_ERROR;
  263. #endif
  264. }
  265. static rt_base_t ra_pin_get(const char *name)
  266. {
  267. int pin_number = -1, port = -1, pin = -1;
  268. if (rt_strlen(name) != 4)
  269. return -1;
  270. if ((name[0] == 'P') || (name[0] == 'p'))
  271. {
  272. if ('0' <= (int)name[1] && (int)name[1] <= '9')
  273. {
  274. port = ((int)name[1] - 48) * 16 * 16;
  275. if ('0' <= (int)name[2] && (int)name[2] <= '9')
  276. {
  277. if ('0' <= (int)name[3] && (int)name[3] <= '9')
  278. {
  279. pin = ((int)name[2] - 48) * 10;
  280. pin += (int)name[3] - 48;
  281. pin_number = port + pin;
  282. }
  283. else return -1;
  284. }
  285. else return -1;
  286. }
  287. else return -1;
  288. }
  289. return pin_number;
  290. }
  291. const static struct rt_pin_ops _ra_pin_ops =
  292. {
  293. .pin_mode = ra_pin_mode,
  294. .pin_write = ra_pin_write,
  295. .pin_read = ra_pin_read,
  296. .pin_attach_irq = ra_pin_attach_irq,
  297. .pin_detach_irq = ra_pin_dettach_irq,
  298. .pin_irq_enable = ra_pin_irq_enable,
  299. .pin_get = ra_pin_get,
  300. };
  301. int rt_hw_pin_init(void)
  302. {
  303. #ifdef R_ICU_H
  304. ra_irq_tab_init();
  305. ra_pin_map_init();
  306. #endif
  307. fsp_err_t err;
  308. /* Initialize the IOPORT module and configure the pins */
  309. err = R_IOPORT_Open(&g_ioport_ctrl, &g_bsp_pin_cfg);
  310. if (err != FSP_SUCCESS)
  311. {
  312. LOG_E("GPIO open failed");
  313. return -1;
  314. }
  315. return rt_device_pin_register("pin", &_ra_pin_ops, RT_NULL);
  316. }
  317. #ifdef R_ICU_H
  318. void irq_callback(external_irq_callback_args_t *p_args)
  319. {
  320. rt_interrupt_enter();
  321. if (p_args->channel == pin_irq_hdr_tab[p_args->channel].pin)
  322. {
  323. pin_irq_hdr_tab[p_args->channel].hdr(pin_irq_hdr_tab[p_args->channel].args);
  324. }
  325. rt_interrupt_leave();
  326. };
  327. #endif /* R_ICU_H */
  328. #endif /* RT_USING_PIN */