start_gcc.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 /* when I bit is set, IRQ is disabled */
  21. .equ F_Bit, 0x40 /* when F bit is set, FIQ is disabled */
  22. #ifdef RT_USING_USERSPACE
  23. .data
  24. .align 14
  25. init_mtbl:
  26. .space 16*1024
  27. #endif
  28. .text
  29. /* reset entry */
  30. .globl _reset
  31. _reset:
  32. #ifdef ARCH_ARMV8
  33. /* Check for HYP mode */
  34. mrs r0, cpsr_all
  35. and r0, r0, #0x1F
  36. mov r8, #0x1A
  37. cmp r0, r8
  38. beq overHyped
  39. b continue
  40. overHyped: /* Get out of HYP mode */
  41. adr r1, continue
  42. msr ELR_hyp, r1
  43. mrs r1, cpsr_all
  44. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  45. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  46. msr SPSR_hyp, r1
  47. eret
  48. continue:
  49. #endif
  50. #ifdef SOC_BCM283x
  51. /* Suspend the other cpu cores */
  52. mrc p15, 0, r0, c0, c0, 5
  53. ands r0, #3
  54. bne _halt
  55. /* Disable IRQ & FIQ */
  56. cpsid if
  57. /* Check for HYP mode */
  58. mrs r0, cpsr_all
  59. and r0, r0, #0x1F
  60. mov r8, #0x1A
  61. cmp r0, r8
  62. beq overHyped
  63. b continue
  64. overHyped: /* Get out of HYP mode */
  65. adr r1, continue
  66. msr ELR_hyp, r1
  67. mrs r1, cpsr_all
  68. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  69. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  70. msr SPSR_hyp, r1
  71. eret
  72. continue:
  73. /* set the cpu to SVC32 mode and disable interrupt */
  74. mrs r0, cpsr
  75. bic r0, r0, #0x1f
  76. orr r0, r0, #0x13
  77. msr cpsr_c, r0
  78. #endif
  79. /* invalid tlb before enable mmu */
  80. mrc p15, 0, r0, c1, c0, 0
  81. bic r0, #1
  82. mcr p15, 0, r0, c1, c0, 0
  83. dsb
  84. isb
  85. mov r0, #0
  86. mcr p15, 0, r0, c8, c7, 0
  87. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  88. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  89. dsb
  90. isb
  91. #ifdef RT_USING_USERSPACE
  92. ldr r5, =PV_OFFSET
  93. mov r7, #0x100000
  94. sub r7, #1
  95. mvn r8, r7
  96. ldr r9, =KERNEL_VADDR_START
  97. ldr r6, =__bss_end
  98. add r6, r7
  99. and r6, r8 /* r6 end vaddr align up to 1M */
  100. sub r6, r9 /* r6 is size */
  101. ldr sp, =svc_stack_n_limit
  102. add sp, r5 /* use paddr */
  103. ldr r0, =init_mtbl
  104. add r0, r5
  105. mov r1, r6
  106. mov r2, r5
  107. bl init_mm_setup
  108. ldr lr, =after_enable_mmu
  109. ldr r0, =init_mtbl
  110. add r0, r5
  111. b enable_mmu
  112. after_enable_mmu:
  113. #endif
  114. #ifndef SOC_BCM283x
  115. /* set the cpu to SVC32 mode and disable interrupt */
  116. cps #Mode_SVC
  117. #endif
  118. #ifdef RT_USING_FPU
  119. mov r4, #0xfffffff
  120. mcr p15, 0, r4, c1, c0, 2
  121. #endif
  122. /* disable the data alignment check */
  123. mrc p15, 0, r1, c1, c0, 0
  124. bic r1, #(1<<1)
  125. mcr p15, 0, r1, c1, c0, 0
  126. /* enable I cache + branch prediction */
  127. mrc p15, 0, r0, c1, c0, 0
  128. orr r0, r0, #(1<<12)
  129. orr r0, r0, #(1<<11)
  130. mcr p15, 0, r0, c1, c0, 0
  131. /* setup stack */
  132. bl stack_setup
  133. /* clear .bss */
  134. mov r0,#0 /* get a zero */
  135. ldr r1,=__bss_start /* bss start */
  136. ldr r2,=__bss_end /* bss end */
  137. bss_loop:
  138. cmp r1,r2 /* check if data to clear */
  139. strlo r0,[r1],#4 /* clear 4 bytes */
  140. blo bss_loop /* loop until done */
  141. #ifdef RT_USING_SMP
  142. mrc p15, 0, r1, c1, c0, 1
  143. mov r0, #(1<<6)
  144. orr r1, r0
  145. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  146. #endif
  147. /* initialize the mmu table and enable mmu */
  148. ldr r0, =platform_mem_desc
  149. ldr r1, =platform_mem_desc_size
  150. ldr r1, [r1]
  151. bl rt_hw_init_mmu_table
  152. #ifdef RT_USING_USERSPACE
  153. ldr r0, =MMUTable /* vaddr */
  154. add r0, r5 /* to paddr */
  155. bl rt_hw_mmu_switch
  156. #else
  157. bl rt_hw_mmu_init
  158. #endif
  159. /* start RT-Thread Kernel */
  160. ldr pc, _rtthread_startup
  161. _rtthread_startup:
  162. .word rtthread_startup
  163. stack_setup:
  164. #ifdef RT_USING_SMP
  165. /* cpu id */
  166. mrc p15, 0, r0, c0, c0, 5
  167. and r0, r0, #0xf
  168. add r0, r0, #1
  169. #else
  170. mov r0, #1
  171. #endif
  172. cps #Mode_UND
  173. ldr r1, =und_stack_n
  174. add sp, r1, r0, asl #12
  175. cps #Mode_IRQ
  176. ldr r1, =irq_stack_n
  177. add sp, r1, r0, asl #12
  178. cps #Mode_FIQ
  179. ldr r1, =irq_stack_n
  180. add sp, r1, r0, asl #12
  181. cps #Mode_ABT
  182. ldr r1, =abt_stack_n
  183. add sp, r1, r0, asl #12
  184. cps #Mode_SVC
  185. ldr r1, =svc_stack_n
  186. add sp, r1, r0, asl #12
  187. bx lr
  188. #ifdef RT_USING_USERSPACE
  189. .align 2
  190. .global enable_mmu
  191. enable_mmu:
  192. orr r0, #0x18
  193. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  194. mov r0, #(1 << 5) /* PD1=1 */
  195. mcr p15, 0, r0, c2, c0, 2 /* ttbcr */
  196. mov r0, #1
  197. mcr p15, 0, r0, c3, c0, 0 /* dacr */
  198. /* invalid tlb before enable mmu */
  199. mov r0, #0
  200. mcr p15, 0, r0, c8, c7, 0
  201. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  202. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  203. mrc p15, 0, r0, c1, c0, 0
  204. orr r0, #((1 << 12) | (1 << 11)) /* instruction cache, branch prediction */
  205. orr r0, #((1 << 2) | (1 << 0)) /* data cache, mmu enable */
  206. mcr p15, 0, r0, c1, c0, 0
  207. dsb
  208. isb
  209. mov pc, lr
  210. .global rt_hw_set_process_id
  211. rt_hw_set_process_id:
  212. LSL r0, r0, #8
  213. MCR p15, 0, r0, c13, c0, 1
  214. mov pc, lr
  215. .global rt_hw_mmu_switch
  216. rt_hw_mmu_switch:
  217. mov r3, #0
  218. mcr p15, 0, r3, c13, c0, 1 /* set contextid = 0, for synchronization*/
  219. isb
  220. orr r0, #0x18
  221. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  222. isb
  223. mov r1, r1, LSL #0x8
  224. and r2, r2, #0xff
  225. orr r1, r1, r2 /* contextid.PROCID = pid, contextid.ASID = asid*/
  226. mcr p15, 0, r1, c13, c0, 1 /* set contextid = r1*/
  227. isb
  228. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  229. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  230. dsb
  231. isb
  232. mov pc, lr
  233. .global rt_hw_mmu_tbl_get
  234. rt_hw_mmu_tbl_get:
  235. mrc p15, 0, r0, c2, c0, 0 /* ttbr0 */
  236. bic r0, #0x18
  237. mov pc, lr
  238. #endif
  239. _halt:
  240. wfe
  241. b _halt
  242. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  243. .section .text.isr, "ax"
  244. .align 5
  245. .globl vector_fiq
  246. vector_fiq:
  247. stmfd sp!,{r0-r7,lr}
  248. bl rt_hw_trap_fiq
  249. ldmfd sp!,{r0-r7,lr}
  250. subs pc, lr, #4
  251. .globl rt_interrupt_enter
  252. .globl rt_interrupt_leave
  253. .globl rt_thread_switch_interrupt_flag
  254. .globl rt_interrupt_from_thread
  255. .globl rt_interrupt_to_thread
  256. .globl rt_current_thread
  257. .globl vmm_thread
  258. .globl vmm_virq_check
  259. .align 5
  260. .globl vector_irq
  261. vector_irq:
  262. #ifdef RT_USING_SMP
  263. clrex
  264. stmfd sp!, {r0, r1}
  265. cps #Mode_SVC
  266. mov r0, sp /* svc_sp */
  267. mov r1, lr /* svc_lr */
  268. cps #Mode_IRQ
  269. sub lr, #4
  270. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  271. stmfd r0!, {r2 - r12}
  272. ldmfd sp!, {r1, r2} /* original r0, r1 */
  273. stmfd r0!, {r1 - r2}
  274. mrs r1, spsr /* original mode */
  275. stmfd r0!, {r1}
  276. #ifdef RT_USING_LWP
  277. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  278. sub r0, #8
  279. #endif
  280. #ifdef RT_USING_FPU
  281. /* fpu context */
  282. vmrs r6, fpexc
  283. tst r6, #(1<<30)
  284. beq 1f
  285. vstmdb r0!, {d0-d15}
  286. vstmdb r0!, {d16-d31}
  287. vmrs r5, fpscr
  288. stmfd r0!, {r5}
  289. 1:
  290. stmfd r0!, {r6}
  291. #endif
  292. /* now irq stack is clean */
  293. /* r0 is task svc_sp */
  294. /* backup r0 -> r8 */
  295. mov r8, r0
  296. cps #Mode_SVC
  297. mov sp, r8
  298. bl rt_interrupt_enter
  299. bl rt_hw_trap_irq
  300. bl rt_interrupt_leave
  301. mov r0, r8
  302. bl rt_scheduler_do_irq_switch
  303. b rt_hw_context_switch_exit
  304. #else
  305. stmfd sp!, {r0-r12,lr}
  306. bl rt_interrupt_enter
  307. bl rt_hw_trap_irq
  308. bl rt_interrupt_leave
  309. /* if rt_thread_switch_interrupt_flag set, jump to
  310. * rt_hw_context_switch_interrupt_do and don't return */
  311. ldr r0, =rt_thread_switch_interrupt_flag
  312. ldr r1, [r0]
  313. cmp r1, #1
  314. beq rt_hw_context_switch_interrupt_do
  315. #ifdef RT_USING_LWP
  316. ldmfd sp!, {r0-r12,lr}
  317. cps #Mode_SVC
  318. push {r0-r12}
  319. mov r7, lr
  320. cps #Mode_IRQ
  321. mrs r4, spsr
  322. sub r5, lr, #4
  323. cps #Mode_SVC
  324. and r6, r4, #0x1f
  325. cmp r6, #0x10
  326. bne 1f
  327. msr spsr_csxf, r4
  328. mov lr, r5
  329. pop {r0-r12}
  330. b arch_ret_to_user
  331. 1:
  332. mov lr, r7
  333. cps #Mode_IRQ
  334. msr spsr_csxf, r4
  335. mov lr, r5
  336. cps #Mode_SVC
  337. pop {r0-r12}
  338. cps #Mode_IRQ
  339. movs pc, lr
  340. #else
  341. ldmfd sp!, {r0-r12,lr}
  342. subs pc, lr, #4
  343. #endif
  344. rt_hw_context_switch_interrupt_do:
  345. mov r1, #0 /* clear flag */
  346. str r1, [r0]
  347. mov r1, sp /* r1 point to {r0-r3} in stack */
  348. add sp, sp, #4*4
  349. ldmfd sp!, {r4-r12,lr} /* reload saved registers */
  350. mrs r0, spsr /* get cpsr of interrupt thread */
  351. sub r2, lr, #4 /* save old task's pc to r2 */
  352. /* Switch to SVC mode with no interrupt. If the usr mode guest is
  353. * interrupted, this will just switch to the stack of kernel space.
  354. * save the registers in kernel space won't trigger data abort. */
  355. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  356. stmfd sp!, {r2} /* push old task's pc */
  357. stmfd sp!, {r4-r12,lr} /* push old task's lr,r12-r4 */
  358. ldmfd r1, {r1-r4} /* restore r0-r3 of the interrupt thread */
  359. stmfd sp!, {r1-r4} /* push old task's r0-r3 */
  360. stmfd sp!, {r0} /* push old task's cpsr */
  361. #ifdef RT_USING_LWP
  362. stmfd sp, {r13, r14}^ /*push usr_sp, usr_lr */
  363. sub sp, #8
  364. #endif
  365. #ifdef RT_USING_FPU
  366. /* fpu context */
  367. vmrs r6, fpexc
  368. tst r6, #(1<<30)
  369. beq 1f
  370. vstmdb sp!, {d0-d15}
  371. vstmdb sp!, {d16-d31}
  372. vmrs r5, fpscr
  373. stmfd sp!, {r5}
  374. 1:
  375. stmfd sp!, {r6}
  376. #endif
  377. ldr r4, =rt_interrupt_from_thread
  378. ldr r5, [r4]
  379. str sp, [r5] /* store sp in preempted tasks's TCB */
  380. ldr r6, =rt_interrupt_to_thread
  381. ldr r6, [r6]
  382. ldr sp, [r6] /* get new task's stack pointer */
  383. bl rt_thread_self
  384. #ifdef RT_USING_USERSPACE
  385. mov r4, r0
  386. bl lwp_mmu_switch
  387. mov r0, r4
  388. bl lwp_user_setting_restore
  389. #endif
  390. #ifdef RT_USING_FPU
  391. /* fpu context */
  392. ldmfd sp!, {r6}
  393. vmsr fpexc, r6
  394. tst r6, #(1<<30)
  395. beq 1f
  396. ldmfd sp!, {r5}
  397. vmsr fpscr, r5
  398. vldmia sp!, {d16-d31}
  399. vldmia sp!, {d0-d15}
  400. 1:
  401. #endif
  402. #ifdef RT_USING_LWP
  403. ldmfd sp, {r13, r14}^ /*pop usr_sp, usr_lr */
  404. add sp, #8
  405. #endif
  406. ldmfd sp!, {r4} /* pop new task's cpsr to spsr */
  407. msr spsr_cxsf, r4
  408. #ifdef RT_USING_LWP
  409. and r4, #0x1f
  410. cmp r4, #0x10
  411. bne 1f
  412. ldmfd sp!, {r0-r12,lr}
  413. ldmfd sp!, {lr}
  414. b arch_ret_to_user
  415. 1:
  416. #endif
  417. /* pop new task's r0-r12,lr & pc, copy spsr to cpsr */
  418. ldmfd sp!, {r0-r12,lr,pc}^
  419. #endif
  420. .macro push_svc_reg
  421. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  422. stmia sp, {r0 - r12} /* Calling r0-r12 */
  423. mov r0, sp
  424. add sp, sp, #17 * 4
  425. mrs r6, spsr /* Save CPSR */
  426. str lr, [r0, #15*4] /* Push PC */
  427. str r6, [r0, #16*4] /* Push CPSR */
  428. and r1, r6, #0x1f
  429. cmp r1, #0x10
  430. cps #Mode_SYS
  431. streq sp, [r0, #13*4] /* Save calling SP */
  432. streq lr, [r0, #14*4] /* Save calling PC */
  433. cps #Mode_SVC
  434. strne sp, [r0, #13*4] /* Save calling SP */
  435. strne lr, [r0, #14*4] /* Save calling PC */
  436. .endm
  437. .align 5
  438. .weak vector_swi
  439. vector_swi:
  440. push_svc_reg
  441. bl rt_hw_trap_swi
  442. b .
  443. .align 5
  444. .globl vector_undef
  445. vector_undef:
  446. push_svc_reg
  447. bl rt_hw_trap_undef
  448. cps #Mode_UND
  449. #ifdef RT_USING_FPU
  450. sub sp, sp, #17 * 4
  451. ldr lr, [sp, #15*4]
  452. ldmia sp, {r0 - r12}
  453. add sp, sp, #17 * 4
  454. movs pc, lr
  455. #endif
  456. b .
  457. .align 5
  458. .globl vector_pabt
  459. vector_pabt:
  460. push_svc_reg
  461. #ifdef RT_USING_USERSPACE
  462. /* cp Mode_ABT stack to SVC */
  463. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  464. mov lr, r0
  465. ldmia lr, {r0 - r12}
  466. stmia sp, {r0 - r12}
  467. add r1, lr, #13 * 4
  468. add r2, sp, #13 * 4
  469. ldmia r1, {r4 - r7}
  470. stmia r2, {r4 - r7}
  471. mov r0, sp
  472. bl rt_hw_trap_pabt
  473. /* return to user */
  474. ldr lr, [sp, #16*4] /* orign spsr */
  475. msr spsr_cxsf, lr
  476. ldr lr, [sp, #15*4] /* orign pc */
  477. ldmia sp, {r0 - r12}
  478. add sp, #17 * 4
  479. b arch_ret_to_user
  480. #else
  481. bl rt_hw_trap_pabt
  482. b .
  483. #endif
  484. .align 5
  485. .globl vector_dabt
  486. vector_dabt:
  487. push_svc_reg
  488. #ifdef RT_USING_USERSPACE
  489. /* cp Mode_ABT stack to SVC */
  490. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  491. mov lr, r0
  492. ldmia lr, {r0 - r12}
  493. stmia sp, {r0 - r12}
  494. add r1, lr, #13 * 4
  495. add r2, sp, #13 * 4
  496. ldmia r1, {r4 - r7}
  497. stmia r2, {r4 - r7}
  498. mov r0, sp
  499. bl rt_hw_trap_dabt
  500. /* return to user */
  501. ldr lr, [sp, #16*4] /* orign spsr */
  502. msr spsr_cxsf, lr
  503. ldr lr, [sp, #15*4] /* orign pc */
  504. ldmia sp, {r0 - r12}
  505. add sp, #17 * 4
  506. b arch_ret_to_user
  507. #else
  508. bl rt_hw_trap_dabt
  509. b .
  510. #endif
  511. .align 5
  512. .globl vector_resv
  513. vector_resv:
  514. push_svc_reg
  515. bl rt_hw_trap_resv
  516. b .
  517. #ifdef RT_USING_SMP
  518. .global rt_hw_clz
  519. rt_hw_clz:
  520. clz r0, r0
  521. bx lr
  522. .global rt_secondary_cpu_entry
  523. rt_secondary_cpu_entry:
  524. #ifdef RT_USING_USERSPACE
  525. ldr r5, =PV_OFFSET
  526. ldr lr, =after_enable_mmu_n
  527. ldr r0, =init_mtbl
  528. add r0, r5
  529. b enable_mmu
  530. after_enable_mmu_n:
  531. ldr r0, =MMUTable
  532. add r0, r5
  533. bl rt_hw_mmu_switch
  534. #endif
  535. #ifdef RT_USING_FPU
  536. mov r4, #0xfffffff
  537. mcr p15, 0, r4, c1, c0, 2
  538. #endif
  539. mrc p15, 0, r1, c1, c0, 1
  540. mov r0, #(1<<6)
  541. orr r1, r0
  542. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  543. mrc p15, 0, r0, c1, c0, 0
  544. bic r0, #(1<<13)
  545. mcr p15, 0, r0, c1, c0, 0
  546. bl stack_setup
  547. /* initialize the mmu table and enable mmu */
  548. #ifndef RT_USING_USERSPACE
  549. bl rt_hw_mmu_init
  550. #endif
  551. b rt_hw_secondary_cpu_bsp_start
  552. #endif
  553. #ifndef RT_CPUS_NR
  554. #define RT_CPUS_NR 1
  555. #endif
  556. .bss
  557. .align 3 /* align to 2~3=8 */
  558. svc_stack_n:
  559. .space (RT_CPUS_NR << 12)
  560. svc_stack_n_limit:
  561. irq_stack_n:
  562. .space (RT_CPUS_NR << 12)
  563. und_stack_n:
  564. .space (RT_CPUS_NR << 12)
  565. abt_stack_n:
  566. .space (RT_CPUS_NR << 12)