at32f425_ertc.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /**
  2. **************************************************************************
  3. * @file at32f425_ertc.h
  4. * @brief at32f425 ertc header file
  5. **************************************************************************
  6. * Copyright notice & Disclaimer
  7. *
  8. * The software Board Support Package (BSP) that is made available to
  9. * download from Artery official website is the copyrighted work of Artery.
  10. * Artery authorizes customers to use, copy, and distribute the BSP
  11. * software and its related documentation for the purpose of design and
  12. * development in conjunction with Artery microcontrollers. Use of the
  13. * software is governed by this copyright notice and the following disclaimer.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ON "AS IS" BASIS WITHOUT WARRANTIES,
  16. * GUARANTEES OR REPRESENTATIONS OF ANY KIND. ARTERY EXPRESSLY DISCLAIMS,
  17. * TO THE FULLEST EXTENT PERMITTED BY LAW, ALL EXPRESS, IMPLIED OR
  18. * STATUTORY OR OTHER WARRANTIES, GUARANTEES OR REPRESENTATIONS,
  19. * INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT.
  21. *
  22. **************************************************************************
  23. */
  24. /* Define to prevent recursive inclusion -------------------------------------*/
  25. #ifndef __AT32F425_ERTC_H
  26. #define __AT32F425_ERTC_H
  27. #ifdef __cplusplus
  28. extern "C" {
  29. #endif
  30. /* Includes ------------------------------------------------------------------*/
  31. #include "at32f425.h"
  32. /** @addtogroup AT32F425_periph_driver
  33. * @{
  34. */
  35. /** @addtogroup ERTC
  36. * @{
  37. */
  38. /** @defgroup ERTC_interrupts_definition
  39. * @brief ertc interrupt
  40. * @{
  41. */
  42. #define ERTC_TP_INT ((uint32_t)0x00000004) /*!< ertc tamper interrupt */
  43. #define ERTC_ALA_INT ((uint32_t)0x00001000) /*!< ertc alarm a interrupt */
  44. #define ERTC_WAT_INT ((uint32_t)0x00004000) /*!< ertc wakeup timer interrupt */
  45. #define ERTC_TS_INT ((uint32_t)0x00008000) /*!< ertc timestamp interrupt */
  46. /**
  47. * @}
  48. */
  49. /** @defgroup ERTC_flags_definition
  50. * @brief ertc flag
  51. * @{
  52. */
  53. #define ERTC_ALAWF_FLAG ((uint32_t)0x00000001) /*!< ertc alarm a register allows write flag */
  54. #define ERTC_WATWF_FLAG ((uint32_t)0x00000004) /*!< ertc wakeup timer register allows write flag */
  55. #define ERTC_TADJF_FLAG ((uint32_t)0x00000008) /*!< ertc time adjustment flag */
  56. #define ERTC_INITF_FLAG ((uint32_t)0x00000010) /*!< ertc calendar initialization flag */
  57. #define ERTC_UPDF_FLAG ((uint32_t)0x00000020) /*!< ertc calendar update flag */
  58. #define ERTC_IMF_FLAG ((uint32_t)0x00000040) /*!< ertc enter initialization mode flag */
  59. #define ERTC_ALAF_FLAG ((uint32_t)0x00000100) /*!< ertc alarm clock a flag */
  60. #define ERTC_WATF_FLAG ((uint32_t)0x00000400) /*!< ertc wakeup timer flag */
  61. #define ERTC_TSF_FLAG ((uint32_t)0x00000800) /*!< ertc timestamp flag */
  62. #define ERTC_TSOF_FLAG ((uint32_t)0x00001000) /*!< ertc timestamp overflow flag */
  63. #define ERTC_TP1F_FLAG ((uint32_t)0x00002000) /*!< ertc tamper detection 1 flag */
  64. #define ERTC_CALUPDF_FLAG ((uint32_t)0x00010000) /*!< ertc calibration value update completed flag */
  65. /**
  66. * @brief ertc alarm mask
  67. */
  68. #define ERTC_ALARM_MASK_NONE ((uint32_t)0x00000000) /*!< ertc alarm match all */
  69. #define ERTC_ALARM_MASK_SEC ((uint32_t)0x00000080) /*!< ertc alarm don't match seconds */
  70. #define ERTC_ALARM_MASK_MIN ((uint32_t)0x00008000) /*!< ertc alarm don't match minute */
  71. #define ERTC_ALARM_MASK_HOUR ((uint32_t)0x00800000) /*!< ertc alarm don't match hour */
  72. #define ERTC_ALARM_MASK_DATE_WEEK ((uint32_t)0x80000000) /*!< ertc alarm don't match date or week */
  73. #define ERTC_ALARM_MASK_ALL ((uint32_t)0x80808080) /*!< ertc alarm don't match all */
  74. /**
  75. * @brief compatible with older versions
  76. */
  77. #define ERTC_WAT_CLK_CK_A_16BITS ERTC_WAT_CLK_CK_B_16BITS
  78. #define ERTC_WAT_CLK_CK_A_17BITS ERTC_WAT_CLK_CK_B_17BITS
  79. /**
  80. * @}
  81. */
  82. /** @defgroup ERTC_exported_types
  83. * @{
  84. */
  85. /**
  86. * @brief ertc hour mode
  87. */
  88. typedef enum
  89. {
  90. ERTC_HOUR_MODE_24 = 0x00, /*!< 24-hour format */
  91. ERTC_HOUR_MODE_12 = 0x01 /*!< 12-hour format */
  92. } ertc_hour_mode_set_type;
  93. /**
  94. * @brief ertc 12-hour format am/pm
  95. */
  96. typedef enum
  97. {
  98. ERTC_24H = 0x00, /*!< 24-hour format */
  99. ERTC_AM = 0x00, /*!< 12-hour format, ante meridiem */
  100. ERTC_PM = 0x01 /*!< 12-hour format, meridiem */
  101. } ertc_am_pm_type;
  102. /**
  103. * @brief ertc week or date select
  104. */
  105. typedef enum
  106. {
  107. ERTC_SLECT_DATE = 0x00, /*!< slect date mode */
  108. ERTC_SLECT_WEEK = 0x01 /*!< slect week mode */
  109. } ertc_week_date_select_type;
  110. /**
  111. * @brief ertc alarm x select
  112. */
  113. typedef enum
  114. {
  115. ERTC_ALA = 0x00, /*!< select alarm a */
  116. } ertc_alarm_type;
  117. /**
  118. * @brief ertc alarm sub second mask
  119. */
  120. typedef enum
  121. {
  122. ERTC_ALARM_SBS_MASK_ALL = 0x00, /*!< do not match the sub-second */
  123. ERTC_ALARM_SBS_MASK_14_1 = 0x01, /*!< only compare bit [0] */
  124. ERTC_ALARM_SBS_MASK_14_2 = 0x02, /*!< only compare bit [1:0] */
  125. ERTC_ALARM_SBS_MASK_14_3 = 0x03, /*!< only compare bit [2:0] */
  126. ERTC_ALARM_SBS_MASK_14_4 = 0x04, /*!< only compare bit [3:0] */
  127. ERTC_ALARM_SBS_MASK_14_5 = 0x05, /*!< only compare bit [4:0] */
  128. ERTC_ALARM_SBS_MASK_14_6 = 0x06, /*!< only compare bit [5:0] */
  129. ERTC_ALARM_SBS_MASK_14_7 = 0x07, /*!< only compare bit [6:0] */
  130. ERTC_ALARM_SBS_MASK_14_8 = 0x08, /*!< only compare bit [7:0] */
  131. ERTC_ALARM_SBS_MASK_14_9 = 0x09, /*!< only compare bit [8:0] */
  132. ERTC_ALARM_SBS_MASK_14_10 = 0x0A, /*!< only compare bit [9:0] */
  133. ERTC_ALARM_SBS_MASK_14_11 = 0x0B, /*!< only compare bit [10:0] */
  134. ERTC_ALARM_SBS_MASK_14_12 = 0x0C, /*!< only compare bit [11:0] */
  135. ERTC_ALARM_SBS_MASK_14_13 = 0x0D, /*!< only compare bit [12:0] */
  136. ERTC_ALARM_SBS_MASK_14 = 0x0E, /*!< only compare bit [13:0] */
  137. ERTC_ALARM_SBS_MASK_NONE = 0x0F /*!< compare bit [14:0] */
  138. } ertc_alarm_sbs_mask_type;
  139. /**
  140. * @brief ertc wakeup timer clock select
  141. */
  142. typedef enum
  143. {
  144. ERTC_WAT_CLK_ERTCCLK_DIV16 = 0x00, /*!< the wake up timer clock is ERTC_CLK / 16 */
  145. ERTC_WAT_CLK_ERTCCLK_DIV8 = 0x01, /*!< the wake up timer clock is ERTC_CLK / 8 */
  146. ERTC_WAT_CLK_ERTCCLK_DIV4 = 0x02, /*!< the wake up timer clock is ERTC_CLK / 4 */
  147. ERTC_WAT_CLK_ERTCCLK_DIV2 = 0x03, /*!< the wake up timer clock is ERTC_CLK / 2 */
  148. ERTC_WAT_CLK_CK_B_16BITS = 0x04, /*!< the wake up timer clock is CK_B, wakeup counter = ERTC_WAT */
  149. ERTC_WAT_CLK_CK_B_17BITS = 0x06 /*!< the wake up timer clock is CK_B, wakeup counter = ERTC_WAT + 65535 */
  150. } ertc_wakeup_clock_type;
  151. /**
  152. * @brief ertc smooth calibration period
  153. */
  154. typedef enum
  155. {
  156. ERTC_SMOOTH_CAL_PERIOD_32 = 0x00, /*!< 32 second calibration period */
  157. ERTC_SMOOTH_CAL_PERIOD_16 = 0x01, /*!< 16 second calibration period */
  158. ERTC_SMOOTH_CAL_PERIOD_8 = 0x02 /*!< 8 second calibration period */
  159. } ertc_smooth_cal_period_type;
  160. /**
  161. * @brief ertc smooth calibration clock add mode
  162. */
  163. typedef enum
  164. {
  165. ERTC_SMOOTH_CAL_CLK_ADD_0 = 0x00, /*!< do not increase clock */
  166. ERTC_SMOOTH_CAL_CLK_ADD_512 = 0x01 /*!< add 512 clocks */
  167. } ertc_smooth_cal_clk_add_type;
  168. /**
  169. * @brief ertc calibration output mode
  170. */
  171. typedef enum
  172. {
  173. ERTC_CAL_OUTPUT_512HZ = 0x00, /*!< output 512 hz */
  174. ERTC_CAL_OUTPUT_1HZ = 0x01 /*!< output 1 hz */
  175. } ertc_cal_output_select_type;
  176. /**
  177. * @brief time adjust add mode
  178. */
  179. typedef enum
  180. {
  181. ERTC_TIME_ADD_NONE = 0x00, /*!< none operation */
  182. ERTC_TIME_ADD_1S = 0x01 /*!< add 1 second */
  183. } ertc_time_adjust_type;
  184. /**
  185. * @brief ertc daylight saving time hour adjustment mode
  186. */
  187. typedef enum
  188. {
  189. ERTC_DST_ADD_1H = 0x00, /*!< add 1 hour */
  190. ERTC_DST_DEC_1H = 0x01 /*!< dec 1 hour */
  191. } ertc_dst_operation_type;
  192. /**
  193. * @brief ertc daylight saving time store operation mode
  194. */
  195. typedef enum
  196. {
  197. ERTC_DST_SAVE_0 = 0x00, /*!< set the bpr register value to 0 */
  198. ERTC_DST_SAVE_1 = 0x01 /*!< set the bpr register value to 1 */
  199. } ertc_dst_save_type;
  200. /**
  201. * @brief output source
  202. */
  203. typedef enum
  204. {
  205. ERTC_OUTPUT_DISABLE = 0x00, /*!< diable output */
  206. ERTC_OUTPUT_ALARM_A = 0x01, /*!< output alarm a event */
  207. ERTC_OUTPUT_WAKEUP = 0x03 /*!< output wakeup event */
  208. } ertc_output_source_type;
  209. /**
  210. * @brief output polarity
  211. */
  212. typedef enum
  213. {
  214. ERTC_OUTPUT_POLARITY_HIGH = 0x00, /*!< when the event occurs, the output is high */
  215. ERTC_OUTPUT_POLARITY_LOW = 0x01 /*!< when the event occurs, the output is low */
  216. } ertc_output_polarity_type;
  217. /**
  218. * @brief output type
  219. */
  220. typedef enum
  221. {
  222. ERTC_OUTPUT_TYPE_OPEN_DRAIN = 0x00, /*!< open drain output */
  223. ERTC_OUTPUT_TYPE_PUSH_PULL = 0x01 /*!< push pull output */
  224. } ertc_output_type;
  225. /**
  226. * @brief ertc timestamp valid edge
  227. */
  228. typedef enum
  229. {
  230. ERTC_TIMESTAMP_EDGE_RISING = 0x00, /*!< rising edge trigger */
  231. ERTC_TIMESTAMP_EDGE_FALLING = 0x01 /*!< falling edge trigger */
  232. } ertc_timestamp_valid_edge_type;
  233. /**
  234. * @brief ertc tamper x select
  235. */
  236. typedef enum
  237. {
  238. ERTC_TAMPER_1 = 0x00, /*!< tamper 1 */
  239. } ertc_tamper_select_type;
  240. /**
  241. * @brief tamper detection pre-charge time
  242. */
  243. typedef enum
  244. {
  245. ERTC_TAMPER_PR_1_ERTCCLK = 0x00, /*!< pre-charge time is 1 ERTC_CLK */
  246. ERTC_TAMPER_PR_2_ERTCCLK = 0x01, /*!< pre-charge time is 2 ERTC_CLK */
  247. ERTC_TAMPER_PR_4_ERTCCLK = 0x02, /*!< pre-charge time is 4 ERTC_CLK */
  248. ERTC_TAMPER_PR_8_ERTCCLK = 0x03 /*!< pre-charge time is 8 ERTC_CLK */
  249. } ertc_tamper_precharge_type;
  250. /**
  251. * @brief ertc tamper filter
  252. */
  253. typedef enum
  254. {
  255. ERTC_TAMPER_FILTER_DISABLE = 0x00, /*!< disable filter function */
  256. ERTC_TAMPER_FILTER_2 = 0x01, /*!< 2 consecutive samples arw valid, effective tamper event */
  257. ERTC_TAMPER_FILTER_4 = 0x02, /*!< 4 consecutive samples arw valid, effective tamper event */
  258. ERTC_TAMPER_FILTER_8 = 0x03 /*!< 8 consecutive samples arw valid, effective tamper event */
  259. } ertc_tamper_filter_type;
  260. /**
  261. * @brief ertc tamper detection frequency
  262. */
  263. typedef enum
  264. {
  265. ERTC_TAMPER_FREQ_DIV_32768 = 0x00, /*!< ERTC_CLK / 32768 */
  266. ERTC_TAMPER_FREQ_DIV_16384 = 0x01, /*!< ERTC_CLK / 16384 */
  267. ERTC_TAMPER_FREQ_DIV_8192 = 0x02, /*!< ERTC_CLK / 8192 */
  268. ERTC_TAMPER_FREQ_DIV_4096 = 0x03, /*!< ERTC_CLK / 4096 */
  269. ERTC_TAMPER_FREQ_DIV_2048 = 0x04, /*!< ERTC_CLK / 2048 */
  270. ERTC_TAMPER_FREQ_DIV_1024 = 0x05, /*!< ERTC_CLK / 1024 */
  271. ERTC_TAMPER_FREQ_DIV_512 = 0x06, /*!< ERTC_CLK / 512 */
  272. ERTC_TAMPER_FREQ_DIV_256 = 0x07 /*!< ERTC_CLK / 256 */
  273. } ertc_tamper_detect_freq_type;
  274. /**
  275. * @brief ertc tamper valid edge
  276. */
  277. typedef enum
  278. {
  279. ERTC_TAMPER_EDGE_RISING = 0x00, /*!< rising gedge */
  280. ERTC_TAMPER_EDGE_FALLING = 0x01, /*!< falling gedge */
  281. ERTC_TAMPER_EDGE_LOW = 0x00, /*!< low level */
  282. ERTC_TAMPER_EDGE_HIGH = 0x01 /*!< high level */
  283. } ertc_tamper_valid_edge_type;
  284. /**
  285. * @brief ertc bpr register
  286. */
  287. typedef enum
  288. {
  289. ERTC_DT1 = 0, /*!< bpr data register 0 */
  290. ERTC_DT2 = 1, /*!< bpr data register 1 */
  291. ERTC_DT3 = 2, /*!< bpr data register 2 */
  292. ERTC_DT4 = 3, /*!< bpr data register 3 */
  293. ERTC_DT5 = 4, /*!< bpr data register 4 */
  294. } ertc_dt_type;
  295. /**
  296. * @brief ertc time
  297. */
  298. typedef struct
  299. {
  300. uint8_t year; /*!< year */
  301. uint8_t month; /*!< month */
  302. uint8_t day; /*!< date */
  303. uint8_t hour; /*!< hour */
  304. uint8_t min; /*!< minute */
  305. uint8_t sec; /*!< second */
  306. uint8_t week; /*!< week */
  307. ertc_am_pm_type ampm; /*!< ante meridiem / post meridiem */
  308. } ertc_time_type;
  309. /**
  310. * @brief ertc alarm
  311. */
  312. typedef struct
  313. {
  314. uint8_t day; /*!< date */
  315. uint8_t hour; /*!< hour */
  316. uint8_t min; /*!< minute */
  317. uint8_t sec; /*!< second */
  318. ertc_am_pm_type ampm; /*!< ante meridiem / post meridiem */
  319. uint32_t mask; /*!< alarm mask*/
  320. uint8_t week_date_sel; /*!< week or date mode */
  321. uint8_t week; /*!< week */
  322. } ertc_alarm_value_type;
  323. /**
  324. * @brief ertc time reg union
  325. */
  326. typedef union
  327. {
  328. __IO uint32_t time;
  329. struct
  330. {
  331. __IO uint32_t s : 7; /* [6:0] */
  332. __IO uint32_t reserved1 : 1; /* [7] */
  333. __IO uint32_t m : 7; /* [14:8] */
  334. __IO uint32_t reserved2 : 1; /* [15] */
  335. __IO uint32_t h : 6; /* [21:16] */
  336. __IO uint32_t ampm : 1; /* [22] */
  337. __IO uint32_t reserved3 : 9; /* [31:23] */
  338. } time_bit;
  339. } ertc_reg_time_type;
  340. /**
  341. * @brief ertc date reg union
  342. */
  343. typedef union
  344. {
  345. __IO uint32_t date;
  346. struct
  347. {
  348. __IO uint32_t d :6; /* [5:0] */
  349. __IO uint32_t reserved1 :2; /* [7:6] */
  350. __IO uint32_t m :5; /* [12:8] */
  351. __IO uint32_t wk :3; /* [15:13] */
  352. __IO uint32_t y :8; /* [23:16] */
  353. __IO uint32_t reserved2 :8; /* [31:24] */
  354. } date_bit;
  355. } ertc_reg_date_type;
  356. /**
  357. * @brief ertc alarm reg union
  358. */
  359. typedef union
  360. {
  361. __IO uint32_t ala;
  362. struct
  363. {
  364. __IO uint32_t s :7; /* [6:0] */
  365. __IO uint32_t mask1 :1; /* [7] */
  366. __IO uint32_t m :7; /* [14:8] */
  367. __IO uint32_t mask2 :1; /* [15] */
  368. __IO uint32_t h :6; /* [21:16] */
  369. __IO uint32_t ampm :1; /* [22] */
  370. __IO uint32_t mask3 :1; /* [23] */
  371. __IO uint32_t d :6; /* [29:24] */
  372. __IO uint32_t wksel :1; /* [30] */
  373. __IO uint32_t mask4 :1; /* [31] */
  374. } ala_bit;
  375. } ertc_reg_alarm_type;
  376. /**
  377. * @brief ertc scal reg union
  378. */
  379. typedef union
  380. {
  381. __IO uint32_t scal;
  382. struct
  383. {
  384. __IO uint32_t dec :9; /* [8:0] */
  385. __IO uint32_t reserved1 :4; /* [12:9] */
  386. __IO uint32_t cal16 :1; /* [13] */
  387. __IO uint32_t cal8 :1; /* [14] */
  388. __IO uint32_t add :1; /* [15] */
  389. __IO uint32_t reserved2 :16;/* [31:16] */
  390. } scal_bit;
  391. } ertc_reg_scal_type;
  392. /**
  393. * @brief ertc tadj reg union
  394. */
  395. typedef union
  396. {
  397. __IO uint32_t tadj;
  398. struct
  399. {
  400. __IO uint32_t decsbs :15;/* [14:0] */
  401. __IO uint32_t reserved1 :16;/* [30:15] */
  402. __IO uint32_t add1s :1; /* [31] */
  403. } tadj_bit;
  404. } ertc_reg_tadj_type;
  405. /**
  406. * @brief ertc tstm reg union
  407. */
  408. typedef union
  409. {
  410. __IO uint32_t tstm;
  411. struct
  412. {
  413. __IO uint32_t s :7; /* [6:0] */
  414. __IO uint32_t reserved1 :1; /* [7] */
  415. __IO uint32_t m :7; /* [14:8] */
  416. __IO uint32_t reserved2 :1; /* [15] */
  417. __IO uint32_t h :6; /* [21:16] */
  418. __IO uint32_t ampm :1; /* [22] */
  419. __IO uint32_t reserved3 :9; /* [31:23] */
  420. } tstm_bit;
  421. } ertc_reg_tstm_type;
  422. /**
  423. * @brief ertc tsdt register, offset:0x34
  424. */
  425. typedef union
  426. {
  427. __IO uint32_t tsdt;
  428. struct
  429. {
  430. __IO uint32_t d :6; /* [5:0] */
  431. __IO uint32_t reserved1 :2; /* [7:6] */
  432. __IO uint32_t m :5; /* [12:8] */
  433. __IO uint32_t wk :3; /* [15:13] */
  434. __IO uint32_t reserved2 :16;/* [31:16] */
  435. } tsdt_bit;
  436. } ertc_reg_tsdt_type;
  437. /**
  438. * @brief type define ertc register all
  439. */
  440. typedef struct
  441. {
  442. /**
  443. * @brief ertc time register, offset:0x00
  444. */
  445. union
  446. {
  447. __IO uint32_t time;
  448. struct
  449. {
  450. __IO uint32_t s : 7; /* [6:0] */
  451. __IO uint32_t reserved1 : 1; /* [7] */
  452. __IO uint32_t m : 7; /* [14:8] */
  453. __IO uint32_t reserved2 : 1; /* [15] */
  454. __IO uint32_t h : 6; /* [21:16] */
  455. __IO uint32_t ampm : 1; /* [22] */
  456. __IO uint32_t reserved3 : 9; /* [31:23] */
  457. } time_bit;
  458. };
  459. /**
  460. * @brief ertc date register, offset:0x04
  461. */
  462. union
  463. {
  464. __IO uint32_t date;
  465. struct
  466. {
  467. __IO uint32_t d :6; /* [5:0] */
  468. __IO uint32_t reserved1 :2; /* [7:6] */
  469. __IO uint32_t m :5; /* [12:8] */
  470. __IO uint32_t wk :3; /* [15:13] */
  471. __IO uint32_t y :8; /* [23:16] */
  472. __IO uint32_t reserved2 :8; /* [31:24] */
  473. } date_bit;
  474. };
  475. /**
  476. * @brief ertc ctrl register, offset:0x08
  477. */
  478. union
  479. {
  480. __IO uint32_t ctrl;
  481. struct
  482. {
  483. __IO uint32_t watclk :3; /* [2:0] */
  484. __IO uint32_t tsedg :1; /* [3] */
  485. __IO uint32_t rcden :1; /* [4] */
  486. __IO uint32_t dren :1; /* [5] */
  487. __IO uint32_t hm :1; /* [6] */
  488. __IO uint32_t reserved1 :1; /* [7] */
  489. __IO uint32_t alaen :1; /* [8] */
  490. __IO uint32_t reserved2 :1; /* [9] */
  491. __IO uint32_t waten :1; /* [10] */
  492. __IO uint32_t tsen :1; /* [11] */
  493. __IO uint32_t alaien :1; /* [12] */
  494. __IO uint32_t reserved3 :1; /* [13] */
  495. __IO uint32_t watien :1; /* [14] */
  496. __IO uint32_t tsien :1; /* [15] */
  497. __IO uint32_t add1h :1; /* [16] */
  498. __IO uint32_t dec1h :1; /* [17] */
  499. __IO uint32_t bpr :1; /* [18] */
  500. __IO uint32_t calosel :1; /* [19] */
  501. __IO uint32_t outp :1; /* [20] */
  502. __IO uint32_t outsel :2; /* [22:21] */
  503. __IO uint32_t caloen :1; /* [23] */
  504. __IO uint32_t reserved4 :8; /* [31:24] */
  505. } ctrl_bit;
  506. };
  507. /**
  508. * @brief ertc sts register, offset:0x0C
  509. */
  510. union
  511. {
  512. __IO uint32_t sts;
  513. struct
  514. {
  515. __IO uint32_t alawf :1; /* [0] */
  516. __IO uint32_t reserved1 :1; /* [1] */
  517. __IO uint32_t watwf :1; /* [2] */
  518. __IO uint32_t tadjf :1; /* [3] */
  519. __IO uint32_t initf :1; /* [4] */
  520. __IO uint32_t updf :1; /* [5] */
  521. __IO uint32_t imf :1; /* [6] */
  522. __IO uint32_t imen :1; /* [7] */
  523. __IO uint32_t alaf :1; /* [8] */
  524. __IO uint32_t reserved2 :1; /* [9] */
  525. __IO uint32_t watf :1; /* [10] */
  526. __IO uint32_t tsf :1; /* [11] */
  527. __IO uint32_t tsof :1; /* [12] */
  528. __IO uint32_t tp1f :1; /* [13] */
  529. __IO uint32_t reserved3 :1; /* [14] */
  530. __IO uint32_t reserved4 :1; /* [15] */
  531. __IO uint32_t calupdf :1; /* [16] */
  532. __IO uint32_t reserved5 :15;/* [31:17] */
  533. } sts_bit;
  534. };
  535. /**
  536. * @brief ertc div register, offset:0x10
  537. */
  538. union
  539. {
  540. __IO uint32_t div;
  541. struct
  542. {
  543. __IO uint32_t divb :15;/* [14:0] */
  544. __IO uint32_t reserved1 :1; /* [15] */
  545. __IO uint32_t diva :7; /* [22:16] */
  546. __IO uint32_t reserved2 :9; /* [31:23] */
  547. } div_bit;
  548. };
  549. /**
  550. * @brief ertc wat register, offset:0x14
  551. */
  552. union
  553. {
  554. __IO uint32_t wat;
  555. struct
  556. {
  557. __IO uint32_t val :16;/* [15:0] */
  558. __IO uint32_t reserved1 :16;/* [31:16] */
  559. } wat_bit;
  560. };
  561. /**
  562. * @brief ertc reserved register, offset:0x18
  563. */
  564. __IO uint32_t reserved1;
  565. /**
  566. * @brief ertc ala register, offset:0x1C
  567. */
  568. union
  569. {
  570. __IO uint32_t ala;
  571. struct
  572. {
  573. __IO uint32_t s :7; /* [6:0] */
  574. __IO uint32_t mask1 :1; /* [7] */
  575. __IO uint32_t m :7; /* [14:8] */
  576. __IO uint32_t mask2 :1; /* [15] */
  577. __IO uint32_t h :6; /* [21:16] */
  578. __IO uint32_t ampm :1; /* [22] */
  579. __IO uint32_t mask3 :1; /* [23] */
  580. __IO uint32_t d :6; /* [29:24] */
  581. __IO uint32_t wksel :1; /* [30] */
  582. __IO uint32_t mask4 :1; /* [31] */
  583. } ala_bit;
  584. };
  585. /**
  586. * @brief ertc reserved register, offset:0x20
  587. */
  588. __IO uint32_t reserved2;
  589. /**
  590. * @brief ertc wp register, offset:0x24
  591. */
  592. union
  593. {
  594. __IO uint32_t wp;
  595. struct
  596. {
  597. __IO uint32_t cmd :8; /* [7:0] */
  598. __IO uint32_t reserved1 :24;/* [31:8] */
  599. } wp_bit;
  600. };
  601. /**
  602. * @brief ertc sbs register, offset:0x28
  603. */
  604. union
  605. {
  606. __IO uint32_t sbs;
  607. struct
  608. {
  609. __IO uint32_t sbs :16;/* [15:0] */
  610. __IO uint32_t reserved1 :16;/* [31:16] */
  611. } sbs_bit;
  612. };
  613. /**
  614. * @brief ertc tadj register, offset:0x2C
  615. */
  616. union
  617. {
  618. __IO uint32_t tadj;
  619. struct
  620. {
  621. __IO uint32_t decsbs :15;/* [14:0] */
  622. __IO uint32_t reserved1 :16;/* [30:15] */
  623. __IO uint32_t add1s :1; /* [31] */
  624. } tadj_bit;
  625. };
  626. /**
  627. * @brief ertc tstm register, offset:0x30
  628. */
  629. union
  630. {
  631. __IO uint32_t tstm;
  632. struct
  633. {
  634. __IO uint32_t s :7; /* [6:0] */
  635. __IO uint32_t reserved1 :1; /* [7] */
  636. __IO uint32_t m :7; /* [14:8] */
  637. __IO uint32_t reserved2 :1; /* [15] */
  638. __IO uint32_t h :6; /* [21:16] */
  639. __IO uint32_t ampm :1; /* [22] */
  640. __IO uint32_t reserved3 :9; /* [31:23] */
  641. } tstm_bit;
  642. };
  643. /**
  644. * @brief ertc tsdt register, offset:0x34
  645. */
  646. union
  647. {
  648. __IO uint32_t tsdt;
  649. struct
  650. {
  651. __IO uint32_t d :6; /* [5:0] */
  652. __IO uint32_t reserved1 :2; /* [7:6] */
  653. __IO uint32_t m :5; /* [12:8] */
  654. __IO uint32_t wk :3; /* [15:13] */
  655. __IO uint32_t reserved2 :16;/* [31:16] */
  656. } tsdt_bit;
  657. };
  658. /**
  659. * @brief ertc tssbs register, offset:0x38
  660. */
  661. union
  662. {
  663. __IO uint32_t tssbs;
  664. struct
  665. {
  666. __IO uint32_t sbs :16;/* [15:0] */
  667. __IO uint32_t reserved1 :16;/* [31:16] */
  668. } tssbs_bit;
  669. };
  670. /**
  671. * @brief ertc scal register, offset:0x3C
  672. */
  673. union
  674. {
  675. __IO uint32_t scal;
  676. struct
  677. {
  678. __IO uint32_t dec :9; /* [8:0] */
  679. __IO uint32_t reserved1 :4; /* [12:9] */
  680. __IO uint32_t cal16 :1; /* [13] */
  681. __IO uint32_t cal8 :1; /* [14] */
  682. __IO uint32_t add :1; /* [15] */
  683. __IO uint32_t reserved2 :16;/* [31:16] */
  684. } scal_bit;
  685. };
  686. /**
  687. * @brief ertc tamp register, offset:0x40
  688. */
  689. union
  690. {
  691. __IO uint32_t tamp;
  692. struct
  693. {
  694. __IO uint32_t tp1en :1; /* [0] */
  695. __IO uint32_t tp1edg :1; /* [1] */
  696. __IO uint32_t tpien :1; /* [2] */
  697. __IO uint32_t reserved1 :1; /* [3] */
  698. __IO uint32_t reserved2 :1; /* [4] */
  699. __IO uint32_t reserved3 :2; /* [6:5] */
  700. __IO uint32_t tptsen :1; /* [7] */
  701. __IO uint32_t tpfreq :3; /* [10:8] */
  702. __IO uint32_t tpflt :2; /* [12:11] */
  703. __IO uint32_t tppr :2; /* [14:13] */
  704. __IO uint32_t tppu :1; /* [15] */
  705. __IO uint32_t reserved4 :1; /* [16] */
  706. __IO uint32_t reserved5 :1; /* [17] */
  707. __IO uint32_t outtype :1; /* [18] */
  708. __IO uint32_t reserved6 :13;/* [31:19] */
  709. } tamp_bit;
  710. };
  711. /**
  712. * @brief ertc alasbs register, offset:0x44
  713. */
  714. union
  715. {
  716. __IO uint32_t alasbs;
  717. struct
  718. {
  719. __IO uint32_t sbs :15;/* [14:0] */
  720. __IO uint32_t reserved1 :9; /* [23:15] */
  721. __IO uint32_t sbsmsk :4; /* [27:24] */
  722. __IO uint32_t reserved2 :4; /* [31:28] */
  723. } alasbs_bit;
  724. };
  725. /**
  726. * @brief ertc reserved register, offset:0x48
  727. */
  728. __IO uint32_t reserved3;
  729. /**
  730. * @brief reserved register, offset:0x4c
  731. */
  732. __IO uint32_t reserved4;
  733. /**
  734. * @brief ertc dt1 register, offset:0x50
  735. */
  736. union
  737. {
  738. __IO uint32_t dt1;
  739. struct
  740. {
  741. __IO uint32_t dt :32;/* [31:0] */
  742. } dt1_bit;
  743. };
  744. /**
  745. * @brief ertc dt2 register, offset:0x54
  746. */
  747. union
  748. {
  749. __IO uint32_t dt2;
  750. struct
  751. {
  752. __IO uint32_t dt :32;/* [31:0] */
  753. } dt2_bit;
  754. };
  755. /**
  756. * @brief ertc dt3 register, offset:0x58
  757. */
  758. union
  759. {
  760. __IO uint32_t dt3;
  761. struct
  762. {
  763. __IO uint32_t dt :32;/* [31:0] */
  764. } dt3_bit;
  765. };
  766. /**
  767. * @brief ertc dt4 register, offset:0x5C
  768. */
  769. union
  770. {
  771. __IO uint32_t dt4;
  772. struct
  773. {
  774. __IO uint32_t dt :32;/* [31:0] */
  775. } dt4_bit;
  776. };
  777. /**
  778. * @brief ertc dt5 register, offset:0x60
  779. */
  780. union
  781. {
  782. __IO uint32_t dt5;
  783. struct
  784. {
  785. __IO uint32_t dt :32;/* [31:0] */
  786. } dt5_bit;
  787. };
  788. } ertc_type;
  789. /**
  790. * @}
  791. */
  792. #define ERTC ((ertc_type *) ERTC_BASE)
  793. /** @defgroup ERTC_exported_functions
  794. * @{
  795. */
  796. uint8_t ertc_num_to_bcd(uint8_t num);
  797. uint8_t ertc_bcd_to_num(uint8_t bcd);
  798. void ertc_write_protect_enable(void);
  799. void ertc_write_protect_disable(void);
  800. error_status ertc_wait_update(void);
  801. error_status ertc_wait_flag(uint32_t flag, flag_status status);
  802. error_status ertc_init_mode_enter(void);
  803. void ertc_init_mode_exit(void);
  804. error_status ertc_reset(void);
  805. error_status ertc_divider_set(uint16_t div_a, uint16_t div_b);
  806. error_status ertc_hour_mode_set(ertc_hour_mode_set_type mode);
  807. error_status ertc_date_set(uint8_t year, uint8_t month, uint8_t date, uint8_t week);
  808. error_status ertc_time_set(uint8_t hour, uint8_t min, uint8_t sec, ertc_am_pm_type ampm);
  809. void ertc_calendar_get(ertc_time_type* time);
  810. uint32_t ertc_sub_second_get(void);
  811. void ertc_alarm_mask_set(ertc_alarm_type alarm_x, uint32_t mask);
  812. void ertc_alarm_week_date_select(ertc_alarm_type alarm_x, ertc_week_date_select_type wk);
  813. void ertc_alarm_set(ertc_alarm_type alarm_x, uint8_t week_date, uint8_t hour, uint8_t min, uint8_t sec, ertc_am_pm_type ampm);
  814. void ertc_alarm_sub_second_set(ertc_alarm_type alarm_x, uint32_t value, ertc_alarm_sbs_mask_type mask);
  815. error_status ertc_alarm_enable(ertc_alarm_type alarm_x, confirm_state new_state);
  816. void ertc_alarm_get(ertc_alarm_type alarm_x, ertc_alarm_value_type* alarm);
  817. uint32_t ertc_alarm_sub_second_get(ertc_alarm_type alarm_x);
  818. void ertc_wakeup_clock_set(ertc_wakeup_clock_type clock);
  819. void ertc_wakeup_counter_set(uint32_t counter);
  820. uint16_t ertc_wakeup_counter_get(void);
  821. error_status ertc_wakeup_enable(confirm_state new_state);
  822. error_status ertc_smooth_calibration_config(ertc_smooth_cal_period_type period, ertc_smooth_cal_clk_add_type clk_add, uint32_t clk_dec);
  823. void ertc_cal_output_select(ertc_cal_output_select_type output);
  824. void ertc_cal_output_enable(confirm_state new_state);
  825. error_status ertc_time_adjust(ertc_time_adjust_type add1s, uint32_t decsbs);
  826. void ertc_daylight_set(ertc_dst_operation_type operation, ertc_dst_save_type save);
  827. uint8_t ertc_daylight_bpr_get(void);
  828. error_status ertc_refer_clock_detect_enable(confirm_state new_state);
  829. void ertc_direct_read_enable(confirm_state new_state);
  830. void ertc_output_set(ertc_output_source_type source, ertc_output_polarity_type polarity, ertc_output_type type);
  831. void ertc_timestamp_valid_edge_set(ertc_timestamp_valid_edge_type edge);
  832. void ertc_timestamp_enable(confirm_state new_state);
  833. void ertc_timestamp_get(ertc_time_type* time);
  834. uint32_t ertc_timestamp_sub_second_get(void);
  835. void ertc_tamper_pull_up_enable(confirm_state new_state);
  836. void ertc_tamper_precharge_set(ertc_tamper_precharge_type precharge);
  837. void ertc_tamper_filter_set(ertc_tamper_filter_type filter);
  838. void ertc_tamper_detect_freq_set(ertc_tamper_detect_freq_type freq);
  839. void ertc_tamper_valid_edge_set(ertc_tamper_select_type tamper_x, ertc_tamper_valid_edge_type trigger);
  840. void ertc_tamper_timestamp_enable(confirm_state new_state);
  841. void ertc_tamper_enable(ertc_tamper_select_type tamper_x, confirm_state new_state);
  842. void ertc_interrupt_enable(uint32_t source, confirm_state new_state);
  843. flag_status ertc_interrupt_get(uint32_t source);
  844. flag_status ertc_flag_get(uint32_t flag);
  845. flag_status ertc_interrupt_flag_get(uint32_t flag);
  846. void ertc_flag_clear(uint32_t flag);
  847. void ertc_bpr_data_write(ertc_dt_type dt, uint32_t data);
  848. uint32_t ertc_bpr_data_read(ertc_dt_type dt);
  849. /**
  850. * @}
  851. */
  852. /**
  853. * @}
  854. */
  855. /**
  856. * @}
  857. */
  858. #ifdef __cplusplus
  859. }
  860. #endif
  861. #endif