drv_uart.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. *
  9. */
  10. #include "drv_uart.h"
  11. #include "fsl_uart.h"
  12. static struct rt_serial_device _k64_serial; //abstracted serial for RTT
  13. struct k64_serial_device
  14. {
  15. /* UART base address */
  16. UART_Type *baseAddress;
  17. /* UART IRQ Number */
  18. int irq_num;
  19. /* device config */
  20. struct serial_configure config;
  21. };
  22. //hardware abstract device
  23. static struct k64_serial_device _k64_node =
  24. {
  25. (UART_Type *)UART0,
  26. UART0_RX_TX_IRQn,
  27. };
  28. static rt_err_t _configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  29. {
  30. unsigned int reg_C1 = 0,reg_C3 = 0,reg_C4 = 0,reg_BDH = 0,reg_BDL = 0,reg_S2 = 0,reg_BRFA=0;
  31. unsigned int cal_SBR = 0;
  32. UART_Type *uart_reg;
  33. /* ref : drivers\system_MK60F12.c Line 64 ,BusClock = 60MHz
  34. * calculate baud_rate
  35. */
  36. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  37. /*
  38. * set bit order
  39. */
  40. if (cfg->bit_order == BIT_ORDER_LSB)
  41. reg_S2 &= ~(UART_S2_MSBF_MASK<<UART_S2_MSBF_SHIFT);
  42. else if (cfg->bit_order == BIT_ORDER_MSB)
  43. reg_S2 |= UART_S2_MSBF_MASK<<UART_S2_MSBF_SHIFT;
  44. /*
  45. * set data_bits
  46. */
  47. if (cfg->data_bits == DATA_BITS_8)
  48. reg_C1 &= ~(UART_C1_M_MASK<<UART_C1_M_SHIFT);
  49. else if (cfg->data_bits == DATA_BITS_9)
  50. reg_C1 |= UART_C1_M_MASK<<UART_C1_M_SHIFT;
  51. /*
  52. * set parity
  53. */
  54. if (cfg->parity == PARITY_NONE)
  55. {
  56. reg_C1 &= ~(UART_C1_PE_MASK);
  57. }
  58. else
  59. {
  60. /* first ,set parity enable bit */
  61. reg_C1 |= (UART_C1_PE_MASK);
  62. /* second ,determine parity odd or even*/
  63. if (cfg->parity == PARITY_ODD)
  64. reg_C1 |= UART_C1_PT_MASK;
  65. if (cfg->parity == PARITY_EVEN)
  66. reg_C1 &= ~(UART_C1_PT_MASK);
  67. }
  68. /*
  69. * set NZR mode
  70. * not tested
  71. */
  72. if (cfg->invert != NRZ_NORMAL)
  73. {
  74. /* not in normal mode ,set inverted polarity */
  75. reg_C3 |= UART_C3_TXINV_MASK;
  76. }
  77. switch ((unsigned int)uart_reg)
  78. {
  79. /*
  80. * if you're using other board
  81. * set clock and pin map for UARTx
  82. */
  83. case UART0_BASE:
  84. /* calc SBR */
  85. cal_SBR = SystemCoreClock / (16 * cfg->baud_rate);
  86. /* check to see if sbr is out of range of register bits */
  87. if ((cal_SBR > 0x1FFF) || (cal_SBR < 1))
  88. {
  89. /* unsupported baud rate for given source clock input*/
  90. return -RT_ERROR;
  91. }
  92. /* calc baud_rate */
  93. reg_BDH = (cal_SBR & 0x1FFF) >> 8 & 0x00FF;
  94. reg_BDL = cal_SBR & 0x00FF;
  95. /* fractional divider */
  96. reg_BRFA = ((SystemCoreClock * 32) / (cfg->baud_rate * 16)) - (cal_SBR * 32);
  97. reg_C4 = (unsigned char)(reg_BRFA & 0x001F);
  98. SIM->SOPT5 &= ~ SIM_SOPT5_UART0RXSRC(0);
  99. SIM->SOPT5 |= SIM_SOPT5_UART0RXSRC(0);
  100. SIM->SOPT5 &= ~ SIM_SOPT5_UART0TXSRC(0);
  101. SIM->SOPT5 |= SIM_SOPT5_UART0TXSRC(0);
  102. // set UART0 clock
  103. // Enable UART gate clocking
  104. // Enable PORTE gate clocking
  105. CLOCK_EnableClock(kCLOCK_Uart0);
  106. CLOCK_EnableClock(kCLOCK_PortB);
  107. // set UART0 pin
  108. PORTB->PCR[16] &= ~(3UL << 8);
  109. PORTB->PCR[16] |= (3UL << 8); // Pin mux configured as ALT3
  110. PORTB->PCR[17] &= ~(3UL << 8);
  111. PORTB->PCR[17] |= (3UL << 8); // Pin mux configured as ALT3
  112. break;
  113. default:
  114. return -RT_ERROR;
  115. }
  116. uart_reg->BDH = reg_BDH;
  117. uart_reg->BDL = reg_BDL;
  118. uart_reg->C1 = reg_C1;
  119. uart_reg->C4 = reg_C4;
  120. uart_reg->S2 = reg_S2;
  121. uart_reg->S2 = 0;
  122. uart_reg->C3 = 0;
  123. uart_reg->RWFIFO = UART_RWFIFO_RXWATER(1);
  124. uart_reg->TWFIFO = UART_TWFIFO_TXWATER(0);
  125. uart_reg->C2 = UART_C2_RE_MASK | //Receiver enable
  126. UART_C2_TE_MASK; //Transmitter enable
  127. return RT_EOK;
  128. }
  129. static rt_err_t _control(struct rt_serial_device *serial, int cmd, void *arg)
  130. {
  131. UART_Type *uart_reg;
  132. int uart_irq_num = 0;
  133. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  134. uart_irq_num = ((struct k64_serial_device *)serial->parent.user_data)->irq_num;
  135. switch (cmd)
  136. {
  137. case RT_DEVICE_CTRL_CLR_INT:
  138. /* disable rx irq */
  139. uart_reg->C2 &= ~UART_C2_RIE_MASK;
  140. //disable NVIC
  141. NVIC->ICER[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  142. break;
  143. case RT_DEVICE_CTRL_SET_INT:
  144. /* enable rx irq */
  145. uart_reg->C2 |= UART_C2_RIE_MASK;
  146. //enable NVIC,we are sure uart's NVIC vector is in NVICICPR1
  147. NVIC->ICPR[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  148. NVIC->ISER[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  149. break;
  150. case RT_DEVICE_CTRL_SUSPEND:
  151. /* suspend device */
  152. uart_reg->C2 &= ~(UART_C2_RE_MASK | //Receiver enable
  153. UART_C2_TE_MASK); //Transmitter enable
  154. break;
  155. case RT_DEVICE_CTRL_RESUME:
  156. /* resume device */
  157. uart_reg->C2 = UART_C2_RE_MASK | //Receiver enable
  158. UART_C2_TE_MASK; //Transmitter enable
  159. break;
  160. }
  161. return RT_EOK;
  162. }
  163. static int _putc(struct rt_serial_device *serial, char c)
  164. {
  165. UART_Type *uart_reg;
  166. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  167. while (!(uart_reg->S1 & UART_S1_TDRE_MASK));
  168. uart_reg->D = (c & 0xFF);
  169. return 1;
  170. }
  171. static int _getc(struct rt_serial_device *serial)
  172. {
  173. UART_Type *uart_reg;
  174. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  175. if (uart_reg->S1 & UART_S1_RDRF_MASK)
  176. return (uart_reg->D);
  177. else
  178. return -1;
  179. }
  180. static const struct rt_uart_ops _k64_ops =
  181. {
  182. _configure,
  183. _control,
  184. _putc,
  185. _getc,
  186. };
  187. void UART0_RX_TX_IRQHandler(void)
  188. {
  189. rt_interrupt_enter();
  190. rt_hw_serial_isr((struct rt_serial_device*)&_k64_serial, RT_SERIAL_EVENT_RX_IND);
  191. rt_interrupt_leave();
  192. }
  193. void rt_hw_uart_init(void)
  194. {
  195. struct serial_configure config;
  196. /* fake configuration */
  197. config.baud_rate = BAUD_RATE_115200;
  198. config.bit_order = BIT_ORDER_LSB;
  199. config.data_bits = DATA_BITS_8;
  200. config.parity = PARITY_NONE;
  201. config.stop_bits = STOP_BITS_1;
  202. config.invert = NRZ_NORMAL;
  203. config.bufsz = RT_SERIAL_RB_BUFSZ;
  204. _k64_serial.ops = &_k64_ops;
  205. _k64_serial.config = config;
  206. rt_hw_serial_register(&_k64_serial, "uart0",
  207. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_STREAM,
  208. (void*)&_k64_node);
  209. }
  210. void rt_hw_console_output(const char *str)
  211. {
  212. while(*str != '\0')
  213. {
  214. if (*str == '\n')
  215. _putc(&_k64_serial,'\r');
  216. _putc(&_k64_serial,*str);
  217. str++;
  218. }
  219. }