start_gcc.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * File : start_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013-2014, RT-Thread Development Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2013-07-05 Bernard the first version
  23. */
  24. .equ Mode_USR, 0x10
  25. .equ Mode_FIQ, 0x11
  26. .equ Mode_IRQ, 0x12
  27. .equ Mode_SVC, 0x13
  28. .equ Mode_ABT, 0x17
  29. .equ Mode_UND, 0x1B
  30. .equ Mode_SYS, 0x1F
  31. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  32. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  33. .equ UND_Stack_Size, 0x00000000
  34. .equ SVC_Stack_Size, 0x00000100
  35. .equ ABT_Stack_Size, 0x00000000
  36. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  37. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  38. .equ USR_Stack_Size, 0x00000100
  39. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  40. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  41. .section .data.share.isr
  42. /* stack */
  43. .globl stack_start
  44. .globl stack_top
  45. .align 3
  46. stack_start:
  47. .rept ISR_Stack_Size
  48. .byte 0
  49. .endr
  50. stack_top:
  51. .text
  52. /* reset entry */
  53. .globl _reset
  54. _reset:
  55. bl rt_cpu_mmu_disable
  56. /* set the cpu to SVC32 mode and disable interrupt */
  57. mrs r0, cpsr
  58. bic r0, r0, #0x1f
  59. orr r0, r0, #0x13
  60. msr cpsr_c, r0
  61. /* setup stack */
  62. bl stack_setup
  63. /* clear .bss */
  64. mov r0,#0 /* get a zero */
  65. ldr r1,=__bss_start /* bss start */
  66. ldr r2,=__bss_end /* bss end */
  67. bss_loop:
  68. cmp r1,r2 /* check if data to clear */
  69. strlo r0,[r1],#4 /* clear 4 bytes */
  70. blo bss_loop /* loop until done */
  71. /* call C++ constructors of global objects */
  72. ldr r0, =__ctors_start__
  73. ldr r1, =__ctors_end__
  74. ctor_loop:
  75. cmp r0, r1
  76. beq ctor_end
  77. ldr r2, [r0], #4
  78. stmfd sp!, {r0-r1}
  79. mov lr, pc
  80. bx r2
  81. ldmfd sp!, {r0-r1}
  82. b ctor_loop
  83. ctor_end:
  84. /* start RT-Thread Kernel */
  85. ldr pc, _rtthread_startup
  86. _rtthread_startup:
  87. .word rtthread_startup
  88. stack_setup:
  89. ldr r0, =stack_top
  90. @ Set the startup stack for svc
  91. mov sp, r0
  92. @ Enter Undefined Instruction Mode and set its Stack Pointer
  93. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  94. mov sp, r0
  95. sub r0, r0, #UND_Stack_Size
  96. @ Enter Abort Mode and set its Stack Pointer
  97. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  98. mov sp, r0
  99. sub r0, r0, #ABT_Stack_Size
  100. @ Enter FIQ Mode and set its Stack Pointer
  101. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  102. mov sp, r0
  103. sub r0, r0, #RT_FIQ_STACK_PGSZ
  104. @ Enter IRQ Mode and set its Stack Pointer
  105. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  106. mov sp, r0
  107. sub r0, r0, #RT_IRQ_STACK_PGSZ
  108. /* come back to SVC mode */
  109. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  110. bx lr
  111. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  112. .section .text.isr, "ax"
  113. .align 5
  114. .globl vector_fiq
  115. vector_fiq:
  116. stmfd sp!,{r0-r7,lr}
  117. bl rt_hw_trap_fiq
  118. ldmfd sp!,{r0-r7,lr}
  119. subs pc, lr, #4
  120. .globl rt_interrupt_enter
  121. .globl rt_interrupt_leave
  122. .globl rt_thread_switch_interrupt_flag
  123. .globl rt_interrupt_from_thread
  124. .globl rt_interrupt_to_thread
  125. .globl rt_current_thread
  126. .globl vmm_thread
  127. .globl vmm_virq_check
  128. .align 5
  129. .globl vector_irq
  130. vector_irq:
  131. stmfd sp!, {r0-r12,lr}
  132. bl rt_interrupt_enter
  133. bl rt_hw_trap_irq
  134. bl rt_interrupt_leave
  135. @ if rt_thread_switch_interrupt_flag set, jump to
  136. @ rt_hw_context_switch_interrupt_do and don't return
  137. ldr r0, =rt_thread_switch_interrupt_flag
  138. ldr r1, [r0]
  139. cmp r1, #1
  140. beq rt_hw_context_switch_interrupt_do
  141. ldmfd sp!, {r0-r12,lr}
  142. subs pc, lr, #4
  143. rt_hw_context_switch_interrupt_do:
  144. mov r1, #0 @ clear flag
  145. str r1, [r0]
  146. mov r1, sp @ r1 point to {r0-r3} in stack
  147. add sp, sp, #4*4
  148. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  149. mrs r0, spsr @ get cpsr of interrupt thread
  150. sub r2, lr, #4 @ save old task's pc to r2
  151. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  152. @ interrupted, this will just switch to the stack of kernel space.
  153. @ save the registers in kernel space won't trigger data abort.
  154. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  155. stmfd sp!, {r2} @ push old task's pc
  156. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  157. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  158. stmfd sp!, {r1-r4} @ push old task's r0-r3
  159. stmfd sp!, {r0} @ push old task's cpsr
  160. ldr r4, =rt_interrupt_from_thread
  161. ldr r5, [r4]
  162. str sp, [r5] @ store sp in preempted tasks's TCB
  163. ldr r6, =rt_interrupt_to_thread
  164. ldr r6, [r6]
  165. ldr sp, [r6] @ get new task's stack pointer
  166. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  167. msr spsr_cxsf, r4
  168. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  169. .macro push_svc_reg
  170. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  171. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  172. mov r0, sp
  173. mrs r6, spsr @/* Save CPSR */
  174. str lr, [r0, #15*4] @/* Push PC */
  175. str r6, [r0, #16*4] @/* Push CPSR */
  176. cps #Mode_SVC
  177. str sp, [r0, #13*4] @/* Save calling SP */
  178. str lr, [r0, #14*4] @/* Save calling PC */
  179. .endm
  180. .align 5
  181. .globl vector_swi
  182. vector_swi:
  183. push_svc_reg
  184. bl rt_hw_trap_swi
  185. b .
  186. .align 5
  187. .globl vector_undef
  188. vector_undef:
  189. push_svc_reg
  190. bl rt_hw_trap_undef
  191. b .
  192. .align 5
  193. .globl vector_pabt
  194. vector_pabt:
  195. push_svc_reg
  196. bl rt_hw_trap_pabt
  197. b .
  198. .align 5
  199. .globl vector_dabt
  200. vector_dabt:
  201. push_svc_reg
  202. bl rt_hw_trap_dabt
  203. b .
  204. .align 5
  205. .globl vector_resv
  206. vector_resv:
  207. push_svc_reg
  208. bl rt_hw_trap_resv
  209. b .