startup_stm32f767xx.s 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. ;******************** (C) COPYRIGHT 2016 STMicroelectronics ********************
  2. ;* File Name : startup_stm32f767xx.s
  3. ;* Author : MCD Application Team
  4. ;* Description : STM32F767xx devices vector table for MDK-ARM toolchain.
  5. ;* This module performs:
  6. ;* - Set the initial SP
  7. ;* - Set the initial PC == Reset_Handler
  8. ;* - Set the vector table entries with the exceptions ISR address
  9. ;* - Branches to __main in the C library (which eventually
  10. ;* calls main()).
  11. ;* After Reset the CortexM7 processor is in Thread mode,
  12. ;* priority is Privileged, and the Stack is set to Main.
  13. ;* <<< Use Configuration Wizard in Context Menu >>>
  14. ;*******************************************************************************
  15. ;
  16. ;* Redistribution and use in source and binary forms, with or without modification,
  17. ;* are permitted provided that the following conditions are met:
  18. ;* 1. Redistributions of source code must retain the above copyright notice,
  19. ;* this list of conditions and the following disclaimer.
  20. ;* 2. Redistributions in binary form must reproduce the above copyright notice,
  21. ;* this list of conditions and the following disclaimer in the documentation
  22. ;* and/or other materials provided with the distribution.
  23. ;* 3. Neither the name of STMicroelectronics nor the names of its contributors
  24. ;* may be used to endorse or promote products derived from this software
  25. ;* without specific prior written permission.
  26. ;*
  27. ;* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  28. ;* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  29. ;* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  30. ;* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  31. ;* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. ;* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  33. ;* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  34. ;* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  35. ;* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  36. ;* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. ;
  38. ;*******************************************************************************
  39. ; Amount of memory (in bytes) allocated for Stack
  40. ; Tailor this value to your application needs
  41. ; <h> Stack Configuration
  42. ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
  43. ; </h>
  44. Stack_Size EQU 0x400
  45. AREA STACK, NOINIT, READWRITE, ALIGN=3
  46. Stack_Mem SPACE Stack_Size
  47. __initial_sp
  48. ; <h> Heap Configuration
  49. ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
  50. ; </h>
  51. Heap_Size EQU 0x200
  52. AREA HEAP, NOINIT, READWRITE, ALIGN=3
  53. __heap_base
  54. Heap_Mem SPACE Heap_Size
  55. __heap_limit
  56. PRESERVE8
  57. THUMB
  58. ; Vector Table Mapped to Address 0 at Reset
  59. AREA RESET, DATA, READONLY
  60. EXPORT __Vectors
  61. EXPORT __Vectors_End
  62. EXPORT __Vectors_Size
  63. __Vectors DCD __initial_sp ; Top of Stack
  64. DCD Reset_Handler ; Reset Handler
  65. DCD NMI_Handler ; NMI Handler
  66. DCD HardFault_Handler ; Hard Fault Handler
  67. DCD MemManage_Handler ; MPU Fault Handler
  68. DCD BusFault_Handler ; Bus Fault Handler
  69. DCD UsageFault_Handler ; Usage Fault Handler
  70. DCD 0 ; Reserved
  71. DCD 0 ; Reserved
  72. DCD 0 ; Reserved
  73. DCD 0 ; Reserved
  74. DCD SVC_Handler ; SVCall Handler
  75. DCD DebugMon_Handler ; Debug Monitor Handler
  76. DCD 0 ; Reserved
  77. DCD PendSV_Handler ; PendSV Handler
  78. DCD SysTick_Handler ; SysTick Handler
  79. ; External Interrupts
  80. DCD WWDG_IRQHandler ; Window WatchDog
  81. DCD PVD_IRQHandler ; PVD through EXTI Line detection
  82. DCD TAMP_STAMP_IRQHandler ; Tamper and TimeStamps through the EXTI line
  83. DCD RTC_WKUP_IRQHandler ; RTC Wakeup through the EXTI line
  84. DCD FLASH_IRQHandler ; FLASH
  85. DCD RCC_IRQHandler ; RCC
  86. DCD EXTI0_IRQHandler ; EXTI Line0
  87. DCD EXTI1_IRQHandler ; EXTI Line1
  88. DCD EXTI2_IRQHandler ; EXTI Line2
  89. DCD EXTI3_IRQHandler ; EXTI Line3
  90. DCD EXTI4_IRQHandler ; EXTI Line4
  91. DCD DMA1_Stream0_IRQHandler ; DMA1 Stream 0
  92. DCD DMA1_Stream1_IRQHandler ; DMA1 Stream 1
  93. DCD DMA1_Stream2_IRQHandler ; DMA1 Stream 2
  94. DCD DMA1_Stream3_IRQHandler ; DMA1 Stream 3
  95. DCD DMA1_Stream4_IRQHandler ; DMA1 Stream 4
  96. DCD DMA1_Stream5_IRQHandler ; DMA1 Stream 5
  97. DCD DMA1_Stream6_IRQHandler ; DMA1 Stream 6
  98. DCD ADC_IRQHandler ; ADC1, ADC2 and ADC3s
  99. DCD CAN1_TX_IRQHandler ; CAN1 TX
  100. DCD CAN1_RX0_IRQHandler ; CAN1 RX0
  101. DCD CAN1_RX1_IRQHandler ; CAN1 RX1
  102. DCD CAN1_SCE_IRQHandler ; CAN1 SCE
  103. DCD EXTI9_5_IRQHandler ; External Line[9:5]s
  104. DCD TIM1_BRK_TIM9_IRQHandler ; TIM1 Break and TIM9
  105. DCD TIM1_UP_TIM10_IRQHandler ; TIM1 Update and TIM10
  106. DCD TIM1_TRG_COM_TIM11_IRQHandler ; TIM1 Trigger and Commutation and TIM11
  107. DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
  108. DCD TIM2_IRQHandler ; TIM2
  109. DCD TIM3_IRQHandler ; TIM3
  110. DCD TIM4_IRQHandler ; TIM4
  111. DCD I2C1_EV_IRQHandler ; I2C1 Event
  112. DCD I2C1_ER_IRQHandler ; I2C1 Error
  113. DCD I2C2_EV_IRQHandler ; I2C2 Event
  114. DCD I2C2_ER_IRQHandler ; I2C2 Error
  115. DCD SPI1_IRQHandler ; SPI1
  116. DCD SPI2_IRQHandler ; SPI2
  117. DCD USART1_IRQHandler ; USART1
  118. DCD USART2_IRQHandler ; USART2
  119. DCD USART3_IRQHandler ; USART3
  120. DCD EXTI15_10_IRQHandler ; External Line[15:10]s
  121. DCD RTC_Alarm_IRQHandler ; RTC Alarm (A and B) through EXTI Line
  122. DCD OTG_FS_WKUP_IRQHandler ; USB OTG FS Wakeup through EXTI line
  123. DCD TIM8_BRK_TIM12_IRQHandler ; TIM8 Break and TIM12
  124. DCD TIM8_UP_TIM13_IRQHandler ; TIM8 Update and TIM13
  125. DCD TIM8_TRG_COM_TIM14_IRQHandler ; TIM8 Trigger and Commutation and TIM14
  126. DCD TIM8_CC_IRQHandler ; TIM8 Capture Compare
  127. DCD DMA1_Stream7_IRQHandler ; DMA1 Stream7
  128. DCD FMC_IRQHandler ; FMC
  129. DCD SDMMC1_IRQHandler ; SDMMC1
  130. DCD TIM5_IRQHandler ; TIM5
  131. DCD SPI3_IRQHandler ; SPI3
  132. DCD UART4_IRQHandler ; UART4
  133. DCD UART5_IRQHandler ; UART5
  134. DCD TIM6_DAC_IRQHandler ; TIM6 and DAC1&2 underrun errors
  135. DCD TIM7_IRQHandler ; TIM7
  136. DCD DMA2_Stream0_IRQHandler ; DMA2 Stream 0
  137. DCD DMA2_Stream1_IRQHandler ; DMA2 Stream 1
  138. DCD DMA2_Stream2_IRQHandler ; DMA2 Stream 2
  139. DCD DMA2_Stream3_IRQHandler ; DMA2 Stream 3
  140. DCD DMA2_Stream4_IRQHandler ; DMA2 Stream 4
  141. DCD ETH_IRQHandler ; Ethernet
  142. DCD ETH_WKUP_IRQHandler ; Ethernet Wakeup through EXTI line
  143. DCD CAN2_TX_IRQHandler ; CAN2 TX
  144. DCD CAN2_RX0_IRQHandler ; CAN2 RX0
  145. DCD CAN2_RX1_IRQHandler ; CAN2 RX1
  146. DCD CAN2_SCE_IRQHandler ; CAN2 SCE
  147. DCD OTG_FS_IRQHandler ; USB OTG FS
  148. DCD DMA2_Stream5_IRQHandler ; DMA2 Stream 5
  149. DCD DMA2_Stream6_IRQHandler ; DMA2 Stream 6
  150. DCD DMA2_Stream7_IRQHandler ; DMA2 Stream 7
  151. DCD USART6_IRQHandler ; USART6
  152. DCD I2C3_EV_IRQHandler ; I2C3 event
  153. DCD I2C3_ER_IRQHandler ; I2C3 error
  154. DCD OTG_HS_EP1_OUT_IRQHandler ; USB OTG HS End Point 1 Out
  155. DCD OTG_HS_EP1_IN_IRQHandler ; USB OTG HS End Point 1 In
  156. DCD OTG_HS_WKUP_IRQHandler ; USB OTG HS Wakeup through EXTI
  157. DCD OTG_HS_IRQHandler ; USB OTG HS
  158. DCD DCMI_IRQHandler ; DCMI
  159. DCD 0 ; Reserved
  160. DCD RNG_IRQHandler ; Rng
  161. DCD FPU_IRQHandler ; FPU
  162. DCD UART7_IRQHandler ; UART7
  163. DCD UART8_IRQHandler ; UART8
  164. DCD SPI4_IRQHandler ; SPI4
  165. DCD SPI5_IRQHandler ; SPI5
  166. DCD SPI6_IRQHandler ; SPI6
  167. DCD SAI1_IRQHandler ; SAI1
  168. DCD LTDC_IRQHandler ; LTDC
  169. DCD LTDC_ER_IRQHandler ; LTDC error
  170. DCD DMA2D_IRQHandler ; DMA2D
  171. DCD SAI2_IRQHandler ; SAI2
  172. DCD QUADSPI_IRQHandler ; QUADSPI
  173. DCD LPTIM1_IRQHandler ; LPTIM1
  174. DCD CEC_IRQHandler ; HDMI_CEC
  175. DCD I2C4_EV_IRQHandler ; I2C4 Event
  176. DCD I2C4_ER_IRQHandler ; I2C4 Error
  177. DCD SPDIF_RX_IRQHandler ; SPDIF_RX
  178. DCD 0 ; Reserved
  179. DCD DFSDM1_FLT0_IRQHandler ; DFSDM1 Filter 0 global Interrupt
  180. DCD DFSDM1_FLT1_IRQHandler ; DFSDM1 Filter 1 global Interrupt
  181. DCD DFSDM1_FLT2_IRQHandler ; DFSDM1 Filter 2 global Interrupt
  182. DCD DFSDM1_FLT3_IRQHandler ; DFSDM1 Filter 3 global Interrupt
  183. DCD SDMMC2_IRQHandler ; SDMMC2
  184. DCD CAN3_TX_IRQHandler ; CAN3 TX
  185. DCD CAN3_RX0_IRQHandler ; CAN3 RX0
  186. DCD CAN3_RX1_IRQHandler ; CAN3 RX1
  187. DCD CAN3_SCE_IRQHandler ; CAN3 SCE
  188. DCD JPEG_IRQHandler ; JPEG
  189. DCD MDIOS_IRQHandler ; MDIOS
  190. __Vectors_End
  191. __Vectors_Size EQU __Vectors_End - __Vectors
  192. AREA |.text|, CODE, READONLY
  193. ; Reset handler
  194. Reset_Handler PROC
  195. EXPORT Reset_Handler [WEAK]
  196. IMPORT SystemInit
  197. IMPORT __main
  198. LDR R0, =SystemInit
  199. BLX R0
  200. LDR R0, =__main
  201. BX R0
  202. ENDP
  203. ; Dummy Exception Handlers (infinite loops which can be modified)
  204. NMI_Handler PROC
  205. EXPORT NMI_Handler [WEAK]
  206. B .
  207. ENDP
  208. HardFault_Handler\
  209. PROC
  210. EXPORT HardFault_Handler [WEAK]
  211. B .
  212. ENDP
  213. MemManage_Handler\
  214. PROC
  215. EXPORT MemManage_Handler [WEAK]
  216. B .
  217. ENDP
  218. BusFault_Handler\
  219. PROC
  220. EXPORT BusFault_Handler [WEAK]
  221. B .
  222. ENDP
  223. UsageFault_Handler\
  224. PROC
  225. EXPORT UsageFault_Handler [WEAK]
  226. B .
  227. ENDP
  228. SVC_Handler PROC
  229. EXPORT SVC_Handler [WEAK]
  230. B .
  231. ENDP
  232. DebugMon_Handler\
  233. PROC
  234. EXPORT DebugMon_Handler [WEAK]
  235. B .
  236. ENDP
  237. PendSV_Handler PROC
  238. EXPORT PendSV_Handler [WEAK]
  239. B .
  240. ENDP
  241. SysTick_Handler PROC
  242. EXPORT SysTick_Handler [WEAK]
  243. B .
  244. ENDP
  245. Default_Handler PROC
  246. EXPORT WWDG_IRQHandler [WEAK]
  247. EXPORT PVD_IRQHandler [WEAK]
  248. EXPORT TAMP_STAMP_IRQHandler [WEAK]
  249. EXPORT RTC_WKUP_IRQHandler [WEAK]
  250. EXPORT FLASH_IRQHandler [WEAK]
  251. EXPORT RCC_IRQHandler [WEAK]
  252. EXPORT EXTI0_IRQHandler [WEAK]
  253. EXPORT EXTI1_IRQHandler [WEAK]
  254. EXPORT EXTI2_IRQHandler [WEAK]
  255. EXPORT EXTI3_IRQHandler [WEAK]
  256. EXPORT EXTI4_IRQHandler [WEAK]
  257. EXPORT DMA1_Stream0_IRQHandler [WEAK]
  258. EXPORT DMA1_Stream1_IRQHandler [WEAK]
  259. EXPORT DMA1_Stream2_IRQHandler [WEAK]
  260. EXPORT DMA1_Stream3_IRQHandler [WEAK]
  261. EXPORT DMA1_Stream4_IRQHandler [WEAK]
  262. EXPORT DMA1_Stream5_IRQHandler [WEAK]
  263. EXPORT DMA1_Stream6_IRQHandler [WEAK]
  264. EXPORT ADC_IRQHandler [WEAK]
  265. EXPORT CAN1_TX_IRQHandler [WEAK]
  266. EXPORT CAN1_RX0_IRQHandler [WEAK]
  267. EXPORT CAN1_RX1_IRQHandler [WEAK]
  268. EXPORT CAN1_SCE_IRQHandler [WEAK]
  269. EXPORT EXTI9_5_IRQHandler [WEAK]
  270. EXPORT TIM1_BRK_TIM9_IRQHandler [WEAK]
  271. EXPORT TIM1_UP_TIM10_IRQHandler [WEAK]
  272. EXPORT TIM1_TRG_COM_TIM11_IRQHandler [WEAK]
  273. EXPORT TIM1_CC_IRQHandler [WEAK]
  274. EXPORT TIM2_IRQHandler [WEAK]
  275. EXPORT TIM3_IRQHandler [WEAK]
  276. EXPORT TIM4_IRQHandler [WEAK]
  277. EXPORT I2C1_EV_IRQHandler [WEAK]
  278. EXPORT I2C1_ER_IRQHandler [WEAK]
  279. EXPORT I2C2_EV_IRQHandler [WEAK]
  280. EXPORT I2C2_ER_IRQHandler [WEAK]
  281. EXPORT SPI1_IRQHandler [WEAK]
  282. EXPORT SPI2_IRQHandler [WEAK]
  283. EXPORT USART1_IRQHandler [WEAK]
  284. EXPORT USART2_IRQHandler [WEAK]
  285. EXPORT USART3_IRQHandler [WEAK]
  286. EXPORT EXTI15_10_IRQHandler [WEAK]
  287. EXPORT RTC_Alarm_IRQHandler [WEAK]
  288. EXPORT OTG_FS_WKUP_IRQHandler [WEAK]
  289. EXPORT TIM8_BRK_TIM12_IRQHandler [WEAK]
  290. EXPORT TIM8_UP_TIM13_IRQHandler [WEAK]
  291. EXPORT TIM8_TRG_COM_TIM14_IRQHandler [WEAK]
  292. EXPORT TIM8_CC_IRQHandler [WEAK]
  293. EXPORT DMA1_Stream7_IRQHandler [WEAK]
  294. EXPORT FMC_IRQHandler [WEAK]
  295. EXPORT SDMMC1_IRQHandler [WEAK]
  296. EXPORT TIM5_IRQHandler [WEAK]
  297. EXPORT SPI3_IRQHandler [WEAK]
  298. EXPORT UART4_IRQHandler [WEAK]
  299. EXPORT UART5_IRQHandler [WEAK]
  300. EXPORT TIM6_DAC_IRQHandler [WEAK]
  301. EXPORT TIM7_IRQHandler [WEAK]
  302. EXPORT DMA2_Stream0_IRQHandler [WEAK]
  303. EXPORT DMA2_Stream1_IRQHandler [WEAK]
  304. EXPORT DMA2_Stream2_IRQHandler [WEAK]
  305. EXPORT DMA2_Stream3_IRQHandler [WEAK]
  306. EXPORT DMA2_Stream4_IRQHandler [WEAK]
  307. EXPORT ETH_IRQHandler [WEAK]
  308. EXPORT ETH_WKUP_IRQHandler [WEAK]
  309. EXPORT CAN2_TX_IRQHandler [WEAK]
  310. EXPORT CAN2_RX0_IRQHandler [WEAK]
  311. EXPORT CAN2_RX1_IRQHandler [WEAK]
  312. EXPORT CAN2_SCE_IRQHandler [WEAK]
  313. EXPORT OTG_FS_IRQHandler [WEAK]
  314. EXPORT DMA2_Stream5_IRQHandler [WEAK]
  315. EXPORT DMA2_Stream6_IRQHandler [WEAK]
  316. EXPORT DMA2_Stream7_IRQHandler [WEAK]
  317. EXPORT USART6_IRQHandler [WEAK]
  318. EXPORT I2C3_EV_IRQHandler [WEAK]
  319. EXPORT I2C3_ER_IRQHandler [WEAK]
  320. EXPORT OTG_HS_EP1_OUT_IRQHandler [WEAK]
  321. EXPORT OTG_HS_EP1_IN_IRQHandler [WEAK]
  322. EXPORT OTG_HS_WKUP_IRQHandler [WEAK]
  323. EXPORT OTG_HS_IRQHandler [WEAK]
  324. EXPORT DCMI_IRQHandler [WEAK]
  325. EXPORT RNG_IRQHandler [WEAK]
  326. EXPORT FPU_IRQHandler [WEAK]
  327. EXPORT UART7_IRQHandler [WEAK]
  328. EXPORT UART8_IRQHandler [WEAK]
  329. EXPORT SPI4_IRQHandler [WEAK]
  330. EXPORT SPI5_IRQHandler [WEAK]
  331. EXPORT SPI6_IRQHandler [WEAK]
  332. EXPORT SAI1_IRQHandler [WEAK]
  333. EXPORT LTDC_IRQHandler [WEAK]
  334. EXPORT LTDC_ER_IRQHandler [WEAK]
  335. EXPORT DMA2D_IRQHandler [WEAK]
  336. EXPORT SAI2_IRQHandler [WEAK]
  337. EXPORT QUADSPI_IRQHandler [WEAK]
  338. EXPORT LPTIM1_IRQHandler [WEAK]
  339. EXPORT CEC_IRQHandler [WEAK]
  340. EXPORT I2C4_EV_IRQHandler [WEAK]
  341. EXPORT I2C4_ER_IRQHandler [WEAK]
  342. EXPORT SPDIF_RX_IRQHandler [WEAK]
  343. EXPORT DFSDM1_FLT0_IRQHandler [WEAK]
  344. EXPORT DFSDM1_FLT1_IRQHandler [WEAK]
  345. EXPORT DFSDM1_FLT2_IRQHandler [WEAK]
  346. EXPORT DFSDM1_FLT3_IRQHandler [WEAK]
  347. EXPORT SDMMC2_IRQHandler [WEAK]
  348. EXPORT CAN3_TX_IRQHandler [WEAK]
  349. EXPORT CAN3_RX0_IRQHandler [WEAK]
  350. EXPORT CAN3_RX1_IRQHandler [WEAK]
  351. EXPORT CAN3_SCE_IRQHandler [WEAK]
  352. EXPORT JPEG_IRQHandler [WEAK]
  353. EXPORT MDIOS_IRQHandler [WEAK]
  354. WWDG_IRQHandler
  355. PVD_IRQHandler
  356. TAMP_STAMP_IRQHandler
  357. RTC_WKUP_IRQHandler
  358. FLASH_IRQHandler
  359. RCC_IRQHandler
  360. EXTI0_IRQHandler
  361. EXTI1_IRQHandler
  362. EXTI2_IRQHandler
  363. EXTI3_IRQHandler
  364. EXTI4_IRQHandler
  365. DMA1_Stream0_IRQHandler
  366. DMA1_Stream1_IRQHandler
  367. DMA1_Stream2_IRQHandler
  368. DMA1_Stream3_IRQHandler
  369. DMA1_Stream4_IRQHandler
  370. DMA1_Stream5_IRQHandler
  371. DMA1_Stream6_IRQHandler
  372. ADC_IRQHandler
  373. CAN1_TX_IRQHandler
  374. CAN1_RX0_IRQHandler
  375. CAN1_RX1_IRQHandler
  376. CAN1_SCE_IRQHandler
  377. EXTI9_5_IRQHandler
  378. TIM1_BRK_TIM9_IRQHandler
  379. TIM1_UP_TIM10_IRQHandler
  380. TIM1_TRG_COM_TIM11_IRQHandler
  381. TIM1_CC_IRQHandler
  382. TIM2_IRQHandler
  383. TIM3_IRQHandler
  384. TIM4_IRQHandler
  385. I2C1_EV_IRQHandler
  386. I2C1_ER_IRQHandler
  387. I2C2_EV_IRQHandler
  388. I2C2_ER_IRQHandler
  389. SPI1_IRQHandler
  390. SPI2_IRQHandler
  391. USART1_IRQHandler
  392. USART2_IRQHandler
  393. USART3_IRQHandler
  394. EXTI15_10_IRQHandler
  395. RTC_Alarm_IRQHandler
  396. OTG_FS_WKUP_IRQHandler
  397. TIM8_BRK_TIM12_IRQHandler
  398. TIM8_UP_TIM13_IRQHandler
  399. TIM8_TRG_COM_TIM14_IRQHandler
  400. TIM8_CC_IRQHandler
  401. DMA1_Stream7_IRQHandler
  402. FMC_IRQHandler
  403. SDMMC1_IRQHandler
  404. TIM5_IRQHandler
  405. SPI3_IRQHandler
  406. UART4_IRQHandler
  407. UART5_IRQHandler
  408. TIM6_DAC_IRQHandler
  409. TIM7_IRQHandler
  410. DMA2_Stream0_IRQHandler
  411. DMA2_Stream1_IRQHandler
  412. DMA2_Stream2_IRQHandler
  413. DMA2_Stream3_IRQHandler
  414. DMA2_Stream4_IRQHandler
  415. ETH_IRQHandler
  416. ETH_WKUP_IRQHandler
  417. CAN2_TX_IRQHandler
  418. CAN2_RX0_IRQHandler
  419. CAN2_RX1_IRQHandler
  420. CAN2_SCE_IRQHandler
  421. OTG_FS_IRQHandler
  422. DMA2_Stream5_IRQHandler
  423. DMA2_Stream6_IRQHandler
  424. DMA2_Stream7_IRQHandler
  425. USART6_IRQHandler
  426. I2C3_EV_IRQHandler
  427. I2C3_ER_IRQHandler
  428. OTG_HS_EP1_OUT_IRQHandler
  429. OTG_HS_EP1_IN_IRQHandler
  430. OTG_HS_WKUP_IRQHandler
  431. OTG_HS_IRQHandler
  432. DCMI_IRQHandler
  433. RNG_IRQHandler
  434. FPU_IRQHandler
  435. UART7_IRQHandler
  436. UART8_IRQHandler
  437. SPI4_IRQHandler
  438. SPI5_IRQHandler
  439. SPI6_IRQHandler
  440. SAI1_IRQHandler
  441. LTDC_IRQHandler
  442. LTDC_ER_IRQHandler
  443. DMA2D_IRQHandler
  444. SAI2_IRQHandler
  445. QUADSPI_IRQHandler
  446. LPTIM1_IRQHandler
  447. CEC_IRQHandler
  448. I2C4_EV_IRQHandler
  449. I2C4_ER_IRQHandler
  450. SPDIF_RX_IRQHandler
  451. DFSDM1_FLT0_IRQHandler
  452. DFSDM1_FLT1_IRQHandler
  453. DFSDM1_FLT2_IRQHandler
  454. DFSDM1_FLT3_IRQHandler
  455. SDMMC2_IRQHandler
  456. CAN3_TX_IRQHandler
  457. CAN3_RX0_IRQHandler
  458. CAN3_RX1_IRQHandler
  459. CAN3_SCE_IRQHandler
  460. JPEG_IRQHandler
  461. MDIOS_IRQHandler
  462. B .
  463. ENDP
  464. ALIGN
  465. ;*******************************************************************************
  466. ; User Stack and Heap initialization
  467. ;*******************************************************************************
  468. IF :DEF:__MICROLIB
  469. EXPORT __initial_sp
  470. EXPORT __heap_base
  471. EXPORT __heap_limit
  472. ELSE
  473. IMPORT __use_two_region_memory
  474. EXPORT __user_initial_stackheap
  475. __user_initial_stackheap
  476. LDR R0, = Heap_Mem
  477. LDR R1, =(Stack_Mem + Stack_Size)
  478. LDR R2, = (Heap_Mem + Heap_Size)
  479. LDR R3, = Stack_Mem
  480. BX LR
  481. ALIGN
  482. ENDIF
  483. END
  484. ;************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE*****