board.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-10-26 zylx first version
  9. */
  10. #include "board.h"
  11. /**
  12. * @brief System Clock Configuration
  13. * @retval None
  14. */
  15. void SystemClock_Config(void)
  16. {
  17. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  18. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  19. RCC_PeriphCLKInitTypeDef PeriphClkInitStruct = {0};
  20. /** Supply configuration update enable
  21. */
  22. HAL_PWREx_ConfigSupply(PWR_LDO_SUPPLY);
  23. /** Configure the main internal regulator output voltage
  24. */
  25. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  26. while(!__HAL_PWR_GET_FLAG(PWR_FLAG_VOSRDY)) {}
  27. /** Macro to configure the PLL clock source
  28. */
  29. __HAL_RCC_PLL_PLLSOURCE_CONFIG(RCC_PLLSOURCE_HSE);
  30. /** Initializes the CPU, AHB and APB busses clocks
  31. */
  32. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI48|RCC_OSCILLATORTYPE_HSE;
  33. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  34. RCC_OscInitStruct.HSI48State = RCC_HSI48_ON;
  35. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  36. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  37. RCC_OscInitStruct.PLL.PLLM = 5;
  38. RCC_OscInitStruct.PLL.PLLN = 160;
  39. RCC_OscInitStruct.PLL.PLLP = 2;
  40. RCC_OscInitStruct.PLL.PLLQ = 2;
  41. RCC_OscInitStruct.PLL.PLLR = 2;
  42. RCC_OscInitStruct.PLL.PLLRGE = RCC_PLL1VCIRANGE_2;
  43. RCC_OscInitStruct.PLL.PLLVCOSEL = RCC_PLL1VCOWIDE;
  44. RCC_OscInitStruct.PLL.PLLFRACN = 0;
  45. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  46. {
  47. Error_Handler();
  48. }
  49. /** Initializes the CPU, AHB and APB busses clocks
  50. */
  51. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  52. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2
  53. |RCC_CLOCKTYPE_D3PCLK1|RCC_CLOCKTYPE_D1PCLK1;
  54. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  55. RCC_ClkInitStruct.SYSCLKDivider = RCC_SYSCLK_DIV1;
  56. RCC_ClkInitStruct.AHBCLKDivider = RCC_HCLK_DIV2;
  57. RCC_ClkInitStruct.APB3CLKDivider = RCC_APB3_DIV2;
  58. RCC_ClkInitStruct.APB1CLKDivider = RCC_APB1_DIV2;
  59. RCC_ClkInitStruct.APB2CLKDivider = RCC_APB2_DIV2;
  60. RCC_ClkInitStruct.APB4CLKDivider = RCC_APB4_DIV2;
  61. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  62. {
  63. Error_Handler();
  64. }
  65. PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_UART4|RCC_PERIPHCLK_USART1
  66. |RCC_PERIPHCLK_RNG|RCC_PERIPHCLK_SDMMC
  67. |RCC_PERIPHCLK_ADC|RCC_PERIPHCLK_QSPI;
  68. PeriphClkInitStruct.PLL2.PLL2M = 5;
  69. PeriphClkInitStruct.PLL2.PLL2N = 192;
  70. PeriphClkInitStruct.PLL2.PLL2P = 2;
  71. PeriphClkInitStruct.PLL2.PLL2Q = 2;
  72. PeriphClkInitStruct.PLL2.PLL2R = 2;
  73. PeriphClkInitStruct.PLL2.PLL2RGE = RCC_PLL2VCIRANGE_2;
  74. PeriphClkInitStruct.PLL2.PLL2VCOSEL = RCC_PLL2VCOWIDE;
  75. PeriphClkInitStruct.PLL2.PLL2FRACN = 0;
  76. PeriphClkInitStruct.QspiClockSelection = RCC_QSPICLKSOURCE_D1HCLK;
  77. PeriphClkInitStruct.SdmmcClockSelection = RCC_SDMMCCLKSOURCE_PLL;
  78. PeriphClkInitStruct.Usart234578ClockSelection = RCC_USART234578CLKSOURCE_D2PCLK1;
  79. PeriphClkInitStruct.Usart16ClockSelection = RCC_USART16CLKSOURCE_D2PCLK2;
  80. PeriphClkInitStruct.RngClockSelection = RCC_RNGCLKSOURCE_HSI48;
  81. PeriphClkInitStruct.AdcClockSelection = RCC_ADCCLKSOURCE_PLL2;
  82. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct) != HAL_OK)
  83. {
  84. Error_Handler();
  85. }
  86. }
  87. /**
  88. * Function ota_app_vtor_reconfig
  89. * Description Set Vector Table base location to the start addr of app(RT_APP_PART_ADDR).
  90. */
  91. static int ota_app_vtor_reconfig(void)
  92. {
  93. #define RT_APP_PART_ADDR 0x08020000
  94. #define NVIC_VTOR_MASK 0x3FFFFF80
  95. /* Set the Vector Table base location by user application firmware definition */
  96. SCB->VTOR = RT_APP_PART_ADDR & NVIC_VTOR_MASK;
  97. return 0;
  98. }
  99. INIT_BOARD_EXPORT(ota_app_vtor_reconfig);