board.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * File : board.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009 RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard first implementation
  13. * 2019-05-09 Zero-Free Adding multiple configurations for system clock frequency
  14. */
  15. #include <board.h>
  16. #include <rtthread.h>
  17. void SystemClock_Config(void)
  18. {
  19. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  20. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  21. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  22. /** Configure LSE Drive Capability
  23. */
  24. HAL_PWR_EnableBkUpAccess();
  25. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  26. /** Initializes the CPU, AHB and APB busses clocks
  27. */
  28. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE
  29. |RCC_OSCILLATORTYPE_LSE;
  30. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  31. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  32. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  33. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  34. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  35. RCC_OscInitStruct.PLL.PLLM = 1;
  36. RCC_OscInitStruct.PLL.PLLN = 20;
  37. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  38. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  39. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  40. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  41. {
  42. Error_Handler();
  43. }
  44. /** Initializes the CPU, AHB and APB busses clocks
  45. */
  46. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  47. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  48. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  49. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  50. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  51. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  52. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  53. {
  54. Error_Handler();
  55. }
  56. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  57. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_USB
  58. |RCC_PERIPHCLK_ADC;
  59. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  60. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  61. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  62. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  63. PeriphClkInit.UsbClockSelection = RCC_USBCLKSOURCE_PLLSAI1;
  64. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_HSE;
  65. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  66. PeriphClkInit.PLLSAI1.PLLSAI1N = 12;
  67. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV7;
  68. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  69. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  70. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK|RCC_PLLSAI1_ADC1CLK;
  71. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  72. {
  73. Error_Handler();
  74. }
  75. /** Configure the main internal regulator output voltage
  76. */
  77. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  78. {
  79. Error_Handler();
  80. }
  81. }
  82. #ifdef RT_USING_PM
  83. void SystemClock_MSI_ON(void)
  84. {
  85. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  86. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  87. /* Initializes the CPU, AHB and APB busses clocks */
  88. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  89. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  90. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  91. {
  92. RT_ASSERT(0);
  93. }
  94. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  95. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  96. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  97. {
  98. Error_Handler();
  99. }
  100. }
  101. void SystemClock_MSI_OFF(void)
  102. {
  103. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  104. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  105. RCC_OscInitStruct.HSIState = RCC_MSI_OFF;
  106. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE; /* No update on PLL */
  107. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  108. {
  109. Error_Handler();
  110. }
  111. }
  112. void SystemClock_80M(void)
  113. {
  114. RCC_OscInitTypeDef RCC_OscInitStruct;
  115. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  116. /**Initializes the CPU, AHB and APB busses clocks */
  117. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  118. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  119. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  120. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  121. RCC_OscInitStruct.PLL.PLLM = 1;
  122. RCC_OscInitStruct.PLL.PLLN = 20;
  123. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  124. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  125. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  126. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  127. {
  128. Error_Handler();
  129. }
  130. /**Initializes the CPU, AHB and APB busses clocks
  131. */
  132. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  133. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  134. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  135. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  136. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  137. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  138. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  139. {
  140. Error_Handler();
  141. }
  142. }
  143. void SystemClock_24M(void)
  144. {
  145. RCC_OscInitTypeDef RCC_OscInitStruct;
  146. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  147. /** Initializes the CPU, AHB and APB busses clocks */
  148. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  149. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  150. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  151. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  152. RCC_OscInitStruct.PLL.PLLM = 1;
  153. RCC_OscInitStruct.PLL.PLLN = 12;
  154. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  155. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  156. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV4;
  157. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  158. {
  159. Error_Handler();
  160. }
  161. /** Initializes the CPU, AHB and APB busses clocks */
  162. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  163. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  164. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  165. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  166. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  167. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  168. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  169. {
  170. Error_Handler();
  171. }
  172. }
  173. void SystemClock_2M(void)
  174. {
  175. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  176. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  177. /* MSI is enabled after System reset, update MSI to 2Mhz (RCC_MSIRANGE_5) */
  178. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  179. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  180. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_5;
  181. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  182. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  183. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  184. {
  185. /* Initialization Error */
  186. Error_Handler();
  187. }
  188. /* Select MSI as system clock source and configure the HCLK, PCLK1 and PCLK2
  189. clocks dividers */
  190. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  191. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  192. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  193. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  194. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  195. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  196. {
  197. /* Initialization Error */
  198. Error_Handler();
  199. }
  200. }
  201. /**
  202. * @brief Configures system clock after wake-up from STOP: enable HSI, PLL
  203. * and select PLL as system clock source.
  204. * @param None
  205. * @retval None
  206. */
  207. void SystemClock_ReConfig(uint8_t mode)
  208. {
  209. SystemClock_MSI_ON();
  210. switch (mode)
  211. {
  212. case PM_RUN_MODE_HIGH_SPEED:
  213. case PM_RUN_MODE_NORMAL_SPEED:
  214. SystemClock_80M();
  215. break;
  216. case PM_RUN_MODE_MEDIUM_SPEED:
  217. SystemClock_24M();
  218. break;
  219. case PM_RUN_MODE_LOW_SPEED:
  220. SystemClock_2M();
  221. break;
  222. default:
  223. break;
  224. }
  225. // SystemClock_MSI_OFF();
  226. }
  227. #endif