drv_usart_v2.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2023-02-23 Jonas first version
  9. * 2023-04-16 shelton update for perfection of drv_usart_v2
  10. * 2023-11-16 shelton add support at32f402/405 series
  11. * 2024-04-12 shelton add support a403a and a423
  12. */
  13. #include "drv_common.h"
  14. #include "drv_usart_v2.h"
  15. #include "drv_config.h"
  16. #ifdef RT_USING_SERIAL_V2
  17. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  18. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  19. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  20. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  21. #error "Please define at least one BSP_USING_UARTx"
  22. #endif
  23. enum {
  24. #ifdef BSP_USING_UART1
  25. UART1_INDEX,
  26. #endif
  27. #ifdef BSP_USING_UART2
  28. UART2_INDEX,
  29. #endif
  30. #ifdef BSP_USING_UART3
  31. UART3_INDEX,
  32. #endif
  33. #ifdef BSP_USING_UART4
  34. UART4_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART5
  37. UART5_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART6
  40. UART6_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART7
  43. UART7_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART8
  46. UART8_INDEX,
  47. #endif
  48. };
  49. static struct at32_uart uart_config[] = {
  50. #ifdef BSP_USING_UART1
  51. UART1_CONFIG,
  52. #endif
  53. #ifdef BSP_USING_UART2
  54. UART2_CONFIG,
  55. #endif
  56. #ifdef BSP_USING_UART3
  57. UART3_CONFIG,
  58. #endif
  59. #ifdef BSP_USING_UART4
  60. UART4_CONFIG,
  61. #endif
  62. #ifdef BSP_USING_UART5
  63. UART5_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART6
  66. UART6_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART7
  69. UART7_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART8
  72. UART8_CONFIG,
  73. #endif
  74. };
  75. #ifdef RT_SERIAL_USING_DMA
  76. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  77. #endif
  78. static rt_err_t at32_configure(struct rt_serial_device *serial,
  79. struct serial_configure *cfg) {
  80. usart_data_bit_num_type data_bit;
  81. usart_stop_bit_num_type stop_bit;
  82. usart_parity_selection_type parity_mode;
  83. usart_hardware_flow_control_type flow_control;
  84. RT_ASSERT(serial != RT_NULL);
  85. RT_ASSERT(cfg != RT_NULL);
  86. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  87. RT_ASSERT(instance != RT_NULL);
  88. at32_msp_usart_init((void *)instance->uart_x);
  89. usart_receiver_enable(instance->uart_x, TRUE);
  90. usart_transmitter_enable(instance->uart_x, TRUE);
  91. switch (cfg->data_bits) {
  92. case DATA_BITS_8:
  93. data_bit = USART_DATA_8BITS;
  94. break;
  95. case DATA_BITS_9:
  96. data_bit = USART_DATA_9BITS;
  97. break;
  98. default:
  99. data_bit = USART_DATA_8BITS;
  100. break;
  101. }
  102. switch (cfg->stop_bits) {
  103. case STOP_BITS_1:
  104. stop_bit = USART_STOP_1_BIT;
  105. break;
  106. case STOP_BITS_2:
  107. stop_bit = USART_STOP_2_BIT;
  108. break;
  109. default:
  110. stop_bit = USART_STOP_1_BIT;
  111. break;
  112. }
  113. switch (cfg->parity) {
  114. case PARITY_NONE:
  115. parity_mode = USART_PARITY_NONE;
  116. break;
  117. case PARITY_ODD:
  118. parity_mode = USART_PARITY_ODD;
  119. break;
  120. case PARITY_EVEN:
  121. parity_mode = USART_PARITY_EVEN;
  122. break;
  123. default:
  124. parity_mode = USART_PARITY_NONE;
  125. break;
  126. }
  127. switch (cfg->flowcontrol) {
  128. case RT_SERIAL_FLOWCONTROL_NONE:
  129. flow_control = USART_HARDWARE_FLOW_NONE;
  130. break;
  131. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  132. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  133. break;
  134. default:
  135. flow_control = USART_HARDWARE_FLOW_NONE;
  136. break;
  137. }
  138. #ifdef RT_SERIAL_USING_DMA
  139. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  140. instance->last_index = serial->config.rx_bufsz;
  141. }
  142. #endif
  143. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  144. usart_parity_selection_config(instance->uart_x, parity_mode);
  145. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  146. usart_enable(instance->uart_x, TRUE);
  147. return RT_EOK;
  148. }
  149. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  150. struct at32_uart *instance;
  151. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  152. RT_ASSERT(serial != RT_NULL);
  153. instance = rt_container_of(serial, struct at32_uart, serial);
  154. RT_ASSERT(instance != RT_NULL);
  155. if (ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  156. {
  157. if (instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  158. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  159. else
  160. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  161. }
  162. else if (ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  163. {
  164. if (instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  165. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  166. else
  167. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  168. }
  169. switch (cmd) {
  170. case RT_DEVICE_CTRL_CLR_INT:
  171. nvic_irq_disable(instance->irqn);
  172. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  173. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  174. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  175. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  176. #ifdef RT_SERIAL_USING_DMA
  177. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  178. {
  179. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  180. nvic_irq_disable(instance->dma_rx->dma_irqn);
  181. dma_reset(instance->dma_rx->dma_channel);
  182. }
  183. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  184. {
  185. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  186. nvic_irq_disable(instance->dma_tx->dma_irqn);
  187. dma_reset(instance->dma_tx->dma_channel);
  188. }
  189. #endif
  190. break;
  191. case RT_DEVICE_CTRL_SET_INT:
  192. nvic_irq_enable(instance->irqn, 1, 0);
  193. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  194. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  195. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  196. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, TRUE);
  197. break;
  198. case RT_DEVICE_CTRL_CONFIG:
  199. if(ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  200. {
  201. #ifdef RT_SERIAL_USING_DMA
  202. at32_dma_config(serial, ctrl_arg);
  203. #endif
  204. }
  205. else
  206. at32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  207. break;
  208. case RT_DEVICE_CHECK_OPTMODE:
  209. {
  210. if(ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  211. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  212. else
  213. return RT_SERIAL_TX_BLOCKING_BUFFER;
  214. }
  215. case RT_DEVICE_CTRL_CLOSE:
  216. usart_reset(instance->uart_x);
  217. break;
  218. }
  219. return RT_EOK;
  220. }
  221. static int at32_putc(struct rt_serial_device *serial, char ch) {
  222. struct at32_uart *instance;
  223. RT_ASSERT(serial != RT_NULL);
  224. instance = rt_container_of(serial, struct at32_uart, serial);
  225. RT_ASSERT(instance != RT_NULL);
  226. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  227. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  228. return 1;
  229. }
  230. static int at32_getc(struct rt_serial_device *serial) {
  231. int ch;
  232. struct at32_uart *instance;
  233. RT_ASSERT(serial != RT_NULL);
  234. instance = rt_container_of(serial, struct at32_uart, serial);
  235. RT_ASSERT(instance != RT_NULL);
  236. ch = -1;
  237. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  238. ch = usart_data_receive(instance->uart_x) & 0xff;
  239. }
  240. return ch;
  241. }
  242. #ifdef RT_SERIAL_USING_DMA
  243. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  244. {
  245. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  246. dma_channel->dtcnt = size;
  247. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  248. dma_channel->maddr = (rt_uint32_t)buffer;
  249. /* enable usart interrupt */
  250. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  251. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  252. /* enable transmit complete interrupt */
  253. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  254. /* enable dma receive */
  255. usart_dma_receiver_enable(instance->uart_x, TRUE);
  256. /* enable dma channel */
  257. dma_channel_enable(dma_channel, TRUE);
  258. }
  259. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  260. {
  261. /* wait before transfer complete */
  262. while(instance->dma_tx->dma_done == RT_FALSE);
  263. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  264. dma_channel->dtcnt = size;
  265. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  266. dma_channel->maddr = (rt_uint32_t)buffer;
  267. /* enable transmit complete interrupt */
  268. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  269. /* enable dma transmit */
  270. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  271. /* mark dma flag */
  272. instance->dma_tx->dma_done = RT_FALSE;
  273. /* enable dma channel */
  274. dma_channel_enable(dma_channel, TRUE);
  275. }
  276. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  277. {
  278. dma_init_type dma_init_struct;
  279. dma_channel_type *dma_channel = NULL;
  280. struct rt_serial_rx_fifo *rx_fifo;
  281. struct at32_uart *instance;
  282. struct dma_config *dma_config;
  283. RT_ASSERT(serial != RT_NULL);
  284. instance = rt_container_of(serial, struct at32_uart, serial);
  285. RT_ASSERT(instance != RT_NULL);
  286. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  287. if (RT_DEVICE_FLAG_DMA_RX == flag)
  288. {
  289. dma_channel = instance->dma_rx->dma_channel;
  290. dma_config = instance->dma_rx;
  291. }
  292. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  293. {
  294. dma_channel = instance->dma_tx->dma_channel;
  295. dma_config = instance->dma_tx;
  296. }
  297. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  298. dma_default_para_init(&dma_init_struct);
  299. dma_init_struct.peripheral_inc_enable = FALSE;
  300. dma_init_struct.memory_inc_enable = TRUE;
  301. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  302. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  303. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  304. if (RT_DEVICE_FLAG_DMA_RX == flag)
  305. {
  306. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  307. dma_init_struct.loop_mode_enable = TRUE;
  308. }
  309. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  310. {
  311. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  312. dma_init_struct.loop_mode_enable = FALSE;
  313. }
  314. dma_reset(dma_channel);
  315. dma_init(dma_channel, &dma_init_struct);
  316. #if defined (SOC_SERIES_AT32F425)
  317. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  318. (dma_flexible_request_type)dma_config->request_id);
  319. #endif
  320. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  321. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  322. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423)
  323. dmamux_enable(dma_config->dma_x, TRUE);
  324. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  325. #endif
  326. /* enable interrupt */
  327. if (flag == RT_DEVICE_FLAG_DMA_RX)
  328. {
  329. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  330. /* start dma transfer */
  331. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.rx_bufsz);
  332. }
  333. /* dma irq should set in dma tx mode */
  334. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  335. nvic_irq_enable(instance->irqn, 1, 0);
  336. }
  337. #endif
  338. static rt_ssize_t at32_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, rt_uint32_t tx_flag)
  339. {
  340. struct at32_uart *instance;
  341. RT_ASSERT(serial != RT_NULL);
  342. RT_ASSERT(buf != RT_NULL);
  343. instance = rt_container_of(serial, struct at32_uart, serial);
  344. RT_ASSERT(instance != RT_NULL);
  345. if(instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  346. {
  347. #ifdef RT_SERIAL_USING_DMA
  348. _uart_dma_transmit(instance, buf, size);
  349. #endif
  350. return size;
  351. }
  352. at32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  353. return size;
  354. }
  355. static const struct rt_uart_ops at32_uart_ops = {
  356. at32_configure,
  357. at32_control,
  358. at32_putc,
  359. at32_getc,
  360. at32_transmit
  361. };
  362. #ifdef RT_SERIAL_USING_DMA
  363. void dma_rx_isr(struct rt_serial_device *serial)
  364. {
  365. volatile rt_uint32_t reg_sts = 0, index = 0;
  366. rt_size_t recv_len = 0, counter = 0;
  367. struct at32_uart *instance;
  368. RT_ASSERT(serial != RT_NULL);
  369. instance = rt_container_of(serial, struct at32_uart, serial);
  370. RT_ASSERT(instance != RT_NULL);
  371. index = instance->dma_rx->channel_index;
  372. /* clear dma flag */
  373. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  374. counter = dma_data_number_get(instance->dma_rx->dma_channel);
  375. if (counter <= instance->last_index)
  376. recv_len = instance->last_index - counter;
  377. else
  378. recv_len = serial->config.rx_bufsz + instance->last_index - counter;
  379. if (recv_len)
  380. {
  381. instance->last_index = counter;
  382. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  383. }
  384. }
  385. void dma_tx_isr(struct rt_serial_device *serial)
  386. {
  387. volatile rt_uint32_t reg_sts = 0, index = 0;
  388. rt_size_t trans_total_index;
  389. struct at32_uart *instance;
  390. RT_ASSERT(serial != RT_NULL);
  391. instance = rt_container_of(serial, struct at32_uart, serial);
  392. RT_ASSERT(instance != RT_NULL);
  393. reg_sts = instance->dma_tx->dma_x->sts;
  394. index = instance->dma_tx->channel_index;
  395. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  396. {
  397. /* mark dma flag */
  398. instance->dma_tx->dma_done = RT_TRUE;
  399. /* clear dma flag */
  400. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  401. /* disable dma tx channel */
  402. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  403. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  404. if (trans_total_index == 0)
  405. {
  406. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  407. }
  408. }
  409. }
  410. #endif
  411. static void usart_isr(struct rt_serial_device *serial)
  412. {
  413. struct at32_uart *instance;
  414. RT_ASSERT(serial != RT_NULL);
  415. instance = rt_container_of(serial, struct at32_uart, serial);
  416. RT_ASSERT(instance != RT_NULL);
  417. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET)
  418. {
  419. struct rt_serial_rx_fifo *rx_fifo;
  420. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  421. RT_ASSERT(rx_fifo != RT_NULL);
  422. rt_ringbuffer_putchar(&(rx_fifo->rb), usart_data_receive(instance->uart_x));
  423. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  424. }
  425. else if ((usart_flag_get(instance->uart_x, USART_TDBE_FLAG) != RESET) && (instance->uart_x->ctrl1_bit.tdbeien))
  426. {
  427. struct rt_serial_tx_fifo *tx_fifo;
  428. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  429. RT_ASSERT(tx_fifo != RT_NULL);
  430. rt_uint8_t put_char = 0;
  431. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  432. {
  433. usart_data_transmit(instance->uart_x, put_char);
  434. }
  435. else
  436. {
  437. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  438. usart_interrupt_enable(instance->uart_x, USART_TDC_INT, TRUE);
  439. }
  440. usart_flag_clear(instance->uart_x, USART_TDBE_FLAG);
  441. }
  442. else if ((usart_flag_get(instance->uart_x, USART_TDC_FLAG) != RESET) && (instance->uart_x->ctrl1_bit.tdcien))
  443. {
  444. usart_interrupt_enable(instance->uart_x, USART_TDC_INT, FALSE);
  445. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  446. usart_flag_clear(instance->uart_x, USART_TDC_FLAG);
  447. }
  448. #ifdef RT_SERIAL_USING_DMA
  449. else if ((usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET) && (instance->uart_dma_flag) && \
  450. (instance->uart_x->ctrl1_bit.idleien))
  451. {
  452. dma_rx_isr(serial);
  453. /* clear idle flag */
  454. usart_data_receive(instance->uart_x);
  455. }
  456. #endif
  457. else
  458. {
  459. if (usart_flag_get(instance->uart_x, USART_ROERR_FLAG) != RESET)
  460. {
  461. usart_flag_clear(instance->uart_x, USART_ROERR_FLAG);
  462. }
  463. if (usart_flag_get(instance->uart_x, USART_NERR_FLAG) != RESET)
  464. {
  465. usart_flag_clear(instance->uart_x, USART_NERR_FLAG);
  466. }
  467. if (usart_flag_get(instance->uart_x, USART_FERR_FLAG) != RESET)
  468. {
  469. usart_flag_clear(instance->uart_x, USART_FERR_FLAG);
  470. }
  471. if (usart_flag_get(instance->uart_x, USART_PERR_FLAG) != RESET)
  472. {
  473. usart_flag_clear(instance->uart_x, USART_PERR_FLAG);
  474. }
  475. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET)
  476. {
  477. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  478. }
  479. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET)
  480. {
  481. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  482. }
  483. }
  484. }
  485. #ifdef BSP_USING_UART1
  486. void UART1_IRQHandler(void) {
  487. rt_interrupt_enter();
  488. usart_isr(&uart_config[UART1_INDEX].serial);
  489. rt_interrupt_leave();
  490. }
  491. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  492. void UART1_RX_DMA_IRQHandler(void)
  493. {
  494. /* enter interrupt */
  495. rt_interrupt_enter();
  496. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  497. /* leave interrupt */
  498. rt_interrupt_leave();
  499. }
  500. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  501. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  502. void UART1_TX_DMA_IRQHandler(void)
  503. {
  504. /* enter interrupt */
  505. rt_interrupt_enter();
  506. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  507. /* leave interrupt */
  508. rt_interrupt_leave();
  509. }
  510. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  511. #endif
  512. #ifdef BSP_USING_UART2
  513. void UART2_IRQHandler(void) {
  514. rt_interrupt_enter();
  515. usart_isr(&uart_config[UART2_INDEX].serial);
  516. rt_interrupt_leave();
  517. }
  518. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  519. void UART2_RX_DMA_IRQHandler(void)
  520. {
  521. /* enter interrupt */
  522. rt_interrupt_enter();
  523. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  524. /* leave interrupt */
  525. rt_interrupt_leave();
  526. }
  527. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  528. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  529. void UART2_TX_DMA_IRQHandler(void)
  530. {
  531. /* enter interrupt */
  532. rt_interrupt_enter();
  533. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  534. /* leave interrupt */
  535. rt_interrupt_leave();
  536. }
  537. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  538. #endif
  539. #ifdef BSP_USING_UART3
  540. void UART3_IRQHandler(void) {
  541. rt_interrupt_enter();
  542. usart_isr(&uart_config[UART3_INDEX].serial);
  543. rt_interrupt_leave();
  544. }
  545. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  546. void UART3_RX_DMA_IRQHandler(void)
  547. {
  548. /* enter interrupt */
  549. rt_interrupt_enter();
  550. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  551. /* leave interrupt */
  552. rt_interrupt_leave();
  553. }
  554. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  555. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  556. void UART3_TX_DMA_IRQHandler(void)
  557. {
  558. /* enter interrupt */
  559. rt_interrupt_enter();
  560. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  561. /* leave interrupt */
  562. rt_interrupt_leave();
  563. }
  564. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  565. #endif
  566. #ifdef BSP_USING_UART4
  567. void UART4_IRQHandler(void) {
  568. rt_interrupt_enter();
  569. usart_isr(&uart_config[UART4_INDEX].serial);
  570. rt_interrupt_leave();
  571. }
  572. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  573. void UART4_RX_DMA_IRQHandler(void)
  574. {
  575. /* enter interrupt */
  576. rt_interrupt_enter();
  577. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  578. /* leave interrupt */
  579. rt_interrupt_leave();
  580. }
  581. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  582. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  583. void UART4_TX_DMA_IRQHandler(void)
  584. {
  585. /* enter interrupt */
  586. rt_interrupt_enter();
  587. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  588. /* leave interrupt */
  589. rt_interrupt_leave();
  590. }
  591. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  592. #endif
  593. #ifdef BSP_USING_UART5
  594. void UART5_IRQHandler(void) {
  595. rt_interrupt_enter();
  596. usart_isr(&uart_config[UART5_INDEX].serial);
  597. rt_interrupt_leave();
  598. }
  599. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  600. void UART5_RX_DMA_IRQHandler(void)
  601. {
  602. /* enter interrupt */
  603. rt_interrupt_enter();
  604. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  605. /* leave interrupt */
  606. rt_interrupt_leave();
  607. }
  608. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  609. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  610. void UART5_TX_DMA_IRQHandler(void)
  611. {
  612. /* enter interrupt */
  613. rt_interrupt_enter();
  614. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  615. /* leave interrupt */
  616. rt_interrupt_leave();
  617. }
  618. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  619. #endif
  620. #ifdef BSP_USING_UART6
  621. void UART6_IRQHandler(void) {
  622. rt_interrupt_enter();
  623. usart_isr(&uart_config[UART6_INDEX].serial);
  624. rt_interrupt_leave();
  625. }
  626. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  627. void UART6_RX_DMA_IRQHandler(void)
  628. {
  629. /* enter interrupt */
  630. rt_interrupt_enter();
  631. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  632. /* leave interrupt */
  633. rt_interrupt_leave();
  634. }
  635. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  636. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  637. void UART6_TX_DMA_IRQHandler(void)
  638. {
  639. /* enter interrupt */
  640. rt_interrupt_enter();
  641. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  642. /* leave interrupt */
  643. rt_interrupt_leave();
  644. }
  645. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  646. #endif
  647. #ifdef BSP_USING_UART7
  648. void UART7_IRQHandler(void) {
  649. rt_interrupt_enter();
  650. usart_isr(&uart_config[UART7_INDEX].serial);
  651. rt_interrupt_leave();
  652. }
  653. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  654. void UART7_RX_DMA_IRQHandler(void)
  655. {
  656. /* enter interrupt */
  657. rt_interrupt_enter();
  658. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  659. /* leave interrupt */
  660. rt_interrupt_leave();
  661. }
  662. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  663. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  664. void UART7_TX_DMA_IRQHandler(void)
  665. {
  666. /* enter interrupt */
  667. rt_interrupt_enter();
  668. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  669. /* leave interrupt */
  670. rt_interrupt_leave();
  671. }
  672. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  673. #endif
  674. #ifdef BSP_USING_UART8
  675. void UART8_IRQHandler(void) {
  676. rt_interrupt_enter();
  677. usart_isr(&uart_config[UART8_INDEX].serial);
  678. rt_interrupt_leave();
  679. }
  680. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  681. void UART8_RX_DMA_IRQHandler(void)
  682. {
  683. /* enter interrupt */
  684. rt_interrupt_enter();
  685. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  686. /* leave interrupt */
  687. rt_interrupt_leave();
  688. }
  689. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  690. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  691. void UART8_TX_DMA_IRQHandler(void)
  692. {
  693. /* enter interrupt */
  694. rt_interrupt_enter();
  695. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  696. /* leave interrupt */
  697. rt_interrupt_leave();
  698. }
  699. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  700. #endif
  701. #if defined (SOC_SERIES_AT32F421)
  702. void UART1_TX_RX_DMA_IRQHandler(void)
  703. {
  704. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  705. UART1_TX_DMA_IRQHandler();
  706. #endif
  707. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  708. UART1_RX_DMA_IRQHandler();
  709. #endif
  710. }
  711. void UART2_TX_RX_DMA_IRQHandler(void)
  712. {
  713. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  714. UART2_TX_DMA_IRQHandler();
  715. #endif
  716. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  717. UART2_RX_DMA_IRQHandler();
  718. #endif
  719. }
  720. #endif
  721. #if defined (SOC_SERIES_AT32F425)
  722. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  723. void USART4_3_IRQHandler(void)
  724. {
  725. #if defined(BSP_USING_UART3)
  726. UART3_IRQHandler();
  727. #endif
  728. #if defined(BSP_USING_UART4)
  729. UART4_IRQHandler();
  730. #endif
  731. }
  732. #endif
  733. void UART1_TX_RX_DMA_IRQHandler(void)
  734. {
  735. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  736. UART1_TX_DMA_IRQHandler();
  737. #endif
  738. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  739. UART1_RX_DMA_IRQHandler();
  740. #endif
  741. }
  742. void UART3_2_TX_RX_DMA_IRQHandler(void)
  743. {
  744. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  745. UART2_TX_DMA_IRQHandler();
  746. #endif
  747. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  748. UART2_RX_DMA_IRQHandler();
  749. #endif
  750. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  751. UART3_TX_DMA_IRQHandler();
  752. #endif
  753. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  754. UART3_RX_DMA_IRQHandler();
  755. #endif
  756. }
  757. #endif
  758. #if defined (RT_SERIAL_USING_DMA)
  759. static void _dma_base_channel_check(struct at32_uart *instance)
  760. {
  761. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  762. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  763. instance->dma_rx->dma_done = RT_TRUE;
  764. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  765. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  766. instance->dma_tx->dma_done = RT_TRUE;
  767. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  768. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  769. }
  770. #endif
  771. static void at32_uart_get_config(void)
  772. {
  773. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  774. #ifdef BSP_USING_UART1
  775. uart_config[UART1_INDEX].uart_dma_flag = 0;
  776. uart_config[UART1_INDEX].serial.config = config;
  777. uart_config[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  778. uart_config[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  779. #ifdef BSP_UART1_RX_USING_DMA
  780. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  781. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  782. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  783. #endif
  784. #ifdef BSP_UART1_TX_USING_DMA
  785. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  786. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  787. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  788. #endif
  789. #endif
  790. #ifdef BSP_USING_UART2
  791. uart_config[UART2_INDEX].uart_dma_flag = 0;
  792. uart_config[UART2_INDEX].serial.config = config;
  793. uart_config[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  794. uart_config[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  795. #ifdef BSP_UART2_RX_USING_DMA
  796. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  797. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  798. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  799. #endif
  800. #ifdef BSP_UART2_TX_USING_DMA
  801. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  802. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  803. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  804. #endif
  805. #endif
  806. #ifdef BSP_USING_UART3
  807. uart_config[UART3_INDEX].uart_dma_flag = 0;
  808. uart_config[UART3_INDEX].serial.config = config;
  809. uart_config[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  810. uart_config[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  811. #ifdef BSP_UART3_RX_USING_DMA
  812. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  813. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  814. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  815. #endif
  816. #ifdef BSP_UART3_TX_USING_DMA
  817. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  818. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  819. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  820. #endif
  821. #endif
  822. #ifdef BSP_USING_UART4
  823. uart_config[UART4_INDEX].uart_dma_flag = 0;
  824. uart_config[UART4_INDEX].serial.config = config;
  825. uart_config[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  826. uart_config[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  827. #ifdef BSP_UART4_RX_USING_DMA
  828. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  829. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  830. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  831. #endif
  832. #ifdef BSP_UART4_TX_USING_DMA
  833. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  834. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  835. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  836. #endif
  837. #endif
  838. #ifdef BSP_USING_UART5
  839. uart_config[UART5_INDEX].uart_dma_flag = 0;
  840. uart_config[UART5_INDEX].serial.config = config;
  841. uart_config[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  842. uart_config[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  843. #ifdef BSP_UART5_RX_USING_DMA
  844. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  845. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  846. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  847. #endif
  848. #ifdef BSP_UART5_TX_USING_DMA
  849. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  850. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  851. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  852. #endif
  853. #endif
  854. #ifdef BSP_USING_UART6
  855. uart_config[UART6_INDEX].uart_dma_flag = 0;
  856. uart_config[UART6_INDEX].serial.config = config;
  857. uart_config[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  858. uart_config[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  859. #ifdef BSP_UART6_RX_USING_DMA
  860. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  861. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  862. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  863. #endif
  864. #ifdef BSP_UART6_TX_USING_DMA
  865. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  866. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  867. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  868. #endif
  869. #endif
  870. #ifdef BSP_USING_UART7
  871. uart_config[UART7_INDEX].uart_dma_flag = 0;
  872. uart_config[UART7_INDEX].serial.config = config;
  873. uart_config[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  874. uart_config[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  875. #ifdef BSP_UART7_RX_USING_DMA
  876. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  877. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  878. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  879. #endif
  880. #ifdef BSP_UART7_TX_USING_DMA
  881. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  882. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  883. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  884. #endif
  885. #endif
  886. #ifdef BSP_USING_UART8
  887. uart_config[UART8_INDEX].uart_dma_flag = 0;
  888. uart_config[UART8_INDEX].serial.config = config;
  889. uart_config[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  890. uart_config[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  891. #ifdef BSP_UART8_RX_USING_DMA
  892. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  893. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  894. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  895. #endif
  896. #ifdef BSP_UART8_TX_USING_DMA
  897. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  898. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  899. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  900. #endif
  901. #endif
  902. }
  903. int rt_hw_usart_init(void) {
  904. rt_size_t obj_num;
  905. int index;
  906. rt_err_t result = 0;
  907. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  908. at32_uart_get_config();
  909. for (index = 0; index < obj_num; index++) {
  910. uart_config[index].serial.ops = &at32_uart_ops;
  911. #if defined (RT_SERIAL_USING_DMA)
  912. /* search dma base and channel index */
  913. _dma_base_channel_check(&uart_config[index]);
  914. #endif
  915. /* register uart device */
  916. result = rt_hw_serial_register(&uart_config[index].serial,
  917. uart_config[index].name,
  918. RT_DEVICE_FLAG_RDWR,
  919. &uart_config[index]);
  920. RT_ASSERT(result == RT_EOK);
  921. }
  922. return result;
  923. }
  924. #endif /* BSP_USING_SERIAL_V2 */