drv_usart.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2022-11-10 shelton support uart dma
  10. * 2023-01-31 shelton add support f421/f425
  11. * 2023-04-08 shelton add support f423
  12. */
  13. #include "drv_common.h"
  14. #include "drv_usart.h"
  15. #include "drv_config.h"
  16. #ifdef RT_USING_SERIAL
  17. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  18. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  19. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  20. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  21. #error "Please define at least one BSP_USING_UARTx"
  22. #endif
  23. enum {
  24. #ifdef BSP_USING_UART1
  25. UART1_INDEX,
  26. #endif
  27. #ifdef BSP_USING_UART2
  28. UART2_INDEX,
  29. #endif
  30. #ifdef BSP_USING_UART3
  31. UART3_INDEX,
  32. #endif
  33. #ifdef BSP_USING_UART4
  34. UART4_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART5
  37. UART5_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART6
  40. UART6_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART7
  43. UART7_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART8
  46. UART8_INDEX,
  47. #endif
  48. };
  49. static struct at32_uart uart_config[] = {
  50. #ifdef BSP_USING_UART1
  51. UART1_CONFIG,
  52. #endif
  53. #ifdef BSP_USING_UART2
  54. UART2_CONFIG,
  55. #endif
  56. #ifdef BSP_USING_UART3
  57. UART3_CONFIG,
  58. #endif
  59. #ifdef BSP_USING_UART4
  60. UART4_CONFIG,
  61. #endif
  62. #ifdef BSP_USING_UART5
  63. UART5_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART6
  66. UART6_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART7
  69. UART7_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART8
  72. UART8_CONFIG,
  73. #endif
  74. };
  75. #ifdef RT_SERIAL_USING_DMA
  76. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  77. #endif
  78. static rt_err_t at32_configure(struct rt_serial_device *serial,
  79. struct serial_configure *cfg) {
  80. usart_data_bit_num_type data_bit;
  81. usart_stop_bit_num_type stop_bit;
  82. usart_parity_selection_type parity_mode;
  83. usart_hardware_flow_control_type flow_control;
  84. RT_ASSERT(serial != RT_NULL);
  85. RT_ASSERT(cfg != RT_NULL);
  86. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  87. RT_ASSERT(instance != RT_NULL);
  88. at32_msp_usart_init((void *)instance->uart_x);
  89. usart_receiver_enable(instance->uart_x, TRUE);
  90. usart_transmitter_enable(instance->uart_x, TRUE);
  91. switch (cfg->data_bits) {
  92. case DATA_BITS_8:
  93. data_bit = USART_DATA_8BITS;
  94. break;
  95. case DATA_BITS_9:
  96. data_bit = USART_DATA_9BITS;
  97. break;
  98. default:
  99. data_bit = USART_DATA_8BITS;
  100. break;
  101. }
  102. switch (cfg->stop_bits) {
  103. case STOP_BITS_1:
  104. stop_bit = USART_STOP_1_BIT;
  105. break;
  106. case STOP_BITS_2:
  107. stop_bit = USART_STOP_2_BIT;
  108. break;
  109. default:
  110. stop_bit = USART_STOP_1_BIT;
  111. break;
  112. }
  113. switch (cfg->parity) {
  114. case PARITY_NONE:
  115. parity_mode = USART_PARITY_NONE;
  116. break;
  117. case PARITY_ODD:
  118. parity_mode = USART_PARITY_ODD;
  119. break;
  120. case PARITY_EVEN:
  121. parity_mode = USART_PARITY_EVEN;
  122. break;
  123. default:
  124. parity_mode = USART_PARITY_NONE;
  125. break;
  126. }
  127. switch (cfg->flowcontrol) {
  128. case RT_SERIAL_FLOWCONTROL_NONE:
  129. flow_control = USART_HARDWARE_FLOW_NONE;
  130. break;
  131. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  132. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  133. break;
  134. default:
  135. flow_control = USART_HARDWARE_FLOW_NONE;
  136. break;
  137. }
  138. #ifdef RT_SERIAL_USING_DMA
  139. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  140. instance->last_index = 0;
  141. }
  142. #endif
  143. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  144. usart_parity_selection_config(instance->uart_x, parity_mode);
  145. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  146. usart_enable(instance->uart_x, TRUE);
  147. return RT_EOK;
  148. }
  149. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  150. struct at32_uart *instance;
  151. #ifdef RT_SERIAL_USING_DMA
  152. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  153. #endif
  154. RT_ASSERT(serial != RT_NULL);
  155. instance = rt_container_of(serial, struct at32_uart, serial);
  156. RT_ASSERT(instance != RT_NULL);
  157. switch (cmd) {
  158. case RT_DEVICE_CTRL_CLR_INT:
  159. nvic_irq_disable(instance->irqn);
  160. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  161. #ifdef RT_SERIAL_USING_DMA
  162. /* disable DMA */
  163. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  164. {
  165. nvic_irq_disable(instance->dma_rx->dma_irqn);
  166. dma_reset(instance->dma_rx->dma_channel);
  167. }
  168. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  169. {
  170. nvic_irq_disable(instance->dma_tx->dma_irqn);
  171. dma_reset(instance->dma_tx->dma_channel);
  172. }
  173. #endif
  174. break;
  175. case RT_DEVICE_CTRL_SET_INT:
  176. nvic_irq_enable(instance->irqn, 1, 0);
  177. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  178. break;
  179. #ifdef RT_SERIAL_USING_DMA
  180. case RT_DEVICE_CTRL_CONFIG:
  181. at32_dma_config(serial, ctrl_arg);
  182. break;
  183. #endif
  184. }
  185. return RT_EOK;
  186. }
  187. static int at32_putc(struct rt_serial_device *serial, char ch) {
  188. struct at32_uart *instance;
  189. RT_ASSERT(serial != RT_NULL);
  190. instance = rt_container_of(serial, struct at32_uart, serial);
  191. RT_ASSERT(instance != RT_NULL);
  192. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  193. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  194. return 1;
  195. }
  196. static int at32_getc(struct rt_serial_device *serial) {
  197. int ch;
  198. struct at32_uart *instance;
  199. RT_ASSERT(serial != RT_NULL);
  200. instance = rt_container_of(serial, struct at32_uart, serial);
  201. RT_ASSERT(instance != RT_NULL);
  202. ch = -1;
  203. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  204. ch = usart_data_receive(instance->uart_x) & 0xff;
  205. }
  206. return ch;
  207. }
  208. #ifdef RT_SERIAL_USING_DMA
  209. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  210. {
  211. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  212. dma_channel->dtcnt = size;
  213. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  214. dma_channel->maddr = (rt_uint32_t)buffer;
  215. /* enable usart interrupt */
  216. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  217. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  218. /* enable transmit complete interrupt */
  219. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  220. /* enable dma receive */
  221. usart_dma_receiver_enable(instance->uart_x, TRUE);
  222. /* enable dma channel */
  223. dma_channel_enable(dma_channel, TRUE);
  224. }
  225. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  226. {
  227. /* wait before transfer complete */
  228. while(instance->dma_tx->dma_done == RT_FALSE);
  229. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  230. dma_channel->dtcnt = size;
  231. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  232. dma_channel->maddr = (rt_uint32_t)buffer;
  233. /* enable transmit complete interrupt */
  234. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  235. /* enable dma transmit */
  236. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  237. /* mark dma flag */
  238. instance->dma_tx->dma_done = RT_FALSE;
  239. /* enable dma channel */
  240. dma_channel_enable(dma_channel, TRUE);
  241. }
  242. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  243. {
  244. dma_init_type dma_init_struct;
  245. dma_channel_type *dma_channel = NULL;
  246. struct rt_serial_rx_fifo *rx_fifo;
  247. struct at32_uart *instance;
  248. struct dma_config *dma_config;
  249. RT_ASSERT(serial != RT_NULL);
  250. instance = rt_container_of(serial, struct at32_uart, serial);
  251. RT_ASSERT(instance != RT_NULL);
  252. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  253. if (RT_DEVICE_FLAG_DMA_RX == flag)
  254. {
  255. dma_channel = instance->dma_rx->dma_channel;
  256. dma_config = instance->dma_rx;
  257. }
  258. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  259. {
  260. dma_channel = instance->dma_tx->dma_channel;
  261. dma_config = instance->dma_tx;
  262. }
  263. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  264. dma_default_para_init(&dma_init_struct);
  265. dma_init_struct.peripheral_inc_enable = FALSE;
  266. dma_init_struct.memory_inc_enable = TRUE;
  267. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  268. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  269. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  270. if (RT_DEVICE_FLAG_DMA_RX == flag)
  271. {
  272. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  273. dma_init_struct.loop_mode_enable = TRUE;
  274. }
  275. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  276. {
  277. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  278. dma_init_struct.loop_mode_enable = FALSE;
  279. }
  280. dma_reset(dma_channel);
  281. dma_init(dma_channel, &dma_init_struct);
  282. #if defined (SOC_SERIES_AT32F425)
  283. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  284. (dma_flexible_request_type)dma_config->request_id);
  285. #endif
  286. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  287. defined (SOC_SERIES_AT32F423)
  288. dmamux_enable(dma_config->dma_x, TRUE);
  289. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  290. #endif
  291. /* enable interrupt */
  292. if (flag == RT_DEVICE_FLAG_DMA_RX)
  293. {
  294. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  295. /* start dma transfer */
  296. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.bufsz);
  297. }
  298. /* dma irq should set in dma tx mode */
  299. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  300. nvic_irq_enable(instance->irqn, 1, 0);
  301. }
  302. static rt_ssize_t at32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  303. {
  304. struct at32_uart *instance;
  305. RT_ASSERT(serial != RT_NULL);
  306. instance = rt_container_of(serial, struct at32_uart, serial);
  307. RT_ASSERT(instance != RT_NULL);
  308. RT_ASSERT(buf != RT_NULL);
  309. if (size == 0)
  310. {
  311. return 0;
  312. }
  313. if (RT_SERIAL_DMA_TX == direction)
  314. {
  315. _uart_dma_transmit(instance, buf, size);
  316. }
  317. return size;
  318. }
  319. #endif
  320. static const struct rt_uart_ops at32_uart_ops = {
  321. at32_configure,
  322. at32_control,
  323. at32_putc,
  324. at32_getc,
  325. #ifdef RT_SERIAL_USING_DMA
  326. at32_dma_transmit,
  327. #endif
  328. };
  329. #ifdef RT_SERIAL_USING_DMA
  330. void dma_rx_isr(struct rt_serial_device *serial)
  331. {
  332. volatile rt_uint32_t reg_sts = 0, index = 0;
  333. rt_size_t recv_total_index, recv_len;
  334. rt_base_t level;
  335. struct at32_uart *instance;
  336. RT_ASSERT(serial != RT_NULL);
  337. instance = rt_container_of(serial, struct at32_uart, serial);
  338. RT_ASSERT(instance != RT_NULL);
  339. reg_sts = instance->dma_rx->dma_x->sts;
  340. index = instance->dma_rx->channel_index;
  341. if (((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET) ||
  342. ((reg_sts & (DMA_HDT_FLAG << (4 * (index - 1)))) != RESET))
  343. {
  344. /* clear dma flag */
  345. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  346. level = rt_hw_interrupt_disable();
  347. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  348. if (recv_total_index == 0)
  349. {
  350. recv_len = serial->config.bufsz - instance->last_index;
  351. }
  352. else
  353. {
  354. recv_len = recv_total_index - instance->last_index;
  355. }
  356. instance->last_index = recv_total_index;
  357. rt_hw_interrupt_enable(level);
  358. if (recv_len)
  359. {
  360. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  361. }
  362. }
  363. }
  364. void dma_tx_isr(struct rt_serial_device *serial)
  365. {
  366. volatile rt_uint32_t reg_sts = 0, index = 0;
  367. rt_size_t trans_total_index;
  368. rt_base_t level;
  369. struct at32_uart *instance;
  370. RT_ASSERT(serial != RT_NULL);
  371. instance = rt_container_of(serial, struct at32_uart, serial);
  372. RT_ASSERT(instance != RT_NULL);
  373. reg_sts = instance->dma_tx->dma_x->sts;
  374. index = instance->dma_tx->channel_index;
  375. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  376. {
  377. /* mark dma flag */
  378. instance->dma_tx->dma_done = RT_TRUE;
  379. /* clear dma flag */
  380. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  381. /* disable dma tx channel */
  382. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  383. level = rt_hw_interrupt_disable();
  384. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  385. rt_hw_interrupt_enable(level);
  386. if (trans_total_index == 0)
  387. {
  388. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  389. }
  390. }
  391. }
  392. #endif
  393. static void usart_isr(struct rt_serial_device *serial) {
  394. struct at32_uart *instance;
  395. #ifdef RT_SERIAL_USING_DMA
  396. rt_size_t recv_total_index, recv_len;
  397. rt_base_t level;
  398. #endif
  399. RT_ASSERT(serial != RT_NULL);
  400. instance = rt_container_of(serial, struct at32_uart, serial);
  401. RT_ASSERT(instance != RT_NULL);
  402. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  403. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  404. }
  405. #ifdef RT_SERIAL_USING_DMA
  406. else if (usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET)
  407. {
  408. /* clear idle flag */
  409. usart_data_receive(instance->uart_x);
  410. level = rt_hw_interrupt_disable();
  411. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  412. recv_len = recv_total_index - instance->last_index;
  413. instance->last_index = recv_total_index;
  414. rt_hw_interrupt_enable(level);
  415. if (recv_len)
  416. {
  417. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  418. }
  419. }
  420. #endif
  421. else
  422. {
  423. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET) {
  424. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  425. }
  426. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET) {
  427. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  428. }
  429. if (usart_flag_get(instance->uart_x, USART_TDC_FLAG) != RESET) {
  430. usart_flag_clear(instance->uart_x, USART_TDC_FLAG);
  431. }
  432. }
  433. }
  434. #ifdef BSP_USING_UART1
  435. void UART1_IRQHandler(void) {
  436. rt_interrupt_enter();
  437. usart_isr(&uart_config[UART1_INDEX].serial);
  438. rt_interrupt_leave();
  439. }
  440. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  441. void UART1_RX_DMA_IRQHandler(void)
  442. {
  443. /* enter interrupt */
  444. rt_interrupt_enter();
  445. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  446. /* leave interrupt */
  447. rt_interrupt_leave();
  448. }
  449. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  450. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  451. void UART1_TX_DMA_IRQHandler(void)
  452. {
  453. /* enter interrupt */
  454. rt_interrupt_enter();
  455. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  456. /* leave interrupt */
  457. rt_interrupt_leave();
  458. }
  459. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  460. #endif
  461. #ifdef BSP_USING_UART2
  462. void UART2_IRQHandler(void) {
  463. rt_interrupt_enter();
  464. usart_isr(&uart_config[UART2_INDEX].serial);
  465. rt_interrupt_leave();
  466. }
  467. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  468. void UART2_RX_DMA_IRQHandler(void)
  469. {
  470. /* enter interrupt */
  471. rt_interrupt_enter();
  472. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  473. /* leave interrupt */
  474. rt_interrupt_leave();
  475. }
  476. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  477. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  478. void UART2_TX_DMA_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  487. #endif
  488. #ifdef BSP_USING_UART3
  489. void UART3_IRQHandler(void) {
  490. rt_interrupt_enter();
  491. usart_isr(&uart_config[UART3_INDEX].serial);
  492. rt_interrupt_leave();
  493. }
  494. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  495. void UART3_RX_DMA_IRQHandler(void)
  496. {
  497. /* enter interrupt */
  498. rt_interrupt_enter();
  499. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  500. /* leave interrupt */
  501. rt_interrupt_leave();
  502. }
  503. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  504. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  505. void UART3_TX_DMA_IRQHandler(void)
  506. {
  507. /* enter interrupt */
  508. rt_interrupt_enter();
  509. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  510. /* leave interrupt */
  511. rt_interrupt_leave();
  512. }
  513. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  514. #endif
  515. #ifdef BSP_USING_UART4
  516. void UART4_IRQHandler(void) {
  517. rt_interrupt_enter();
  518. usart_isr(&uart_config[UART4_INDEX].serial);
  519. rt_interrupt_leave();
  520. }
  521. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  522. void UART4_RX_DMA_IRQHandler(void)
  523. {
  524. /* enter interrupt */
  525. rt_interrupt_enter();
  526. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  527. /* leave interrupt */
  528. rt_interrupt_leave();
  529. }
  530. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  531. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  532. void UART4_TX_DMA_IRQHandler(void)
  533. {
  534. /* enter interrupt */
  535. rt_interrupt_enter();
  536. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  537. /* leave interrupt */
  538. rt_interrupt_leave();
  539. }
  540. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  541. #endif
  542. #ifdef BSP_USING_UART5
  543. void UART5_IRQHandler(void) {
  544. rt_interrupt_enter();
  545. usart_isr(&uart_config[UART5_INDEX].serial);
  546. rt_interrupt_leave();
  547. }
  548. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  549. void UART5_RX_DMA_IRQHandler(void)
  550. {
  551. /* enter interrupt */
  552. rt_interrupt_enter();
  553. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  554. /* leave interrupt */
  555. rt_interrupt_leave();
  556. }
  557. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  558. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  559. void UART5_TX_DMA_IRQHandler(void)
  560. {
  561. /* enter interrupt */
  562. rt_interrupt_enter();
  563. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  564. /* leave interrupt */
  565. rt_interrupt_leave();
  566. }
  567. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  568. #endif
  569. #ifdef BSP_USING_UART6
  570. void UART6_IRQHandler(void) {
  571. rt_interrupt_enter();
  572. usart_isr(&uart_config[UART6_INDEX].serial);
  573. rt_interrupt_leave();
  574. }
  575. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  576. void UART6_RX_DMA_IRQHandler(void)
  577. {
  578. /* enter interrupt */
  579. rt_interrupt_enter();
  580. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  581. /* leave interrupt */
  582. rt_interrupt_leave();
  583. }
  584. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  585. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  586. void UART6_TX_DMA_IRQHandler(void)
  587. {
  588. /* enter interrupt */
  589. rt_interrupt_enter();
  590. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  591. /* leave interrupt */
  592. rt_interrupt_leave();
  593. }
  594. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  595. #endif
  596. #ifdef BSP_USING_UART7
  597. void UART7_IRQHandler(void) {
  598. rt_interrupt_enter();
  599. usart_isr(&uart_config[UART7_INDEX].serial);
  600. rt_interrupt_leave();
  601. }
  602. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  603. void UART7_RX_DMA_IRQHandler(void)
  604. {
  605. /* enter interrupt */
  606. rt_interrupt_enter();
  607. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  608. /* leave interrupt */
  609. rt_interrupt_leave();
  610. }
  611. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  612. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  613. void UART7_TX_DMA_IRQHandler(void)
  614. {
  615. /* enter interrupt */
  616. rt_interrupt_enter();
  617. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  618. /* leave interrupt */
  619. rt_interrupt_leave();
  620. }
  621. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  622. #endif
  623. #ifdef BSP_USING_UART8
  624. void UART8_IRQHandler(void) {
  625. rt_interrupt_enter();
  626. usart_isr(&uart_config[UART8_INDEX].serial);
  627. rt_interrupt_leave();
  628. }
  629. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  630. void UART8_RX_DMA_IRQHandler(void)
  631. {
  632. /* enter interrupt */
  633. rt_interrupt_enter();
  634. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  635. /* leave interrupt */
  636. rt_interrupt_leave();
  637. }
  638. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  639. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  640. void UART8_TX_DMA_IRQHandler(void)
  641. {
  642. /* enter interrupt */
  643. rt_interrupt_enter();
  644. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  645. /* leave interrupt */
  646. rt_interrupt_leave();
  647. }
  648. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  649. #endif
  650. #if defined (SOC_SERIES_AT32F421)
  651. void UART1_TX_RX_DMA_IRQHandler(void)
  652. {
  653. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  654. UART1_TX_DMA_IRQHandler();
  655. #endif
  656. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  657. UART1_RX_DMA_IRQHandler();
  658. #endif
  659. }
  660. void UART2_TX_RX_DMA_IRQHandler(void)
  661. {
  662. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  663. UART2_TX_DMA_IRQHandler();
  664. #endif
  665. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  666. UART2_RX_DMA_IRQHandler();
  667. #endif
  668. }
  669. #endif
  670. #if defined (SOC_SERIES_AT32F425)
  671. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  672. void USART4_3_IRQHandler(void)
  673. {
  674. #if defined(BSP_USING_UART3)
  675. UART3_IRQHandler();
  676. #endif
  677. #if defined(BSP_USING_UART4)
  678. UART4_IRQHandler();
  679. #endif
  680. }
  681. #endif
  682. void UART1_TX_RX_DMA_IRQHandler(void)
  683. {
  684. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  685. UART1_TX_DMA_IRQHandler();
  686. #endif
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  688. UART1_RX_DMA_IRQHandler();
  689. #endif
  690. }
  691. void UART3_2_TX_RX_DMA_IRQHandler(void)
  692. {
  693. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  694. UART2_TX_DMA_IRQHandler();
  695. #endif
  696. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  697. UART2_RX_DMA_IRQHandler();
  698. #endif
  699. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  700. UART3_TX_DMA_IRQHandler();
  701. #endif
  702. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  703. UART3_RX_DMA_IRQHandler();
  704. #endif
  705. }
  706. #endif
  707. #if defined (RT_SERIAL_USING_DMA)
  708. static void _dma_base_channel_check(struct at32_uart *instance)
  709. {
  710. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  711. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  712. instance->dma_rx->dma_done = RT_TRUE;
  713. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  714. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  715. instance->dma_tx->dma_done = RT_TRUE;
  716. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  717. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  718. }
  719. #endif
  720. static void at32_uart_get_dma_config(void)
  721. {
  722. #ifdef BSP_USING_UART1
  723. uart_config[UART1_INDEX].uart_dma_flag = 0;
  724. #ifdef BSP_UART1_RX_USING_DMA
  725. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  726. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  727. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  728. #endif
  729. #ifdef BSP_UART1_TX_USING_DMA
  730. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  731. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  732. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  733. #endif
  734. #endif
  735. #ifdef BSP_USING_UART2
  736. uart_config[UART2_INDEX].uart_dma_flag = 0;
  737. #ifdef BSP_UART2_RX_USING_DMA
  738. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  739. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  740. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  741. #endif
  742. #ifdef BSP_UART2_TX_USING_DMA
  743. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  744. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  745. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  746. #endif
  747. #endif
  748. #ifdef BSP_USING_UART3
  749. uart_config[UART3_INDEX].uart_dma_flag = 0;
  750. #ifdef BSP_UART3_RX_USING_DMA
  751. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  752. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  753. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  754. #endif
  755. #ifdef BSP_UART3_TX_USING_DMA
  756. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  757. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  758. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  759. #endif
  760. #endif
  761. #ifdef BSP_USING_UART4
  762. uart_config[UART4_INDEX].uart_dma_flag = 0;
  763. #ifdef BSP_UART4_RX_USING_DMA
  764. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  765. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  766. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  767. #endif
  768. #ifdef BSP_UART4_TX_USING_DMA
  769. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  770. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  771. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  772. #endif
  773. #endif
  774. #ifdef BSP_USING_UART5
  775. uart_config[UART5_INDEX].uart_dma_flag = 0;
  776. #ifdef BSP_UART5_RX_USING_DMA
  777. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  778. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  779. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  780. #endif
  781. #ifdef BSP_UART5_TX_USING_DMA
  782. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  783. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  784. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  785. #endif
  786. #endif
  787. #ifdef BSP_USING_UART6
  788. uart_config[UART6_INDEX].uart_dma_flag = 0;
  789. #ifdef BSP_UART6_RX_USING_DMA
  790. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  791. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  792. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  793. #endif
  794. #ifdef BSP_UART6_TX_USING_DMA
  795. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  796. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  797. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  798. #endif
  799. #endif
  800. #ifdef BSP_USING_UART7
  801. uart_config[UART7_INDEX].uart_dma_flag = 0;
  802. #ifdef BSP_UART7_RX_USING_DMA
  803. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  804. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  805. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  806. #endif
  807. #ifdef BSP_UART7_TX_USING_DMA
  808. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  809. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  810. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  811. #endif
  812. #endif
  813. #ifdef BSP_USING_UART8
  814. uart_config[UART8_INDEX].uart_dma_flag = 0;
  815. #ifdef BSP_UART8_RX_USING_DMA
  816. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  817. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  818. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  819. #endif
  820. #ifdef BSP_UART8_TX_USING_DMA
  821. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  822. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  823. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  824. #endif
  825. #endif
  826. }
  827. int rt_hw_usart_init(void) {
  828. rt_size_t obj_num;
  829. int index;
  830. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  831. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  832. rt_err_t result = 0;
  833. at32_uart_get_dma_config();
  834. for (index = 0; index < obj_num; index++) {
  835. uart_config[index].serial.ops = &at32_uart_ops;
  836. uart_config[index].serial.config = config;
  837. #if defined (RT_SERIAL_USING_DMA)
  838. /* search dma base and channel index */
  839. _dma_base_channel_check(&uart_config[index]);
  840. #endif
  841. /* register uart device */
  842. result = rt_hw_serial_register(&uart_config[index].serial,
  843. uart_config[index].name,
  844. RT_DEVICE_FLAG_RDWR |
  845. RT_DEVICE_FLAG_INT_RX |
  846. uart_config[index].uart_dma_flag ,
  847. &uart_config[index]);
  848. RT_ASSERT(result == RT_EOK);
  849. }
  850. return result;
  851. }
  852. #endif /* BSP_USING_SERIAL */