drv_gpio.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. */
  12. #include <board.h>
  13. #include "drv_gpio.h"
  14. #ifdef RT_USING_PIN
  15. static const struct pin_index pins[] =
  16. {
  17. #if defined(GPIOA)
  18. __STM32_PIN(0 , A, 0 ),
  19. __STM32_PIN(1 , A, 1 ),
  20. __STM32_PIN(2 , A, 2 ),
  21. __STM32_PIN(3 , A, 3 ),
  22. __STM32_PIN(4 , A, 4 ),
  23. __STM32_PIN(5 , A, 5 ),
  24. __STM32_PIN(6 , A, 6 ),
  25. __STM32_PIN(7 , A, 7 ),
  26. __STM32_PIN(8 , A, 8 ),
  27. __STM32_PIN(9 , A, 9 ),
  28. __STM32_PIN(10, A, 10),
  29. __STM32_PIN(11, A, 11),
  30. __STM32_PIN(12, A, 12),
  31. __STM32_PIN(13, A, 13),
  32. __STM32_PIN(14, A, 14),
  33. __STM32_PIN(15, A, 15),
  34. #if defined(GPIOB)
  35. __STM32_PIN(16, B, 0),
  36. __STM32_PIN(17, B, 1),
  37. __STM32_PIN(18, B, 2),
  38. __STM32_PIN(19, B, 3),
  39. __STM32_PIN(20, B, 4),
  40. __STM32_PIN(21, B, 5),
  41. __STM32_PIN(22, B, 6),
  42. __STM32_PIN(23, B, 7),
  43. __STM32_PIN(24, B, 8),
  44. __STM32_PIN(25, B, 9),
  45. __STM32_PIN(26, B, 10),
  46. __STM32_PIN(27, B, 11),
  47. __STM32_PIN(28, B, 12),
  48. __STM32_PIN(29, B, 13),
  49. __STM32_PIN(30, B, 14),
  50. __STM32_PIN(31, B, 15),
  51. #if defined(GPIOC)
  52. __STM32_PIN(32, C, 0),
  53. __STM32_PIN(33, C, 1),
  54. __STM32_PIN(34, C, 2),
  55. __STM32_PIN(35, C, 3),
  56. __STM32_PIN(36, C, 4),
  57. __STM32_PIN(37, C, 5),
  58. __STM32_PIN(38, C, 6),
  59. __STM32_PIN(39, C, 7),
  60. __STM32_PIN(40, C, 8),
  61. __STM32_PIN(41, C, 9),
  62. __STM32_PIN(42, C, 10),
  63. __STM32_PIN(43, C, 11),
  64. __STM32_PIN(44, C, 12),
  65. __STM32_PIN(45, C, 13),
  66. __STM32_PIN(46, C, 14),
  67. __STM32_PIN(47, C, 15),
  68. #if defined(GPIOD)
  69. __STM32_PIN(48, D, 0),
  70. __STM32_PIN(49, D, 1),
  71. __STM32_PIN(50, D, 2),
  72. __STM32_PIN(51, D, 3),
  73. __STM32_PIN(52, D, 4),
  74. __STM32_PIN(53, D, 5),
  75. __STM32_PIN(54, D, 6),
  76. __STM32_PIN(55, D, 7),
  77. __STM32_PIN(56, D, 8),
  78. __STM32_PIN(57, D, 9),
  79. __STM32_PIN(58, D, 10),
  80. __STM32_PIN(59, D, 11),
  81. __STM32_PIN(60, D, 12),
  82. __STM32_PIN(61, D, 13),
  83. __STM32_PIN(62, D, 14),
  84. __STM32_PIN(63, D, 15),
  85. #if defined(GPIOE)
  86. __STM32_PIN(64, E, 0),
  87. __STM32_PIN(65, E, 1),
  88. __STM32_PIN(66, E, 2),
  89. __STM32_PIN(67, E, 3),
  90. __STM32_PIN(68, E, 4),
  91. __STM32_PIN(69, E, 5),
  92. __STM32_PIN(70, E, 6),
  93. __STM32_PIN(71, E, 7),
  94. __STM32_PIN(72, E, 8),
  95. __STM32_PIN(73, E, 9),
  96. __STM32_PIN(74, E, 10),
  97. __STM32_PIN(75, E, 11),
  98. __STM32_PIN(76, E, 12),
  99. __STM32_PIN(77, E, 13),
  100. __STM32_PIN(78, E, 14),
  101. __STM32_PIN(79, E, 15),
  102. #if defined(GPIOF)
  103. __STM32_PIN(80, F, 0),
  104. __STM32_PIN(81, F, 1),
  105. __STM32_PIN(82, F, 2),
  106. __STM32_PIN(83, F, 3),
  107. __STM32_PIN(84, F, 4),
  108. __STM32_PIN(85, F, 5),
  109. __STM32_PIN(86, F, 6),
  110. __STM32_PIN(87, F, 7),
  111. __STM32_PIN(88, F, 8),
  112. __STM32_PIN(89, F, 9),
  113. __STM32_PIN(90, F, 10),
  114. __STM32_PIN(91, F, 11),
  115. __STM32_PIN(92, F, 12),
  116. __STM32_PIN(93, F, 13),
  117. __STM32_PIN(94, F, 14),
  118. __STM32_PIN(95, F, 15),
  119. #if defined(GPIOG)
  120. __STM32_PIN(96, G, 0),
  121. __STM32_PIN(97, G, 1),
  122. __STM32_PIN(98, G, 2),
  123. __STM32_PIN(99, G, 3),
  124. __STM32_PIN(100, G, 4),
  125. __STM32_PIN(101, G, 5),
  126. __STM32_PIN(102, G, 6),
  127. __STM32_PIN(103, G, 7),
  128. __STM32_PIN(104, G, 8),
  129. __STM32_PIN(105, G, 9),
  130. __STM32_PIN(106, G, 10),
  131. __STM32_PIN(107, G, 11),
  132. __STM32_PIN(108, G, 12),
  133. __STM32_PIN(109, G, 13),
  134. __STM32_PIN(110, G, 14),
  135. __STM32_PIN(111, G, 15),
  136. #if defined(GPIOH)
  137. __STM32_PIN(112, H, 0),
  138. __STM32_PIN(113, H, 1),
  139. __STM32_PIN(114, H, 2),
  140. __STM32_PIN(115, H, 3),
  141. __STM32_PIN(116, H, 4),
  142. __STM32_PIN(117, H, 5),
  143. __STM32_PIN(118, H, 6),
  144. __STM32_PIN(119, H, 7),
  145. __STM32_PIN(120, H, 8),
  146. __STM32_PIN(121, H, 9),
  147. __STM32_PIN(122, H, 10),
  148. __STM32_PIN(123, H, 11),
  149. __STM32_PIN(124, H, 12),
  150. __STM32_PIN(125, H, 13),
  151. __STM32_PIN(126, H, 14),
  152. __STM32_PIN(127, H, 15),
  153. #if defined(GPIOI)
  154. __STM32_PIN(128, I, 0),
  155. __STM32_PIN(129, I, 1),
  156. __STM32_PIN(130, I, 2),
  157. __STM32_PIN(131, I, 3),
  158. __STM32_PIN(132, I, 4),
  159. __STM32_PIN(133, I, 5),
  160. __STM32_PIN(134, I, 6),
  161. __STM32_PIN(135, I, 7),
  162. __STM32_PIN(136, I, 8),
  163. __STM32_PIN(137, I, 9),
  164. __STM32_PIN(138, I, 10),
  165. __STM32_PIN(139, I, 11),
  166. __STM32_PIN(140, I, 12),
  167. __STM32_PIN(141, I, 13),
  168. __STM32_PIN(142, I, 14),
  169. __STM32_PIN(143, I, 15),
  170. #if defined(GPIOJ)
  171. __STM32_PIN(144, J, 0),
  172. __STM32_PIN(145, J, 1),
  173. __STM32_PIN(146, J, 2),
  174. __STM32_PIN(147, J, 3),
  175. __STM32_PIN(148, J, 4),
  176. __STM32_PIN(149, J, 5),
  177. __STM32_PIN(150, J, 6),
  178. __STM32_PIN(151, J, 7),
  179. __STM32_PIN(152, J, 8),
  180. __STM32_PIN(153, J, 9),
  181. __STM32_PIN(154, J, 10),
  182. __STM32_PIN(155, J, 11),
  183. __STM32_PIN(156, J, 12),
  184. __STM32_PIN(157, J, 13),
  185. __STM32_PIN(158, J, 14),
  186. __STM32_PIN(159, J, 15),
  187. #if defined(GPIOK)
  188. __STM32_PIN(160, K, 0),
  189. __STM32_PIN(161, K, 1),
  190. __STM32_PIN(162, K, 2),
  191. __STM32_PIN(163, K, 3),
  192. __STM32_PIN(164, K, 4),
  193. __STM32_PIN(165, K, 5),
  194. __STM32_PIN(166, K, 6),
  195. __STM32_PIN(167, K, 7),
  196. __STM32_PIN(168, K, 8),
  197. __STM32_PIN(169, K, 9),
  198. __STM32_PIN(170, K, 10),
  199. __STM32_PIN(171, K, 11),
  200. __STM32_PIN(172, K, 12),
  201. __STM32_PIN(173, K, 13),
  202. __STM32_PIN(174, K, 14),
  203. __STM32_PIN(175, K, 15),
  204. #endif /* defined(GPIOK) */
  205. #endif /* defined(GPIOJ) */
  206. #endif /* defined(GPIOI) */
  207. #endif /* defined(GPIOH) */
  208. #endif /* defined(GPIOG) */
  209. #endif /* defined(GPIOF) */
  210. #endif /* defined(GPIOE) */
  211. #endif /* defined(GPIOD) */
  212. #endif /* defined(GPIOC) */
  213. #endif /* defined(GPIOB) */
  214. #endif /* defined(GPIOA) */
  215. };
  216. static const struct pin_irq_map pin_irq_map[] =
  217. {
  218. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  219. {GPIO_PIN_0, EXTI0_1_IRQn},
  220. {GPIO_PIN_1, EXTI0_1_IRQn},
  221. {GPIO_PIN_2, EXTI2_3_IRQn},
  222. {GPIO_PIN_3, EXTI2_3_IRQn},
  223. {GPIO_PIN_4, EXTI4_15_IRQn},
  224. {GPIO_PIN_5, EXTI4_15_IRQn},
  225. {GPIO_PIN_6, EXTI4_15_IRQn},
  226. {GPIO_PIN_7, EXTI4_15_IRQn},
  227. {GPIO_PIN_8, EXTI4_15_IRQn},
  228. {GPIO_PIN_9, EXTI4_15_IRQn},
  229. {GPIO_PIN_10, EXTI4_15_IRQn},
  230. {GPIO_PIN_11, EXTI4_15_IRQn},
  231. {GPIO_PIN_12, EXTI4_15_IRQn},
  232. {GPIO_PIN_13, EXTI4_15_IRQn},
  233. {GPIO_PIN_14, EXTI4_15_IRQn},
  234. {GPIO_PIN_15, EXTI4_15_IRQn},
  235. #elif defined(SOC_SERIES_STM32MP1)
  236. {GPIO_PIN_0, EXTI0_IRQn},
  237. {GPIO_PIN_1, EXTI1_IRQn},
  238. {GPIO_PIN_2, EXTI2_IRQn},
  239. {GPIO_PIN_3, EXTI3_IRQn},
  240. {GPIO_PIN_4, EXTI4_IRQn},
  241. {GPIO_PIN_5, EXTI5_IRQn},
  242. {GPIO_PIN_6, EXTI6_IRQn},
  243. {GPIO_PIN_7, EXTI7_IRQn},
  244. {GPIO_PIN_8, EXTI8_IRQn},
  245. {GPIO_PIN_9, EXTI9_IRQn},
  246. {GPIO_PIN_10, EXTI10_IRQn},
  247. {GPIO_PIN_11, EXTI11_IRQn},
  248. {GPIO_PIN_12, EXTI12_IRQn},
  249. {GPIO_PIN_13, EXTI13_IRQn},
  250. {GPIO_PIN_14, EXTI14_IRQn},
  251. {GPIO_PIN_15, EXTI15_IRQn},
  252. #else
  253. {GPIO_PIN_0, EXTI0_IRQn},
  254. {GPIO_PIN_1, EXTI1_IRQn},
  255. {GPIO_PIN_2, EXTI2_IRQn},
  256. {GPIO_PIN_3, EXTI3_IRQn},
  257. {GPIO_PIN_4, EXTI4_IRQn},
  258. {GPIO_PIN_5, EXTI9_5_IRQn},
  259. {GPIO_PIN_6, EXTI9_5_IRQn},
  260. {GPIO_PIN_7, EXTI9_5_IRQn},
  261. {GPIO_PIN_8, EXTI9_5_IRQn},
  262. {GPIO_PIN_9, EXTI9_5_IRQn},
  263. {GPIO_PIN_10, EXTI15_10_IRQn},
  264. {GPIO_PIN_11, EXTI15_10_IRQn},
  265. {GPIO_PIN_12, EXTI15_10_IRQn},
  266. {GPIO_PIN_13, EXTI15_10_IRQn},
  267. {GPIO_PIN_14, EXTI15_10_IRQn},
  268. {GPIO_PIN_15, EXTI15_10_IRQn},
  269. #endif
  270. };
  271. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  272. {
  273. {-1, 0, RT_NULL, RT_NULL},
  274. {-1, 0, RT_NULL, RT_NULL},
  275. {-1, 0, RT_NULL, RT_NULL},
  276. {-1, 0, RT_NULL, RT_NULL},
  277. {-1, 0, RT_NULL, RT_NULL},
  278. {-1, 0, RT_NULL, RT_NULL},
  279. {-1, 0, RT_NULL, RT_NULL},
  280. {-1, 0, RT_NULL, RT_NULL},
  281. {-1, 0, RT_NULL, RT_NULL},
  282. {-1, 0, RT_NULL, RT_NULL},
  283. {-1, 0, RT_NULL, RT_NULL},
  284. {-1, 0, RT_NULL, RT_NULL},
  285. {-1, 0, RT_NULL, RT_NULL},
  286. {-1, 0, RT_NULL, RT_NULL},
  287. {-1, 0, RT_NULL, RT_NULL},
  288. {-1, 0, RT_NULL, RT_NULL},
  289. };
  290. static uint32_t pin_irq_enable_mask=0;
  291. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  292. static const struct pin_index *get_pin(uint8_t pin)
  293. {
  294. const struct pin_index *index;
  295. if (pin < ITEM_NUM(pins))
  296. {
  297. index = &pins[pin];
  298. if (index->index == -1)
  299. index = RT_NULL;
  300. }
  301. else
  302. {
  303. index = RT_NULL;
  304. }
  305. return index;
  306. };
  307. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  308. {
  309. const struct pin_index *index;
  310. index = get_pin(pin);
  311. if (index == RT_NULL)
  312. {
  313. return;
  314. }
  315. HAL_GPIO_WritePin(index->gpio, index->pin, (GPIO_PinState)value);
  316. }
  317. static int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  318. {
  319. int value;
  320. const struct pin_index *index;
  321. value = PIN_LOW;
  322. index = get_pin(pin);
  323. if (index == RT_NULL)
  324. {
  325. return value;
  326. }
  327. value = HAL_GPIO_ReadPin(index->gpio, index->pin);
  328. return value;
  329. }
  330. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  331. {
  332. const struct pin_index *index;
  333. GPIO_InitTypeDef GPIO_InitStruct;
  334. index = get_pin(pin);
  335. if (index == RT_NULL)
  336. {
  337. return;
  338. }
  339. /* Configure GPIO_InitStructure */
  340. GPIO_InitStruct.Pin = index->pin;
  341. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  342. GPIO_InitStruct.Pull = GPIO_NOPULL;
  343. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  344. if (mode == PIN_MODE_OUTPUT)
  345. {
  346. /* output setting */
  347. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  348. GPIO_InitStruct.Pull = GPIO_NOPULL;
  349. }
  350. else if (mode == PIN_MODE_INPUT)
  351. {
  352. /* input setting: not pull. */
  353. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  354. GPIO_InitStruct.Pull = GPIO_NOPULL;
  355. }
  356. else if (mode == PIN_MODE_INPUT_PULLUP)
  357. {
  358. /* input setting: pull up. */
  359. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  360. GPIO_InitStruct.Pull = GPIO_PULLUP;
  361. }
  362. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  363. {
  364. /* input setting: pull down. */
  365. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  366. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  367. }
  368. else if (mode == PIN_MODE_OUTPUT_OD)
  369. {
  370. /* output setting: od. */
  371. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  372. GPIO_InitStruct.Pull = GPIO_NOPULL;
  373. }
  374. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  375. }
  376. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  377. {
  378. int i;
  379. for (i = 0; i < 32; i++)
  380. {
  381. if ((0x01 << i) == bit)
  382. {
  383. return i;
  384. }
  385. }
  386. return -1;
  387. }
  388. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  389. {
  390. rt_int32_t mapindex = bit2bitno(pinbit);
  391. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  392. {
  393. return RT_NULL;
  394. }
  395. return &pin_irq_map[mapindex];
  396. };
  397. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  398. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  399. {
  400. const struct pin_index *index;
  401. rt_base_t level;
  402. rt_int32_t irqindex = -1;
  403. index = get_pin(pin);
  404. if (index == RT_NULL)
  405. {
  406. return RT_ENOSYS;
  407. }
  408. irqindex = bit2bitno(index->pin);
  409. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  410. {
  411. return RT_ENOSYS;
  412. }
  413. level = rt_hw_interrupt_disable();
  414. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  415. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  416. pin_irq_hdr_tab[irqindex].mode == mode &&
  417. pin_irq_hdr_tab[irqindex].args == args)
  418. {
  419. rt_hw_interrupt_enable(level);
  420. return RT_EOK;
  421. }
  422. if (pin_irq_hdr_tab[irqindex].pin != -1)
  423. {
  424. rt_hw_interrupt_enable(level);
  425. return RT_EBUSY;
  426. }
  427. pin_irq_hdr_tab[irqindex].pin = pin;
  428. pin_irq_hdr_tab[irqindex].hdr = hdr;
  429. pin_irq_hdr_tab[irqindex].mode = mode;
  430. pin_irq_hdr_tab[irqindex].args = args;
  431. rt_hw_interrupt_enable(level);
  432. return RT_EOK;
  433. }
  434. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  435. {
  436. const struct pin_index *index;
  437. rt_base_t level;
  438. rt_int32_t irqindex = -1;
  439. index = get_pin(pin);
  440. if (index == RT_NULL)
  441. {
  442. return RT_ENOSYS;
  443. }
  444. irqindex = bit2bitno(index->pin);
  445. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  446. {
  447. return RT_ENOSYS;
  448. }
  449. level = rt_hw_interrupt_disable();
  450. if (pin_irq_hdr_tab[irqindex].pin == -1)
  451. {
  452. rt_hw_interrupt_enable(level);
  453. return RT_EOK;
  454. }
  455. pin_irq_hdr_tab[irqindex].pin = -1;
  456. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  457. pin_irq_hdr_tab[irqindex].mode = 0;
  458. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  459. rt_hw_interrupt_enable(level);
  460. return RT_EOK;
  461. }
  462. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  463. rt_uint32_t enabled)
  464. {
  465. const struct pin_index *index;
  466. const struct pin_irq_map *irqmap;
  467. rt_base_t level;
  468. rt_int32_t irqindex = -1;
  469. GPIO_InitTypeDef GPIO_InitStruct;
  470. index = get_pin(pin);
  471. if (index == RT_NULL)
  472. {
  473. return RT_ENOSYS;
  474. }
  475. if (enabled == PIN_IRQ_ENABLE)
  476. {
  477. irqindex = bit2bitno(index->pin);
  478. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  479. {
  480. return RT_ENOSYS;
  481. }
  482. level = rt_hw_interrupt_disable();
  483. if (pin_irq_hdr_tab[irqindex].pin == -1)
  484. {
  485. rt_hw_interrupt_enable(level);
  486. return RT_ENOSYS;
  487. }
  488. irqmap = &pin_irq_map[irqindex];
  489. /* Configure GPIO_InitStructure */
  490. GPIO_InitStruct.Pin = index->pin;
  491. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  492. switch (pin_irq_hdr_tab[irqindex].mode)
  493. {
  494. case PIN_IRQ_MODE_RISING:
  495. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  496. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  497. break;
  498. case PIN_IRQ_MODE_FALLING:
  499. GPIO_InitStruct.Pull = GPIO_PULLUP;
  500. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  501. break;
  502. case PIN_IRQ_MODE_RISING_FALLING:
  503. GPIO_InitStruct.Pull = GPIO_NOPULL;
  504. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  505. break;
  506. }
  507. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  508. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  509. HAL_NVIC_EnableIRQ(irqmap->irqno);
  510. pin_irq_enable_mask |= irqmap->pinbit;
  511. rt_hw_interrupt_enable(level);
  512. }
  513. else if (enabled == PIN_IRQ_DISABLE)
  514. {
  515. irqmap = get_pin_irq_map(index->pin);
  516. if (irqmap == RT_NULL)
  517. {
  518. return RT_ENOSYS;
  519. }
  520. level = rt_hw_interrupt_disable();
  521. HAL_GPIO_DeInit(index->gpio, index->pin);
  522. pin_irq_enable_mask &= ~irqmap->pinbit;
  523. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  524. if (( irqmap->pinbit>=GPIO_PIN_0 )&&( irqmap->pinbit<=GPIO_PIN_1 ))
  525. {
  526. if(!(pin_irq_enable_mask&(GPIO_PIN_0|GPIO_PIN_1)))
  527. {
  528. HAL_NVIC_DisableIRQ(irqmap->irqno);
  529. }
  530. }
  531. else if (( irqmap->pinbit>=GPIO_PIN_2 )&&( irqmap->pinbit<=GPIO_PIN_3 ))
  532. {
  533. if(!(pin_irq_enable_mask&(GPIO_PIN_2|GPIO_PIN_3)))
  534. {
  535. HAL_NVIC_DisableIRQ(irqmap->irqno);
  536. }
  537. }
  538. else if (( irqmap->pinbit>=GPIO_PIN_4 )&&( irqmap->pinbit<=GPIO_PIN_15 ))
  539. {
  540. if(!(pin_irq_enable_mask&(GPIO_PIN_4|GPIO_PIN_5|GPIO_PIN_6|GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9|
  541. GPIO_PIN_10|GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14|GPIO_PIN_15)))
  542. {
  543. HAL_NVIC_DisableIRQ(irqmap->irqno);
  544. }
  545. }
  546. else
  547. {
  548. HAL_NVIC_DisableIRQ(irqmap->irqno);
  549. }
  550. #else
  551. if (( irqmap->pinbit>=GPIO_PIN_5 )&&( irqmap->pinbit<=GPIO_PIN_9 ))
  552. {
  553. if(!(pin_irq_enable_mask&(GPIO_PIN_5|GPIO_PIN_6|GPIO_PIN_7|GPIO_PIN_8|GPIO_PIN_9)))
  554. {
  555. HAL_NVIC_DisableIRQ(irqmap->irqno);
  556. }
  557. }
  558. else if (( irqmap->pinbit>=GPIO_PIN_10 )&&( irqmap->pinbit<=GPIO_PIN_15 ))
  559. {
  560. if(!(pin_irq_enable_mask&(GPIO_PIN_10|GPIO_PIN_11|GPIO_PIN_12|GPIO_PIN_13|GPIO_PIN_14|GPIO_PIN_15)))
  561. {
  562. HAL_NVIC_DisableIRQ(irqmap->irqno);
  563. }
  564. }
  565. else
  566. {
  567. HAL_NVIC_DisableIRQ(irqmap->irqno);
  568. }
  569. #endif
  570. rt_hw_interrupt_enable(level);
  571. }
  572. else
  573. {
  574. return -RT_ENOSYS;
  575. }
  576. return RT_EOK;
  577. }
  578. const static struct rt_pin_ops _stm32_pin_ops =
  579. {
  580. stm32_pin_mode,
  581. stm32_pin_write,
  582. stm32_pin_read,
  583. stm32_pin_attach_irq,
  584. stm32_pin_dettach_irq,
  585. stm32_pin_irq_enable,
  586. };
  587. rt_inline void pin_irq_hdr(int irqno)
  588. {
  589. if (pin_irq_hdr_tab[irqno].hdr)
  590. {
  591. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  592. }
  593. }
  594. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1)
  595. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  596. {
  597. pin_irq_hdr(bit2bitno(GPIO_Pin));
  598. }
  599. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  600. {
  601. pin_irq_hdr(bit2bitno(GPIO_Pin));
  602. }
  603. #else
  604. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  605. {
  606. pin_irq_hdr(bit2bitno(GPIO_Pin));
  607. }
  608. #endif
  609. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  610. void EXTI0_1_IRQHandler(void)
  611. {
  612. rt_interrupt_enter();
  613. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  614. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  615. rt_interrupt_leave();
  616. }
  617. void EXTI2_3_IRQHandler(void)
  618. {
  619. rt_interrupt_enter();
  620. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  621. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  622. rt_interrupt_leave();
  623. }
  624. void EXTI4_15_IRQHandler(void)
  625. {
  626. rt_interrupt_enter();
  627. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  628. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  629. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  630. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  631. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  632. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  633. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  634. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  635. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  636. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  637. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  638. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  639. rt_interrupt_leave();
  640. }
  641. #elif defined(SOC_STM32MP157A)
  642. void EXTI0_IRQHandler(void) {
  643. rt_interrupt_enter();
  644. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  645. rt_interrupt_leave();
  646. }
  647. void EXTI1_IRQHandler(void) {
  648. rt_interrupt_enter();
  649. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  650. rt_interrupt_leave();
  651. }
  652. void EXTI2_IRQHandler(void) {
  653. rt_interrupt_enter();
  654. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  655. rt_interrupt_leave();
  656. }
  657. void EXTI3_IRQHandler(void) {
  658. rt_interrupt_enter();
  659. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  660. rt_interrupt_leave();
  661. }
  662. void EXTI4_IRQHandler(void) {
  663. rt_interrupt_enter();
  664. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  665. rt_interrupt_leave();
  666. }
  667. void EXTI5_IRQHandler(void) {
  668. rt_interrupt_enter();
  669. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  670. rt_interrupt_leave();
  671. }
  672. void EXTI6_IRQHandler(void) {
  673. rt_interrupt_enter();
  674. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  675. rt_interrupt_leave();
  676. }
  677. void EXTI7_IRQHandler(void) {
  678. rt_interrupt_enter();
  679. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  680. rt_interrupt_leave();
  681. }
  682. void EXTI8_IRQHandler(void) {
  683. rt_interrupt_enter();
  684. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  685. rt_interrupt_leave();
  686. }
  687. void EXTI9_IRQHandler(void) {
  688. rt_interrupt_enter();
  689. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  690. rt_interrupt_leave();
  691. }
  692. void EXTI10_IRQHandler(void) {
  693. rt_interrupt_enter();
  694. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  695. rt_interrupt_leave();
  696. }
  697. void EXTI11_IRQHandler(void) {
  698. rt_interrupt_enter();
  699. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  700. rt_interrupt_leave();
  701. }
  702. void EXTI12_IRQHandler(void) {
  703. rt_interrupt_enter();
  704. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  705. rt_interrupt_leave();
  706. }
  707. void EXTI13_IRQHandler(void) {
  708. rt_interrupt_enter();
  709. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  710. rt_interrupt_leave();
  711. }
  712. void EXTI14_IRQHandler(void) {
  713. rt_interrupt_enter();
  714. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  715. rt_interrupt_leave();
  716. }
  717. void EXTI15_IRQHandler(void) {
  718. rt_interrupt_enter();
  719. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  720. rt_interrupt_leave();
  721. }
  722. #else
  723. void EXTI0_IRQHandler(void)
  724. {
  725. rt_interrupt_enter();
  726. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  727. rt_interrupt_leave();
  728. }
  729. void EXTI1_IRQHandler(void)
  730. {
  731. rt_interrupt_enter();
  732. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  733. rt_interrupt_leave();
  734. }
  735. void EXTI2_IRQHandler(void)
  736. {
  737. rt_interrupt_enter();
  738. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  739. rt_interrupt_leave();
  740. }
  741. void EXTI3_IRQHandler(void)
  742. {
  743. rt_interrupt_enter();
  744. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  745. rt_interrupt_leave();
  746. }
  747. void EXTI4_IRQHandler(void)
  748. {
  749. rt_interrupt_enter();
  750. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  751. rt_interrupt_leave();
  752. }
  753. void EXTI9_5_IRQHandler(void)
  754. {
  755. rt_interrupt_enter();
  756. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  757. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  758. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  759. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  760. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  761. rt_interrupt_leave();
  762. }
  763. void EXTI15_10_IRQHandler(void)
  764. {
  765. rt_interrupt_enter();
  766. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  767. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  768. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  769. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  770. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  771. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  772. rt_interrupt_leave();
  773. }
  774. #endif
  775. int rt_hw_pin_init(void)
  776. {
  777. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  778. __HAL_RCC_GPIOA_CLK_ENABLE();
  779. #endif
  780. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  781. __HAL_RCC_GPIOB_CLK_ENABLE();
  782. #endif
  783. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  784. __HAL_RCC_GPIOC_CLK_ENABLE();
  785. #endif
  786. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  787. __HAL_RCC_GPIOD_CLK_ENABLE();
  788. #endif
  789. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  790. __HAL_RCC_GPIOE_CLK_ENABLE();
  791. #endif
  792. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  793. __HAL_RCC_GPIOF_CLK_ENABLE();
  794. #endif
  795. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  796. #ifdef SOC_SERIES_STM32L4
  797. HAL_PWREx_EnableVddIO2();
  798. #endif
  799. __HAL_RCC_GPIOG_CLK_ENABLE();
  800. #endif
  801. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  802. __HAL_RCC_GPIOH_CLK_ENABLE();
  803. #endif
  804. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  805. __HAL_RCC_GPIOI_CLK_ENABLE();
  806. #endif
  807. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  808. __HAL_RCC_GPIOJ_CLK_ENABLE();
  809. #endif
  810. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  811. __HAL_RCC_GPIOK_CLK_ENABLE();
  812. #endif
  813. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  814. }
  815. #endif /* RT_USING_PIN */