mmu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2012-01-10 bernard porting to AM1808
  9. * 2021-11-28 GuEe-GUI first version
  10. * 2022-12-10 WangXiaoyao porting to MM
  11. */
  12. #include <board.h>
  13. #include <rthw.h>
  14. #include <rtthread.h>
  15. #include <stddef.h>
  16. #include <stdint.h>
  17. #include <string.h>
  18. #include "mm_aspace.h"
  19. #include "mm_page.h"
  20. #include "mmu.h"
  21. #include "tlb.h"
  22. #ifdef RT_USING_SMART
  23. #include "ioremap.h"
  24. #include <lwp_mm.h>
  25. #endif
  26. #define DBG_TAG "hw.mmu"
  27. #define DBG_LVL DBG_LOG
  28. #include <rtdbg.h>
  29. #define MMU_LEVEL_MASK 0x1ffUL
  30. #define MMU_LEVEL_SHIFT 9
  31. #define MMU_ADDRESS_BITS 39
  32. #define MMU_ADDRESS_MASK 0x0000fffffffff000UL
  33. #define MMU_ATTRIB_MASK 0xfff0000000000ffcUL
  34. #define MMU_TYPE_MASK 3UL
  35. #define MMU_TYPE_USED 1UL
  36. #define MMU_TYPE_BLOCK 1UL
  37. #define MMU_TYPE_TABLE 3UL
  38. #define MMU_TYPE_PAGE 3UL
  39. #define MMU_TBL_BLOCK_2M_LEVEL 2
  40. #define MMU_TBL_PAGE_4k_LEVEL 3
  41. #define MMU_TBL_LEVEL_NR 4
  42. volatile unsigned long MMUTable[512] __attribute__((aligned(4 * 1024)));
  43. struct mmu_level_info
  44. {
  45. unsigned long *pos;
  46. void *page;
  47. };
  48. static void _kenrel_unmap_4K(unsigned long *lv0_tbl, void *v_addr)
  49. {
  50. int level;
  51. unsigned long va = (unsigned long)v_addr;
  52. unsigned long *cur_lv_tbl = lv0_tbl;
  53. unsigned long page;
  54. unsigned long off;
  55. struct mmu_level_info level_info[4];
  56. int ref;
  57. int level_shift = MMU_ADDRESS_BITS;
  58. unsigned long *pos;
  59. rt_memset(level_info, 0, sizeof level_info);
  60. for (level = 0; level < MMU_TBL_LEVEL_NR; level++)
  61. {
  62. off = (va >> level_shift);
  63. off &= MMU_LEVEL_MASK;
  64. page = cur_lv_tbl[off];
  65. if (!(page & MMU_TYPE_USED))
  66. {
  67. break;
  68. }
  69. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  70. {
  71. break;
  72. }
  73. /* next table entry in current level */
  74. level_info[level].pos = cur_lv_tbl + off;
  75. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  76. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  77. level_info[level].page = cur_lv_tbl;
  78. level_shift -= MMU_LEVEL_SHIFT;
  79. }
  80. level = MMU_TBL_PAGE_4k_LEVEL;
  81. pos = level_info[level].pos;
  82. if (pos)
  83. {
  84. *pos = (unsigned long)RT_NULL;
  85. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  86. }
  87. level--;
  88. while (level >= 0)
  89. {
  90. pos = level_info[level].pos;
  91. if (pos)
  92. {
  93. void *cur_page = level_info[level].page;
  94. ref = rt_page_ref_get(cur_page, 0);
  95. if (ref == 1)
  96. {
  97. *pos = (unsigned long)RT_NULL;
  98. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  99. }
  100. rt_pages_free(cur_page, 0);
  101. }
  102. else
  103. {
  104. break;
  105. }
  106. level--;
  107. }
  108. return;
  109. }
  110. static int _kernel_map_4K(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr)
  111. {
  112. int ret = 0;
  113. int level;
  114. unsigned long *cur_lv_tbl = lv0_tbl;
  115. unsigned long page;
  116. unsigned long off;
  117. intptr_t va = (intptr_t)vaddr;
  118. intptr_t pa = (intptr_t)paddr;
  119. int level_shift = MMU_ADDRESS_BITS;
  120. if (va & ARCH_PAGE_MASK)
  121. {
  122. return MMU_MAP_ERROR_VANOTALIGN;
  123. }
  124. if (pa & ARCH_PAGE_MASK)
  125. {
  126. return MMU_MAP_ERROR_PANOTALIGN;
  127. }
  128. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  129. {
  130. off = (va >> level_shift);
  131. off &= MMU_LEVEL_MASK;
  132. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  133. {
  134. page = (unsigned long)rt_pages_alloc_ext(0, PAGE_ANY_AVAILABLE);
  135. if (!page)
  136. {
  137. ret = MMU_MAP_ERROR_NOPAGE;
  138. goto err;
  139. }
  140. rt_memset((void *)page, 0, ARCH_PAGE_SIZE);
  141. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  142. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  143. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  144. }
  145. else
  146. {
  147. page = cur_lv_tbl[off];
  148. page &= MMU_ADDRESS_MASK;
  149. /* page to va */
  150. page -= PV_OFFSET;
  151. rt_page_ref_inc((void *)page, 0);
  152. }
  153. page = cur_lv_tbl[off];
  154. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  155. {
  156. /* is block! error! */
  157. ret = MMU_MAP_ERROR_CONFLICT;
  158. goto err;
  159. }
  160. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  161. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  162. level_shift -= MMU_LEVEL_SHIFT;
  163. }
  164. /* now is level page */
  165. attr &= MMU_ATTRIB_MASK;
  166. pa |= (attr | MMU_TYPE_PAGE); /* page */
  167. off = (va >> ARCH_PAGE_SHIFT);
  168. off &= MMU_LEVEL_MASK;
  169. cur_lv_tbl[off] = pa; /* page */
  170. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  171. return ret;
  172. err:
  173. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  174. return ret;
  175. }
  176. static int _kernel_map_2M(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr)
  177. {
  178. int ret = 0;
  179. int level;
  180. unsigned long *cur_lv_tbl = lv0_tbl;
  181. unsigned long page;
  182. unsigned long off;
  183. unsigned long va = (unsigned long)vaddr;
  184. unsigned long pa = (unsigned long)paddr;
  185. int level_shift = MMU_ADDRESS_BITS;
  186. if (va & ARCH_SECTION_MASK)
  187. {
  188. return MMU_MAP_ERROR_VANOTALIGN;
  189. }
  190. if (pa & ARCH_SECTION_MASK)
  191. {
  192. return MMU_MAP_ERROR_PANOTALIGN;
  193. }
  194. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  195. {
  196. off = (va >> level_shift);
  197. off &= MMU_LEVEL_MASK;
  198. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  199. {
  200. page = (unsigned long)rt_pages_alloc_ext(0, PAGE_ANY_AVAILABLE);
  201. if (!page)
  202. {
  203. ret = MMU_MAP_ERROR_NOPAGE;
  204. goto err;
  205. }
  206. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  207. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  208. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  209. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  210. }
  211. else
  212. {
  213. page = cur_lv_tbl[off];
  214. page &= MMU_ADDRESS_MASK;
  215. /* page to va */
  216. page -= PV_OFFSET;
  217. rt_page_ref_inc((void *)page, 0);
  218. }
  219. page = cur_lv_tbl[off];
  220. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  221. {
  222. /* is block! error! */
  223. ret = MMU_MAP_ERROR_CONFLICT;
  224. goto err;
  225. }
  226. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  227. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  228. level_shift -= MMU_LEVEL_SHIFT;
  229. }
  230. /* now is level page */
  231. attr &= MMU_ATTRIB_MASK;
  232. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  233. off = (va >> ARCH_SECTION_SHIFT);
  234. off &= MMU_LEVEL_MASK;
  235. cur_lv_tbl[off] = pa;
  236. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  237. return ret;
  238. err:
  239. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  240. return ret;
  241. }
  242. void *rt_hw_mmu_map(rt_aspace_t aspace, void *v_addr, void *p_addr, size_t size,
  243. size_t attr)
  244. {
  245. int ret = -1;
  246. void *unmap_va = v_addr;
  247. size_t npages;
  248. size_t stride;
  249. int (*mapper)(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr);
  250. if (((rt_ubase_t)v_addr & ARCH_SECTION_MASK) || (size & ARCH_SECTION_MASK))
  251. {
  252. /* legacy 4k mapping */
  253. npages = size >> ARCH_PAGE_SHIFT;
  254. stride = ARCH_PAGE_SIZE;
  255. mapper = _kernel_map_4K;
  256. }
  257. else
  258. {
  259. /* 2m huge page */
  260. npages = size >> ARCH_SECTION_SHIFT;
  261. stride = ARCH_SECTION_SIZE;
  262. mapper = _kernel_map_2M;
  263. }
  264. while (npages--)
  265. {
  266. MM_PGTBL_LOCK(aspace);
  267. ret = mapper(aspace->page_table, v_addr, p_addr, attr);
  268. MM_PGTBL_UNLOCK(aspace);
  269. if (ret != 0)
  270. {
  271. /* other types of return value are taken as programming error */
  272. RT_ASSERT(ret == MMU_MAP_ERROR_NOPAGE);
  273. /* error, undo map */
  274. while (unmap_va != v_addr)
  275. {
  276. MM_PGTBL_LOCK(aspace);
  277. _kenrel_unmap_4K(aspace->page_table, (void *)unmap_va);
  278. MM_PGTBL_UNLOCK(aspace);
  279. unmap_va = (char *)unmap_va + stride;
  280. }
  281. break;
  282. }
  283. v_addr = (char *)v_addr + stride;
  284. p_addr = (char *)p_addr + stride;
  285. }
  286. if (ret == 0)
  287. {
  288. return unmap_va;
  289. }
  290. return NULL;
  291. }
  292. void rt_hw_mmu_unmap(rt_aspace_t aspace, void *v_addr, size_t size)
  293. {
  294. // caller guarantee that v_addr & size are page aligned
  295. size_t npages = size >> ARCH_PAGE_SHIFT;
  296. if (!aspace->page_table)
  297. {
  298. return;
  299. }
  300. while (npages--)
  301. {
  302. MM_PGTBL_LOCK(aspace);
  303. _kenrel_unmap_4K(aspace->page_table, v_addr);
  304. MM_PGTBL_UNLOCK(aspace);
  305. v_addr = (char *)v_addr + ARCH_PAGE_SIZE;
  306. }
  307. }
  308. void rt_hw_aspace_switch(rt_aspace_t aspace)
  309. {
  310. if (aspace != &rt_kernel_space)
  311. {
  312. void *pgtbl = aspace->page_table;
  313. pgtbl = rt_kmem_v2p(pgtbl);
  314. rt_ubase_t tcr;
  315. __asm__ volatile("msr ttbr0_el1, %0" ::"r"(pgtbl) : "memory");
  316. __asm__ volatile("mrs %0, tcr_el1" : "=r"(tcr));
  317. tcr &= ~(1ul << 7);
  318. __asm__ volatile("msr tcr_el1, %0\n"
  319. "isb" ::"r"(tcr)
  320. : "memory");
  321. rt_hw_tlb_invalidate_all_local();
  322. }
  323. }
  324. void rt_hw_mmu_ktbl_set(unsigned long tbl)
  325. {
  326. #ifdef RT_USING_SMART
  327. tbl += PV_OFFSET;
  328. __asm__ volatile("msr TTBR1_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  329. #else
  330. __asm__ volatile("msr TTBR0_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  331. #endif
  332. __asm__ volatile("tlbi vmalle1\n dsb sy\nisb" ::: "memory");
  333. __asm__ volatile("ic ialluis\n dsb sy\nisb" ::: "memory");
  334. }
  335. /**
  336. * @brief setup Page Table for kernel space. It's a fixed map
  337. * and all mappings cannot be changed after initialization.
  338. *
  339. * Memory region in struct mem_desc must be page aligned,
  340. * otherwise is a failure and no report will be
  341. * returned.
  342. *
  343. * @param mmu_info
  344. * @param mdesc
  345. * @param desc_nr
  346. */
  347. void rt_hw_mmu_setup(rt_aspace_t aspace, struct mem_desc *mdesc, int desc_nr)
  348. {
  349. void *err;
  350. for (size_t i = 0; i < desc_nr; i++)
  351. {
  352. size_t attr;
  353. switch (mdesc->attr)
  354. {
  355. case NORMAL_MEM:
  356. attr = MMU_MAP_K_RWCB;
  357. break;
  358. case NORMAL_NOCACHE_MEM:
  359. attr = MMU_MAP_K_RWCB;
  360. break;
  361. case DEVICE_MEM:
  362. attr = MMU_MAP_K_DEVICE;
  363. break;
  364. default:
  365. attr = MMU_MAP_K_DEVICE;
  366. }
  367. struct rt_mm_va_hint hint = {.flags = MMF_MAP_FIXED,
  368. .limit_start = aspace->start,
  369. .limit_range_size = aspace->size,
  370. .map_size = mdesc->vaddr_end -
  371. mdesc->vaddr_start + 1,
  372. .prefer = (void *)mdesc->vaddr_start};
  373. if (mdesc->paddr_start == (rt_size_t)ARCH_MAP_FAILED)
  374. mdesc->paddr_start = mdesc->vaddr_start + PV_OFFSET;
  375. int retval;
  376. retval = rt_aspace_map_phy_static(aspace, &mdesc->varea, &hint, attr,
  377. mdesc->paddr_start >> MM_PAGE_SHIFT, &err);
  378. if (retval)
  379. {
  380. LOG_E("%s: map failed with code %d", retval);
  381. RT_ASSERT(0);
  382. }
  383. mdesc++;
  384. }
  385. rt_hw_mmu_ktbl_set((unsigned long)rt_kernel_space.page_table);
  386. rt_page_cleanup();
  387. }
  388. #ifdef RT_USING_SMART
  389. static void _init_region(void *vaddr, size_t size)
  390. {
  391. rt_ioremap_start = vaddr;
  392. rt_ioremap_size = size;
  393. rt_mpr_start = (char *)rt_ioremap_start - rt_mpr_size;
  394. }
  395. #else
  396. #define RTOS_VEND (0xfffffffff000UL)
  397. static inline void _init_region(void *vaddr, size_t size)
  398. {
  399. rt_mpr_start = (void *)(RTOS_VEND - rt_mpr_size);
  400. }
  401. #endif
  402. /**
  403. * This function will initialize rt_mmu_info structure.
  404. *
  405. * @param mmu_info rt_mmu_info structure
  406. * @param v_address virtual address
  407. * @param size map size
  408. * @param vtable mmu table
  409. * @param pv_off pv offset in kernel space
  410. *
  411. * @return 0 on successful and -1 for fail
  412. */
  413. int rt_hw_mmu_map_init(rt_aspace_t aspace, void *v_address, size_t size,
  414. size_t *vtable, size_t pv_off)
  415. {
  416. size_t va_s, va_e;
  417. if (!aspace || !vtable)
  418. {
  419. return -1;
  420. }
  421. va_s = (size_t)v_address;
  422. va_e = (size_t)v_address + size - 1;
  423. if (va_e < va_s)
  424. {
  425. return -1;
  426. }
  427. va_s >>= ARCH_SECTION_SHIFT;
  428. va_e >>= ARCH_SECTION_SHIFT;
  429. if (va_s == 0)
  430. {
  431. return -1;
  432. }
  433. #ifdef RT_USING_SMART
  434. rt_aspace_init(aspace, (void *)KERNEL_VADDR_START, 0 - KERNEL_VADDR_START,
  435. vtable);
  436. #else
  437. rt_aspace_init(aspace, (void *)0x1000, RTOS_VEND - 0x1000ul, vtable);
  438. #endif
  439. _init_region(v_address, size);
  440. return 0;
  441. }
  442. /************ setting el1 mmu register**************
  443. MAIR_EL1
  444. index 0 : memory outer writeback, write/read alloc
  445. index 1 : memory nocache
  446. index 2 : device nGnRnE
  447. *****************************************************/
  448. void mmu_tcr_init(void)
  449. {
  450. unsigned long val64;
  451. val64 = 0x00447fUL;
  452. __asm__ volatile("msr MAIR_EL1, %0\n dsb sy\n" ::"r"(val64));
  453. /* TCR_EL1 */
  454. val64 = (16UL << 0) /* t0sz 48bit */
  455. | (0x0UL << 6) /* reserved */
  456. | (0x0UL << 7) /* epd0 */
  457. | (0x3UL << 8) /* t0 wb cacheable */
  458. | (0x3UL << 10) /* inner shareable */
  459. | (0x2UL << 12) /* t0 outer shareable */
  460. | (0x0UL << 14) /* t0 4K */
  461. | (16UL << 16) /* t1sz 48bit */
  462. | (0x0UL << 22) /* define asid use ttbr0.asid */
  463. | (0x0UL << 23) /* epd1 */
  464. | (0x3UL << 24) /* t1 inner wb cacheable */
  465. | (0x3UL << 26) /* t1 outer wb cacheable */
  466. | (0x2UL << 28) /* t1 outer shareable */
  467. | (0x2UL << 30) /* t1 4k */
  468. | (0x1UL << 32) /* 001b 64GB PA */
  469. | (0x0UL << 35) /* reserved */
  470. | (0x1UL << 36) /* as: 0:8bit 1:16bit */
  471. | (0x0UL << 37) /* tbi0 */
  472. | (0x0UL << 38); /* tbi1 */
  473. __asm__ volatile("msr TCR_EL1, %0\n" ::"r"(val64));
  474. }
  475. struct page_table
  476. {
  477. unsigned long page[512];
  478. };
  479. static struct page_table *__init_page_array;
  480. static unsigned long __page_off = 0UL;
  481. unsigned long get_free_page(void)
  482. {
  483. if (!__init_page_array)
  484. {
  485. unsigned long temp_page_start;
  486. asm volatile("mov %0, sp" : "=r"(temp_page_start));
  487. __init_page_array =
  488. (struct page_table *)(temp_page_start & ~(ARCH_SECTION_MASK));
  489. __page_off = 2; /* 0, 1 for ttbr0, ttrb1 */
  490. }
  491. __page_off++;
  492. return (unsigned long)(__init_page_array[__page_off - 1].page);
  493. }
  494. static int _map_single_page_2M(unsigned long *lv0_tbl, unsigned long va,
  495. unsigned long pa, unsigned long attr)
  496. {
  497. int level;
  498. unsigned long *cur_lv_tbl = lv0_tbl;
  499. unsigned long page;
  500. unsigned long off;
  501. int level_shift = MMU_ADDRESS_BITS;
  502. if (va & ARCH_SECTION_MASK)
  503. {
  504. return MMU_MAP_ERROR_VANOTALIGN;
  505. }
  506. if (pa & ARCH_SECTION_MASK)
  507. {
  508. return MMU_MAP_ERROR_PANOTALIGN;
  509. }
  510. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  511. {
  512. off = (va >> level_shift);
  513. off &= MMU_LEVEL_MASK;
  514. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  515. {
  516. page = get_free_page();
  517. if (!page)
  518. {
  519. return MMU_MAP_ERROR_NOPAGE;
  520. }
  521. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  522. cur_lv_tbl[off] = page | MMU_TYPE_TABLE;
  523. }
  524. page = cur_lv_tbl[off];
  525. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  526. {
  527. /* is block! error! */
  528. return MMU_MAP_ERROR_CONFLICT;
  529. }
  530. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  531. level_shift -= MMU_LEVEL_SHIFT;
  532. }
  533. attr &= MMU_ATTRIB_MASK;
  534. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  535. off = (va >> ARCH_SECTION_SHIFT);
  536. off &= MMU_LEVEL_MASK;
  537. cur_lv_tbl[off] = pa;
  538. return 0;
  539. }
  540. static int _init_map_2M(unsigned long *lv0_tbl, unsigned long va,
  541. unsigned long pa, unsigned long count,
  542. unsigned long attr)
  543. {
  544. unsigned long i;
  545. int ret;
  546. if (va & ARCH_SECTION_MASK)
  547. {
  548. return -1;
  549. }
  550. if (pa & ARCH_SECTION_MASK)
  551. {
  552. return -1;
  553. }
  554. for (i = 0; i < count; i++)
  555. {
  556. ret = _map_single_page_2M(lv0_tbl, va, pa, attr);
  557. va += ARCH_SECTION_SIZE;
  558. pa += ARCH_SECTION_SIZE;
  559. if (ret != 0)
  560. {
  561. return ret;
  562. }
  563. }
  564. return 0;
  565. }
  566. static unsigned long *_query(rt_aspace_t aspace, void *vaddr, int *plvl_shf)
  567. {
  568. int level;
  569. unsigned long va = (unsigned long)vaddr;
  570. unsigned long *cur_lv_tbl;
  571. unsigned long page;
  572. unsigned long off;
  573. int level_shift = MMU_ADDRESS_BITS;
  574. cur_lv_tbl = aspace->page_table;
  575. RT_ASSERT(cur_lv_tbl);
  576. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  577. {
  578. off = (va >> level_shift);
  579. off &= MMU_LEVEL_MASK;
  580. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  581. {
  582. return (void *)0;
  583. }
  584. page = cur_lv_tbl[off];
  585. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  586. {
  587. *plvl_shf = level_shift;
  588. return &cur_lv_tbl[off];
  589. }
  590. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  591. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  592. level_shift -= MMU_LEVEL_SHIFT;
  593. }
  594. /* now is level MMU_TBL_PAGE_4k_LEVEL */
  595. off = (va >> ARCH_PAGE_SHIFT);
  596. off &= MMU_LEVEL_MASK;
  597. page = cur_lv_tbl[off];
  598. if (!(page & MMU_TYPE_USED))
  599. {
  600. return (void *)0;
  601. }
  602. *plvl_shf = level_shift;
  603. return &cur_lv_tbl[off];
  604. }
  605. void *rt_hw_mmu_v2p(rt_aspace_t aspace, void *v_addr)
  606. {
  607. int level_shift;
  608. unsigned long paddr;
  609. if (aspace == &rt_kernel_space)
  610. {
  611. paddr = (unsigned long)rt_hw_mmu_kernel_v2p(v_addr);
  612. }
  613. else
  614. {
  615. unsigned long *pte = _query(aspace, v_addr, &level_shift);
  616. if (pte)
  617. {
  618. paddr = *pte & MMU_ADDRESS_MASK;
  619. paddr |= (rt_ubase_t)v_addr & ((1ul << level_shift) - 1);
  620. }
  621. else
  622. {
  623. paddr = (unsigned long)ARCH_MAP_FAILED;
  624. }
  625. }
  626. return (void *)paddr;
  627. }
  628. static int _noncache(rt_ubase_t *pte)
  629. {
  630. int err = 0;
  631. const rt_ubase_t idx_shift = 2;
  632. const rt_ubase_t idx_mask = 0x7 << idx_shift;
  633. rt_ubase_t entry = *pte;
  634. if ((entry & idx_mask) == (NORMAL_MEM << idx_shift))
  635. {
  636. *pte = (entry & ~idx_mask) | (NORMAL_NOCACHE_MEM << idx_shift);
  637. }
  638. else
  639. {
  640. // do not support other type to be noncache
  641. err = -RT_ENOSYS;
  642. }
  643. return err;
  644. }
  645. static int _cache(rt_ubase_t *pte)
  646. {
  647. int err = 0;
  648. const rt_ubase_t idx_shift = 2;
  649. const rt_ubase_t idx_mask = 0x7 << idx_shift;
  650. rt_ubase_t entry = *pte;
  651. if ((entry & idx_mask) == (NORMAL_NOCACHE_MEM << idx_shift))
  652. {
  653. *pte = (entry & ~idx_mask) | (NORMAL_MEM << idx_shift);
  654. }
  655. else
  656. {
  657. // do not support other type to be cache
  658. err = -RT_ENOSYS;
  659. }
  660. return err;
  661. }
  662. static int (*control_handler[MMU_CNTL_DUMMY_END])(rt_ubase_t *pte) = {
  663. [MMU_CNTL_CACHE] = _cache,
  664. [MMU_CNTL_NONCACHE] = _noncache,
  665. };
  666. int rt_hw_mmu_control(struct rt_aspace *aspace, void *vaddr, size_t size,
  667. enum rt_mmu_cntl cmd)
  668. {
  669. int level_shift;
  670. int err = -RT_EINVAL;
  671. rt_ubase_t vstart = (rt_ubase_t)vaddr;
  672. rt_ubase_t vend = vstart + size;
  673. int (*handler)(rt_ubase_t * pte);
  674. if (cmd >= 0 && cmd < MMU_CNTL_DUMMY_END)
  675. {
  676. handler = control_handler[cmd];
  677. while (vstart < vend)
  678. {
  679. rt_ubase_t *pte = _query(aspace, (void *)vstart, &level_shift);
  680. rt_ubase_t range_end = vstart + (1ul << level_shift);
  681. RT_ASSERT(range_end <= vend);
  682. if (pte)
  683. {
  684. err = handler(pte);
  685. RT_ASSERT(err == RT_EOK);
  686. }
  687. vstart = range_end;
  688. }
  689. }
  690. else
  691. {
  692. err = -RT_ENOSYS;
  693. }
  694. return err;
  695. }
  696. void rt_hw_mem_setup_early(unsigned long *tbl0, unsigned long *tbl1,
  697. unsigned long size, unsigned long pv_off)
  698. {
  699. int ret;
  700. /* setup pv off */
  701. rt_kmem_pvoff_set(pv_off);
  702. unsigned long va = KERNEL_VADDR_START;
  703. unsigned long count = (size + ARCH_SECTION_MASK) >> ARCH_SECTION_SHIFT;
  704. unsigned long normal_attr = MMU_MAP_CUSTOM(MMU_AP_KAUN, NORMAL_MEM);
  705. /* clean the first two pages */
  706. rt_memset((char *)tbl0, 0, ARCH_PAGE_SIZE);
  707. rt_memset((char *)tbl1, 0, ARCH_PAGE_SIZE);
  708. ret = _init_map_2M(tbl1, va, va + pv_off, count, normal_attr);
  709. if (ret != 0)
  710. {
  711. while (1);
  712. }
  713. ret = _init_map_2M(tbl0, va + pv_off, va + pv_off, count, normal_attr);
  714. if (ret != 0)
  715. {
  716. while (1);
  717. }
  718. }