board.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2010-06-25 Bernard first version
  9. * 2011-08-08 lgnq modified for Loongson LS1B
  10. * 2015-07-06 chinesebear modified for Loongson LS1C
  11. */
  12. #include <rtthread.h>
  13. #include <rthw.h>
  14. #include "board.h"
  15. #include "drv_uart.h"
  16. #include "ls1c.h"
  17. #define A_K0BASE 0x80000000
  18. extern unsigned char __bss_end;
  19. extern void tlb_refill_exception(void);
  20. extern void general_exception(void);
  21. extern void irq_exception(void);
  22. extern void rt_hw_cache_init(void);
  23. extern void invalidate_writeback_dcache_all(void);
  24. extern void invalidate_icache_all(void);
  25. /**
  26. * This is the timer interrupt service routine.
  27. */
  28. void rt_hw_timer_handler(void)
  29. {
  30. unsigned int count;
  31. count = read_c0_compare();
  32. write_c0_compare(count);
  33. write_c0_count(0);
  34. /* increase a OS tick */
  35. rt_tick_increase();
  36. }
  37. /**
  38. * This function will initial OS timer
  39. */
  40. void rt_hw_timer_init(void)
  41. {
  42. write_c0_compare(CPU_HZ/2/RT_TICK_PER_SECOND);
  43. write_c0_count(0);
  44. }
  45. /**
  46. * init hardware FPU
  47. */
  48. void rt_hw_fpu_init(void)
  49. {
  50. rt_uint32_t c0_status = 0;
  51. rt_uint32_t c1_status = 0;
  52. // 使能协处理器1--FPU
  53. c0_status = read_c0_status();
  54. c0_status |= (ST0_CU1 | ST0_FR);
  55. write_c0_status(c0_status);
  56. // 配置FPU
  57. c1_status = read_c1_status();
  58. c1_status |= (FPU_CSR_FS | FPU_CSR_FO | FPU_CSR_FN); // set FS, FO, FN
  59. c1_status &= ~(FPU_CSR_ALL_E); // disable exception
  60. c1_status = (c1_status & (~FPU_CSR_RM)) | FPU_CSR_RN; // set RN
  61. write_c1_status(c1_status);
  62. return ;
  63. }
  64. /**
  65. * This function will initial sam7s64 board.
  66. */
  67. void rt_hw_board_init(void)
  68. {
  69. /* init cache */
  70. rt_hw_cache_init();
  71. /* init hardware interrupt */
  72. rt_hw_interrupt_init();
  73. /* clear bev */
  74. write_c0_status(read_c0_status()&(~(1<<22)));
  75. /* copy vector */
  76. rt_memcpy((void *)A_K0BASE, tlb_refill_exception, 0x80);
  77. rt_memcpy((void *)(A_K0BASE + 0x180), general_exception, 0x80);
  78. rt_memcpy((void *)(A_K0BASE + 0x200), irq_exception, 0x80);
  79. invalidate_writeback_dcache_all();
  80. invalidate_icache_all();
  81. #ifdef RT_USING_HEAP
  82. rt_system_heap_init((void*)&__bss_end, (void*)RT_HW_HEAP_END);
  83. #endif
  84. #ifdef RT_USING_SERIAL
  85. /* init hardware UART device */
  86. rt_hw_uart_init();
  87. #endif
  88. #ifdef RT_USING_CONSOLE
  89. /* set console device */
  90. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  91. #endif
  92. /* init operating system timer */
  93. rt_hw_timer_init();
  94. #ifdef RT_USING_FPU
  95. /* init hardware fpu */
  96. rt_hw_fpu_init();
  97. #endif
  98. #ifdef RT_USING_COMPONENTS_INIT
  99. rt_components_board_init();
  100. #endif
  101. rt_kprintf("current sr: 0x%08x\n", read_c0_status());
  102. }
  103. /*@}*/