dac.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /**************************************************************************//**
  2. * @file dac.h
  3. * @version V1.00
  4. * @brief M480 series DAC driver header file
  5. *
  6. * @copyright (C) 2016 Nuvoton Technology Corp. All rights reserved.
  7. *****************************************************************************/
  8. #ifndef __DAC_H__
  9. #define __DAC_H__
  10. #ifdef __cplusplus
  11. extern "C"
  12. {
  13. #endif
  14. /** @addtogroup Standard_Driver Standard Driver
  15. @{
  16. */
  17. /** @addtogroup DAC_Driver DAC Driver
  18. @{
  19. */
  20. /** @addtogroup DAC_EXPORTED_CONSTANTS DAC Exported Constants
  21. @{
  22. */
  23. /*---------------------------------------------------------------------------------------------------------*/
  24. /* DAC_CTL Constant Definitions */
  25. /*---------------------------------------------------------------------------------------------------------*/
  26. #define DAC_CTL_LALIGN_RIGHT_ALIGN (0UL<<DAC_CTL_LALIGN_Pos) /*!< Right alignment. \hideinitializer */
  27. #define DAC_CTL_LALIGN_LEFT_ALIGN (1UL<<DAC_CTL_LALIGN_Pos) /*!< Left alignment \hideinitializer */
  28. #define DAC_WRITE_DAT_TRIGGER (0UL) /*!< Write DAC_DAT trigger \hideinitializer */
  29. #define DAC_SOFTWARE_TRIGGER (0UL|DAC_CTL_TRGEN_Msk) /*!< Software trigger \hideinitializer */
  30. #define DAC_LOW_LEVEL_TRIGGER ((0UL<<DAC_CTL_ETRGSEL_Pos)|(1UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< STDAC pin low level trigger \hideinitializer */
  31. #define DAC_HIGH_LEVEL_TRIGGER ((1UL<<DAC_CTL_ETRGSEL_Pos)|(1UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< STDAC pin high level trigger \hideinitializer */
  32. #define DAC_FALLING_EDGE_TRIGGER ((2UL<<DAC_CTL_ETRGSEL_Pos)|(1UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< STDAC pin falling edge trigger \hideinitializer */
  33. #define DAC_RISING_EDGE_TRIGGER ((3UL<<DAC_CTL_ETRGSEL_Pos)|(1UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< STDAC pin rising edge trigger \hideinitializer */
  34. #define DAC_TIMER0_TRIGGER ((2UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< Timer 0 trigger \hideinitializer */
  35. #define DAC_TIMER1_TRIGGER ((3UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< Timer 1 trigger \hideinitializer */
  36. #define DAC_TIMER2_TRIGGER ((4UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< Timer 2 trigger \hideinitializer */
  37. #define DAC_TIMER3_TRIGGER ((5UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< Timer 3 trigger \hideinitializer */
  38. #define DAC_EPWM0_TRIGGER ((6UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< EPWM0 trigger \hideinitializer */
  39. #define DAC_EPWM1_TRIGGER ((7UL<<DAC_CTL_TRGSEL_Pos)|DAC_CTL_TRGEN_Msk) /*!< EPWM1 trigger \hideinitializer */
  40. #define DAC_TRIGGER_MODE_DISABLE (0UL<<DAC_CTL_TRGEN_Pos) /*!< Trigger mode disable \hideinitializer */
  41. #define DAC_TRIGGER_MODE_ENABLE (1UL<<DAC_CTL_TRGEN_Pos) /*!< Trigger mode enable \hideinitializer */
  42. /*@}*/ /* end of group DAC_EXPORTED_CONSTANTS */
  43. /** @addtogroup DAC_EXPORTED_FUNCTIONS DAC Exported Functions
  44. @{
  45. */
  46. /**
  47. * @brief Start the D/A conversion.
  48. * @param[in] dac Base address of DAC module.
  49. * @return None
  50. * @details User writes SWTRG bit (DAC_SWTRG[0]) to generate one shot pulse and it is cleared to 0 by hardware automatically.
  51. * \hideinitializer
  52. */
  53. #define DAC_START_CONV(dac) ((dac)->SWTRG = DAC_SWTRG_SWTRG_Msk)
  54. /**
  55. * @brief Enable DAC data left-aligned.
  56. * @param[in] dac Base address of DAC module.
  57. * @return None
  58. * @details User has to load data into DAC_DAT[15:4] bits. DAC_DAT[31:16] and DAC_DAT[3:0] are ignored in DAC conversion.
  59. * \hideinitializer
  60. */
  61. #define DAC_ENABLE_LEFT_ALIGN(dac) ((dac)->CTL |= DAC_CTL_LALIGN_Msk)
  62. /**
  63. * @brief Enable DAC data right-aligned.
  64. * @param[in] dac Base address of DAC module.
  65. * @return None
  66. * @details User has to load data into DAC_DAT[11:0] bits, DAC_DAT[31:12] are ignored in DAC conversion.
  67. * \hideinitializer
  68. */
  69. #define DAC_ENABLE_RIGHT_ALIGN(dac) ((dac)->CTL &= ~DAC_CTL_LALIGN_Msk)
  70. /**
  71. * @brief Enable output voltage buffer.
  72. * @param[in] dac Base address of DAC module.
  73. * @return None
  74. * @details The DAC integrates a voltage output buffer that can be used to reduce output impedance and
  75. * drive external loads directly without having to add an external operational amplifier.
  76. * \hideinitializer
  77. */
  78. #define DAC_ENABLE_BYPASS_BUFFER(dac) ((dac)->CTL |= DAC_CTL_BYPASS_Msk)
  79. /**
  80. * @brief Disable output voltage buffer.
  81. * @param[in] dac Base address of DAC module.
  82. * @return None
  83. * @details This macro is used to disable output voltage buffer.
  84. * \hideinitializer
  85. */
  86. #define DAC_DISABLE_BYPASS_BUFFER(dac) ((dac)->CTL &= ~DAC_CTL_BYPASS_Msk)
  87. /**
  88. * @brief Enable the interrupt.
  89. * @param[in] dac Base address of DAC module.
  90. * @param[in] u32Ch Not used in M480 DAC.
  91. * @return None
  92. * @details This macro is used to enable DAC interrupt.
  93. * \hideinitializer
  94. */
  95. #define DAC_ENABLE_INT(dac, u32Ch) ((dac)->CTL |= DAC_CTL_DACIEN_Msk)
  96. /**
  97. * @brief Disable the interrupt.
  98. * @param[in] dac Base address of DAC module.
  99. * @param[in] u32Ch Not used in M480 DAC.
  100. * @return None
  101. * @details This macro is used to disable DAC interrupt.
  102. * \hideinitializer
  103. */
  104. #define DAC_DISABLE_INT(dac, u32Ch) ((dac)->CTL &= ~DAC_CTL_DACIEN_Msk)
  105. /**
  106. * @brief Enable DMA under-run interrupt.
  107. * @param[in] dac Base address of DAC module.
  108. * @return None
  109. * @details This macro is used to enable DMA under-run interrupt.
  110. * \hideinitializer
  111. */
  112. #define DAC_ENABLE_DMAUDR_INT(dac) ((dac)->CTL |= DAC_CTL_DMAURIEN_Msk)
  113. /**
  114. * @brief Disable DMA under-run interrupt.
  115. * @param[in] dac Base address of DAC module.
  116. * @return None
  117. * @details This macro is used to disable DMA under-run interrupt.
  118. * \hideinitializer
  119. */
  120. #define DAC_DISABLE_DMAUDR_INT(dac) ((dac)->CTL &= ~DAC_CTL_DMAURIEN_Msk)
  121. /**
  122. * @brief Enable PDMA mode.
  123. * @param[in] dac Base address of DAC module.
  124. * @return None
  125. * @details DAC DMA request is generated when a hardware trigger event occurs while DMAEN (DAC_CTL[2]) is set.
  126. * \hideinitializer
  127. */
  128. #define DAC_ENABLE_PDMA(dac) ((dac)->CTL |= DAC_CTL_DMAEN_Msk)
  129. /**
  130. * @brief Disable PDMA mode.
  131. * @param[in] dac Base address of DAC module.
  132. * @return None
  133. * @details This macro is used to disable DMA mode.
  134. * \hideinitializer
  135. */
  136. #define DAC_DISABLE_PDMA(dac) ((dac)->CTL &= ~DAC_CTL_DMAEN_Msk)
  137. /**
  138. * @brief Write data for conversion.
  139. * @param[in] dac Base address of DAC module.
  140. * @param[in] u32Ch Not used in M480 DAC.
  141. * @param[in] u32Data Decides the data for conversion, valid range are between 0~0xFFF.
  142. * @return None
  143. * @details 12 bit left alignment: user has to load data into DAC_DAT[15:4] bits.
  144. * 12 bit right alignment: user has to load data into DAC_DAT[11:0] bits.
  145. * \hideinitializer
  146. */
  147. #define DAC_WRITE_DATA(dac, u32Ch, u32Data) ((dac)->DAT = (u32Data))
  148. /**
  149. * @brief Read DAC 12-bit holding data.
  150. * @param[in] dac Base address of DAC module.
  151. * @param[in] u32Ch Not used in M480 DAC.
  152. * @return Return DAC 12-bit holding data.
  153. * @details This macro is used to read DAC_DAT register.
  154. * \hideinitializer
  155. */
  156. #define DAC_READ_DATA(dac, u32Ch) ((dac)->DAT)
  157. /**
  158. * @brief Get the busy state of DAC.
  159. * @param[in] dac Base address of DAC module.
  160. * @param[in] u32Ch Not used in M480 DAC.
  161. * @retval 0 Idle state.
  162. * @retval 1 Busy state.
  163. * @details This macro is used to read BUSY bit (DAC_STATUS[8]) to get busy state.
  164. * \hideinitializer
  165. */
  166. #define DAC_IS_BUSY(dac, u32Ch) (((dac)->STATUS & DAC_STATUS_BUSY_Msk) >> DAC_STATUS_BUSY_Pos)
  167. /**
  168. * @brief Get the interrupt flag.
  169. * @param[in] dac Base address of DAC module.
  170. * @param[in] u32Ch Not used in M480 DAC.
  171. * @retval 0 DAC is in conversion state.
  172. * @retval 1 DAC conversion finish.
  173. * @details This macro is used to read FINISH bit (DAC_STATUS[0]) to get DAC conversion complete finish flag.
  174. * \hideinitializer
  175. */
  176. #define DAC_GET_INT_FLAG(dac, u32Ch) ((dac)->STATUS & DAC_STATUS_FINISH_Msk)
  177. /**
  178. * @brief Get the DMA under-run flag.
  179. * @param[in] dac Base address of DAC module.
  180. * @retval 0 No DMA under-run error condition occurred.
  181. * @retval 1 DMA under-run error condition occurred.
  182. * @details This macro is used to read DMAUDR bit (DAC_STATUS[1]) to get DMA under-run state.
  183. * \hideinitializer
  184. */
  185. #define DAC_GET_DMAUDR_FLAG(dac) (((dac)->STATUS & DAC_STATUS_DMAUDR_Msk) >> DAC_STATUS_DMAUDR_Pos)
  186. /**
  187. * @brief This macro clear the interrupt status bit.
  188. * @param[in] dac Base address of DAC module.
  189. * @param[in] u32Ch Not used in M480 DAC.
  190. * @return None
  191. * @details User writes FINISH bit (DAC_STATUS[0]) to clear DAC conversion complete finish flag.
  192. * \hideinitializer
  193. */
  194. #define DAC_CLR_INT_FLAG(dac, u32Ch) ((dac)->STATUS = DAC_STATUS_FINISH_Msk)
  195. /**
  196. * @brief This macro clear the DMA under-run flag.
  197. * @param[in] dac Base address of DAC module.
  198. * @return None
  199. * @details User writes DMAUDR bit (DAC_STATUS[1]) to clear DMA under-run flag.
  200. * \hideinitializer
  201. */
  202. #define DAC_CLR_DMAUDR_FLAG(dac) ((dac)->STATUS = DAC_STATUS_DMAUDR_Msk)
  203. /**
  204. * @brief Enable DAC group mode
  205. * @param[in] dac Base address of DAC module.
  206. * @return None
  207. * \hideinitializer
  208. */
  209. #define DAC_ENABLE_GROUP_MODE(dac) (DAC0->CTL |= DAC_CTL_GRPEN_Msk)
  210. /**
  211. * @brief Disable DAC group mode
  212. * @param[in] dac Base address of DAC module.
  213. * @return None
  214. * \hideinitializer
  215. */
  216. #define DAC_DISABLE_GROUP_MODE(dac) (DAC0->CTL &= ~DAC_CTL_GRPEN_Msk)
  217. void DAC_Open(DAC_T *dac, uint32_t u32Ch, uint32_t u32TrgSrc);
  218. void DAC_Close(DAC_T *dac, uint32_t u32Ch);
  219. uint32_t DAC_SetDelayTime(DAC_T *dac, uint32_t u32Delay);
  220. /*@}*/ /* end of group DAC_EXPORTED_FUNCTIONS */
  221. /*@}*/ /* end of group DAC_Driver */
  222. /*@}*/ /* end of group Standard_Driver */
  223. #ifdef __cplusplus
  224. }
  225. #endif
  226. #endif /* __DAC_H__ */
  227. /*** (C) COPYRIGHT 2016 Nuvoton Technology Corp. ***/