mips_fp_gcc.S 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (c) 2006-2019, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2016-09-09 Urey first version
  9. */
  10. #ifndef __ASSEMBLY__
  11. #define __ASSEMBLY__
  12. #endif
  13. #ifdef __mips_hard_float
  14. .module hardfloat
  15. .module doublefloat
  16. .set nomips16
  17. #include "../common/mips.h"
  18. #undef fp
  19. .global mips_vfp32_init
  20. LEAF(mips_vfp32_init)
  21. mfc0 t0, CP0_STATUS
  22. or t0 , M_StatusCU1
  23. mtc0 t0, CP0_STATUS
  24. jr ra
  25. nop
  26. END(mips_vfp32_init)
  27. #
  28. # FUNCTION: _fpctx_save
  29. #
  30. # DESCRIPTION: save floating point registers to memory starting at a0
  31. #
  32. # RETURNS: int
  33. # 0: No context saved
  34. # CTX_*: Type of context stored
  35. #
  36. .global _fpctx_save
  37. LEAF(_fpctx_save)
  38. sw zero, LINKCTX_NEXT(a0)
  39. mfc0 t0, CP0_STATUS
  40. li t1, M_StatusCU1
  41. and t1, t0, t1
  42. bnez t1, 1f
  43. # FP not enabled, bail out
  44. move v0, zero
  45. jr ra
  46. 1: # Save FP32 base
  47. li t1, ST0_FR
  48. and t0, t0, t1
  49. cfc1 t2, $31
  50. sw t2, FP32CTX_CSR(a0)
  51. sdc1 $f0, FP32CTX_0(a0)
  52. sdc1 $f2, FP32CTX_2(a0)
  53. sdc1 $f4, FP32CTX_4(a0)
  54. sdc1 $f6, FP32CTX_6(a0)
  55. sdc1 $f8, FP32CTX_8(a0)
  56. sdc1 $f10, FP32CTX_10(a0)
  57. sdc1 $f12, FP32CTX_12(a0)
  58. sdc1 $f14, FP32CTX_14(a0)
  59. sdc1 $f16, FP32CTX_16(a0)
  60. sdc1 $f18, FP32CTX_18(a0)
  61. sdc1 $f20, FP32CTX_20(a0)
  62. sdc1 $f22, FP32CTX_22(a0)
  63. sdc1 $f24, FP32CTX_24(a0)
  64. sdc1 $f26, FP32CTX_26(a0)
  65. sdc1 $f28, FP32CTX_28(a0)
  66. sdc1 $f30, FP32CTX_30(a0)
  67. bnez t0, 2f
  68. li v0, LINKCTX_TYPE_FP32
  69. sw v0, LINKCTX_ID(a0)
  70. jr ra
  71. 2: # Save FP64 extra
  72. .set push
  73. .set fp=64
  74. sdc1 $f1, FP64CTX_1(a0)
  75. sdc1 $f3, FP64CTX_3(a0)
  76. sdc1 $f5, FP64CTX_5(a0)
  77. sdc1 $f7, FP64CTX_7(a0)
  78. sdc1 $f9, FP64CTX_9(a0)
  79. sdc1 $f11, FP64CTX_11(a0)
  80. sdc1 $f13, FP64CTX_13(a0)
  81. sdc1 $f15, FP64CTX_15(a0)
  82. sdc1 $f17, FP64CTX_17(a0)
  83. sdc1 $f19, FP64CTX_19(a0)
  84. sdc1 $f21, FP64CTX_21(a0)
  85. sdc1 $f23, FP64CTX_23(a0)
  86. sdc1 $f25, FP64CTX_25(a0)
  87. sdc1 $f27, FP64CTX_27(a0)
  88. sdc1 $f29, FP64CTX_29(a0)
  89. sdc1 $f31, FP64CTX_31(a0)
  90. .set pop
  91. li v0, LINKCTX_TYPE_FP64
  92. sw v0, LINKCTX_ID(a0)
  93. jr ra
  94. END(_fpctx_save)
  95. #
  96. # FUNCTION: _fpctx_load
  97. #
  98. # DESCRIPTION: load floating point registers from context chain starting at a0
  99. #
  100. # RETURNS: int
  101. # 0: Unrecognised context
  102. # CTX_*: Type of context restored
  103. #
  104. .global _fpctx_load
  105. LEAF(_fpctx_load)
  106. lw v0, LINKCTX_ID(a0)
  107. # Detect type
  108. li t0, LINKCTX_TYPE_FP64
  109. li t1, LINKCTX_TYPE_FP32
  110. li t2, M_StatusCU1
  111. beq v0, t0, 0f
  112. beq v0, t1, 1f
  113. # Don't recognise this context, fail
  114. move v0, zero
  115. jr ra
  116. 0: # FP64 context
  117. # Enable CU1
  118. di t3
  119. ehb
  120. or t3, t3, t2
  121. mtc0 t3, CP0_STATUS
  122. ehb
  123. # Load FP64 extra
  124. .set push
  125. .set fp=64
  126. ldc1 $f1, FP64CTX_1(a0)
  127. ldc1 $f3, FP64CTX_3(a0)
  128. ldc1 $f5, FP64CTX_5(a0)
  129. ldc1 $f7, FP64CTX_7(a0)
  130. ldc1 $f9, FP64CTX_9(a0)
  131. ldc1 $f11, FP64CTX_11(a0)
  132. ldc1 $f13, FP64CTX_13(a0)
  133. ldc1 $f15, FP64CTX_15(a0)
  134. ldc1 $f17, FP64CTX_17(a0)
  135. ldc1 $f19, FP64CTX_19(a0)
  136. ldc1 $f21, FP64CTX_21(a0)
  137. ldc1 $f23, FP64CTX_23(a0)
  138. ldc1 $f25, FP64CTX_25(a0)
  139. ldc1 $f27, FP64CTX_27(a0)
  140. ldc1 $f29, FP64CTX_29(a0)
  141. ldc1 $f31, FP64CTX_31(a0)
  142. .set pop
  143. 1: # FP32 context
  144. # Enable CU1
  145. di t3
  146. ehb
  147. or t3, t3, t2
  148. mtc0 t3, CP0_STATUS
  149. ehb
  150. # Load FP32 base
  151. lw t1, FP32CTX_CSR(a0)
  152. ctc1 t1, $31
  153. ldc1 $f0, FP32CTX_0(a0)
  154. ldc1 $f2, FP32CTX_2(a0)
  155. ldc1 $f4, FP32CTX_4(a0)
  156. ldc1 $f6, FP32CTX_6(a0)
  157. ldc1 $f8, FP32CTX_8(a0)
  158. ldc1 $f10, FP32CTX_10(a0)
  159. ldc1 $f12, FP32CTX_12(a0)
  160. ldc1 $f14, FP32CTX_14(a0)
  161. ldc1 $f16, FP32CTX_16(a0)
  162. ldc1 $f18, FP32CTX_18(a0)
  163. ldc1 $f20, FP32CTX_20(a0)
  164. ldc1 $f22, FP32CTX_22(a0)
  165. ldc1 $f24, FP32CTX_24(a0)
  166. ldc1 $f26, FP32CTX_26(a0)
  167. ldc1 $f28, FP32CTX_28(a0)
  168. ldc1 $f30, FP32CTX_30(a0)
  169. # Return CTX_FP32/64
  170. jr ra
  171. END(_fpctx_load)
  172. #endif