context_rvds.S 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version.
  13. ; * 2012-01-01 aozima support context switch load/store FPU register.
  14. ; * 2013-06-18 aozima add restore MSP feature.
  15. ; */
  16. ;/**
  17. ; * @addtogroup STM32
  18. ; */
  19. ;/*@{*/
  20. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  21. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  22. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  23. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  24. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  25. AREA |.text|, CODE, READONLY, ALIGN=2
  26. THUMB
  27. REQUIRE8
  28. PRESERVE8
  29. IMPORT rt_thread_switch_interrupt_flag
  30. IMPORT rt_interrupt_from_thread
  31. IMPORT rt_interrupt_to_thread
  32. ;/*
  33. ; * rt_base_t rt_hw_interrupt_disable();
  34. ; */
  35. rt_hw_interrupt_disable PROC
  36. EXPORT rt_hw_interrupt_disable
  37. MRS r0, PRIMASK
  38. CPSID I
  39. BX LR
  40. ENDP
  41. ;/*
  42. ; * void rt_hw_interrupt_enable(rt_base_t level);
  43. ; */
  44. rt_hw_interrupt_enable PROC
  45. EXPORT rt_hw_interrupt_enable
  46. MSR PRIMASK, r0
  47. BX LR
  48. ENDP
  49. ;/*
  50. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  51. ; * r0 --> from
  52. ; * r1 --> to
  53. ; */
  54. rt_hw_context_switch_interrupt
  55. EXPORT rt_hw_context_switch_interrupt
  56. rt_hw_context_switch PROC
  57. EXPORT rt_hw_context_switch
  58. ; set rt_thread_switch_interrupt_flag to 1
  59. LDR r2, =rt_thread_switch_interrupt_flag
  60. LDR r3, [r2]
  61. CMP r3, #1
  62. BEQ _reswitch
  63. MOV r3, #1
  64. STR r3, [r2]
  65. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  66. STR r0, [r2]
  67. _reswitch
  68. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  69. STR r1, [r2]
  70. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  71. LDR r1, =NVIC_PENDSVSET
  72. STR r1, [r0]
  73. BX LR
  74. ENDP
  75. ; r0 --> swith from thread stack
  76. ; r1 --> swith to thread stack
  77. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  78. PendSV_Handler PROC
  79. EXPORT PendSV_Handler
  80. ; disable interrupt to protect context switch
  81. MRS r2, PRIMASK
  82. CPSID I
  83. ; get rt_thread_switch_interrupt_flag
  84. LDR r0, =rt_thread_switch_interrupt_flag
  85. LDR r1, [r0]
  86. CBZ r1, pendsv_exit ; pendsv already handled
  87. ; clear rt_thread_switch_interrupt_flag to 0
  88. MOV r1, #0x00
  89. STR r1, [r0]
  90. LDR r0, =rt_interrupt_from_thread
  91. LDR r1, [r0]
  92. CBZ r1, swtich_to_thread ; skip register save at the first time
  93. MRS r1, psp ; get from thread stack pointer
  94. IF {FPU} != "SoftVFP"
  95. VSTMFD r1!, {d8 - d15} ; push FPU register s16~s31
  96. ENDIF
  97. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  98. LDR r0, [r0]
  99. STR r1, [r0] ; update from thread stack pointer
  100. swtich_to_thread
  101. LDR r1, =rt_interrupt_to_thread
  102. LDR r1, [r1]
  103. LDR r1, [r1] ; load thread stack pointer
  104. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  105. IF {FPU} != "SoftVFP"
  106. VLDMFD r1!, {d8 - d15} ; pop FPU register s16~s31
  107. ENDIF
  108. MSR psp, r1 ; update stack pointer
  109. pendsv_exit
  110. ; restore interrupt
  111. MSR PRIMASK, r2
  112. ORR lr, lr, #0x04
  113. BX lr
  114. ENDP
  115. ;/*
  116. ; * void rt_hw_context_switch_to(rt_uint32 to);
  117. ; * r0 --> to
  118. ; * this fucntion is used to perform the first thread switch
  119. ; */
  120. rt_hw_context_switch_to PROC
  121. EXPORT rt_hw_context_switch_to
  122. ; set to thread
  123. LDR r1, =rt_interrupt_to_thread
  124. STR r0, [r1]
  125. ; set from thread to 0
  126. LDR r1, =rt_interrupt_from_thread
  127. MOV r0, #0x0
  128. STR r0, [r1]
  129. ; set interrupt flag to 1
  130. LDR r1, =rt_thread_switch_interrupt_flag
  131. MOV r0, #1
  132. STR r0, [r1]
  133. ; set the PendSV exception priority
  134. LDR r0, =NVIC_SYSPRI2
  135. LDR r1, =NVIC_PENDSV_PRI
  136. LDR.W r2, [r0,#0x00] ; read
  137. ORR r1,r1,r2 ; modify
  138. STR r1, [r0] ; write-back
  139. ; trigger the PendSV exception (causes context switch)
  140. LDR r0, =NVIC_INT_CTRL
  141. LDR r1, =NVIC_PENDSVSET
  142. STR r1, [r0]
  143. ; restore MSP
  144. LDR r0, =SCB_VTOR
  145. LDR r0, [r0]
  146. LDR r0, [r0]
  147. NOP
  148. MSR msp, r0
  149. ; enable interrupts at processor level
  150. CPSIE I
  151. ; never reach here!
  152. ENDP
  153. ; compatible with old version
  154. rt_hw_interrupt_thread_switch PROC
  155. EXPORT rt_hw_interrupt_thread_switch
  156. BX lr
  157. NOP
  158. ENDP
  159. IMPORT rt_hw_hard_fault_exception
  160. EXPORT HardFault_Handler
  161. HardFault_Handler PROC
  162. ; get current context
  163. MRS r0, psp ; get fault thread stack pointer
  164. PUSH {lr}
  165. BL rt_hw_hard_fault_exception
  166. POP {lr}
  167. ORR lr, lr, #0x04
  168. BX lr
  169. ENDP
  170. END