drv_gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-08-20 Abbcc first version
  9. * 2022-07-15 Aligagago add apm32F4 serie MCU support
  10. * 2022-12-26 luobeihai add apm32F0 serie MCU support
  11. */
  12. #include <board.h>
  13. #include "drv_gpio.h"
  14. #ifdef RT_USING_PIN
  15. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  16. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  17. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  18. #define PIN_APMPORT(pin) ((GPIO_T *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  19. #define PIN_APMPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  20. #if defined(GPIOZ)
  21. #define __APM32_PORT_MAX 12u
  22. #elif defined(GPIOK)
  23. #define __APM32_PORT_MAX 11u
  24. #elif defined(GPIOJ)
  25. #define __APM32_PORT_MAX 10u
  26. #elif defined(GPIOI)
  27. #define __APM32_PORT_MAX 9u
  28. #elif defined(GPIOH)
  29. #define __APM32_PORT_MAX 8u
  30. #elif defined(GPIOG)
  31. #define __APM32_PORT_MAX 7u
  32. #elif defined(GPIOF)
  33. #define __APM32_PORT_MAX 6u
  34. #elif defined(GPIOE)
  35. #define __APM32_PORT_MAX 5u
  36. #elif defined(GPIOD)
  37. #define __APM32_PORT_MAX 4u
  38. #elif defined(GPIOC)
  39. #define __APM32_PORT_MAX 3u
  40. #elif defined(GPIOB)
  41. #define __APM32_PORT_MAX 2u
  42. #elif defined(GPIOA)
  43. #define __APM32_PORT_MAX 1u
  44. #else
  45. #define __APM32_PORT_MAX 0u
  46. #error Unsupported APM32 GPIO peripheral.
  47. #endif
  48. #define PIN_APMPORT_MAX __APM32_PORT_MAX
  49. static const struct pin_irq_map pin_irq_map[] =
  50. {
  51. #if defined(SOC_SERIES_APM32F0)
  52. {GPIO_PIN_0, EINT0_1_IRQn},
  53. {GPIO_PIN_1, EINT0_1_IRQn},
  54. {GPIO_PIN_2, EINT2_3_IRQn},
  55. {GPIO_PIN_3, EINT2_3_IRQn},
  56. {GPIO_PIN_4, EINT4_15_IRQn},
  57. {GPIO_PIN_5, EINT4_15_IRQn},
  58. {GPIO_PIN_6, EINT4_15_IRQn},
  59. {GPIO_PIN_7, EINT4_15_IRQn},
  60. {GPIO_PIN_8, EINT4_15_IRQn},
  61. {GPIO_PIN_9, EINT4_15_IRQn},
  62. {GPIO_PIN_10, EINT4_15_IRQn},
  63. {GPIO_PIN_11, EINT4_15_IRQn},
  64. {GPIO_PIN_12, EINT4_15_IRQn},
  65. {GPIO_PIN_13, EINT4_15_IRQn},
  66. {GPIO_PIN_14, EINT4_15_IRQn},
  67. {GPIO_PIN_15, EINT4_15_IRQn},
  68. #else
  69. {GPIO_PIN_0, EINT0_IRQn},
  70. {GPIO_PIN_1, EINT1_IRQn},
  71. {GPIO_PIN_2, EINT2_IRQn},
  72. {GPIO_PIN_3, EINT3_IRQn},
  73. {GPIO_PIN_4, EINT4_IRQn},
  74. {GPIO_PIN_5, EINT9_5_IRQn},
  75. {GPIO_PIN_6, EINT9_5_IRQn},
  76. {GPIO_PIN_7, EINT9_5_IRQn},
  77. {GPIO_PIN_8, EINT9_5_IRQn},
  78. {GPIO_PIN_9, EINT9_5_IRQn},
  79. {GPIO_PIN_10, EINT15_10_IRQn},
  80. {GPIO_PIN_11, EINT15_10_IRQn},
  81. {GPIO_PIN_12, EINT15_10_IRQn},
  82. {GPIO_PIN_13, EINT15_10_IRQn},
  83. {GPIO_PIN_14, EINT15_10_IRQn},
  84. {GPIO_PIN_15, EINT15_10_IRQn},
  85. #endif
  86. };
  87. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  88. {
  89. {-1, 0, RT_NULL, RT_NULL},
  90. {-1, 0, RT_NULL, RT_NULL},
  91. {-1, 0, RT_NULL, RT_NULL},
  92. {-1, 0, RT_NULL, RT_NULL},
  93. {-1, 0, RT_NULL, RT_NULL},
  94. {-1, 0, RT_NULL, RT_NULL},
  95. {-1, 0, RT_NULL, RT_NULL},
  96. {-1, 0, RT_NULL, RT_NULL},
  97. {-1, 0, RT_NULL, RT_NULL},
  98. {-1, 0, RT_NULL, RT_NULL},
  99. {-1, 0, RT_NULL, RT_NULL},
  100. {-1, 0, RT_NULL, RT_NULL},
  101. {-1, 0, RT_NULL, RT_NULL},
  102. {-1, 0, RT_NULL, RT_NULL},
  103. {-1, 0, RT_NULL, RT_NULL},
  104. {-1, 0, RT_NULL, RT_NULL},
  105. };
  106. static uint32_t pin_irq_enable_mask = 0;
  107. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  108. static rt_base_t apm32_pin_get(const char *name)
  109. {
  110. rt_base_t pin = 0;
  111. int hw_port_num, hw_pin_num = 0;
  112. int i, name_len;
  113. name_len = rt_strlen(name);
  114. if ((name_len < 4) || (name_len >= 6))
  115. {
  116. return -RT_EINVAL;
  117. }
  118. if ((name[0] != 'P') || (name[2] != '.'))
  119. {
  120. return -RT_EINVAL;
  121. }
  122. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  123. {
  124. hw_port_num = (int)(name[1] - 'A');
  125. }
  126. else
  127. {
  128. return -RT_EINVAL;
  129. }
  130. for (i = 3; i < name_len; i++)
  131. {
  132. hw_pin_num *= 10;
  133. hw_pin_num += name[i] - '0';
  134. }
  135. pin = PIN_NUM(hw_port_num, hw_pin_num);
  136. return pin;
  137. }
  138. static void apm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  139. {
  140. GPIO_T *gpio_port;
  141. uint16_t gpio_pin;
  142. if (PIN_PORT(pin) < PIN_APMPORT_MAX)
  143. {
  144. gpio_port = PIN_APMPORT(pin);
  145. gpio_pin = PIN_APMPIN(pin);
  146. #if defined(SOC_SERIES_APM32F0)
  147. GPIO_WriteBitValue(gpio_port, gpio_pin, (GPIO_BSRET_T)value);
  148. #else
  149. GPIO_WriteBitValue(gpio_port, gpio_pin, (uint8_t)value);
  150. #endif
  151. }
  152. }
  153. static int apm32_pin_read(rt_device_t dev, rt_base_t pin)
  154. {
  155. GPIO_T *gpio_port;
  156. uint16_t gpio_pin;
  157. int value = PIN_LOW;
  158. if (PIN_PORT(pin) < PIN_APMPORT_MAX)
  159. {
  160. gpio_port = PIN_APMPORT(pin);
  161. gpio_pin = PIN_APMPIN(pin);
  162. value = GPIO_ReadInputBit(gpio_port, gpio_pin);
  163. }
  164. return value;
  165. }
  166. static void apm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  167. {
  168. GPIO_Config_T gpioConfig;
  169. if (PIN_PORT(pin) >= PIN_APMPORT_MAX)
  170. {
  171. return;
  172. }
  173. /* Configure gpioConfigure */
  174. #if defined(SOC_SERIES_APM32F1)
  175. gpioConfig.pin = PIN_APMPIN(pin);
  176. gpioConfig.mode = GPIO_MODE_OUT_PP;
  177. gpioConfig.speed = GPIO_SPEED_50MHz;
  178. if (mode == PIN_MODE_OUTPUT)
  179. {
  180. /* output setting */
  181. gpioConfig.mode = GPIO_MODE_OUT_PP;
  182. }
  183. else if (mode == PIN_MODE_INPUT)
  184. {
  185. /* input setting: not pull. */
  186. gpioConfig.mode = GPIO_MODE_IN_PU;
  187. }
  188. else if (mode == PIN_MODE_INPUT_PULLUP)
  189. {
  190. /* input setting: pull up. */
  191. gpioConfig.mode = GPIO_MODE_IN_PU;
  192. }
  193. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  194. {
  195. /* input setting: pull down. */
  196. gpioConfig.mode = GPIO_MODE_IN_PD;
  197. }
  198. else if (mode == PIN_MODE_OUTPUT_OD)
  199. {
  200. /* output setting: od. */
  201. gpioConfig.mode = GPIO_MODE_OUT_OD;
  202. }
  203. #elif defined(SOC_SERIES_APM32F4)
  204. gpioConfig.pin = PIN_APMPIN(pin);
  205. gpioConfig.mode = GPIO_MODE_OUT;
  206. gpioConfig.otype = GPIO_OTYPE_PP;
  207. gpioConfig.speed = GPIO_SPEED_50MHz;
  208. if (mode == PIN_MODE_OUTPUT)
  209. {
  210. /* output setting */
  211. gpioConfig.mode = GPIO_MODE_OUT;
  212. gpioConfig.otype = GPIO_OTYPE_PP;
  213. }
  214. else if (mode == PIN_MODE_INPUT)
  215. {
  216. /* input setting: not pull. */
  217. gpioConfig.mode = GPIO_MODE_IN;
  218. gpioConfig.pupd = GPIO_PUPD_NOPULL;
  219. }
  220. else if (mode == PIN_MODE_INPUT_PULLUP)
  221. {
  222. /* input setting: pull up. */
  223. gpioConfig.mode = GPIO_MODE_IN;
  224. gpioConfig.pupd = GPIO_PUPD_UP;
  225. }
  226. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  227. {
  228. /* input setting: pull down. */
  229. gpioConfig.mode = GPIO_MODE_IN;
  230. gpioConfig.pupd = GPIO_PUPD_DOWN;
  231. }
  232. else if (mode == PIN_MODE_OUTPUT_OD)
  233. {
  234. /* output setting: od. */
  235. gpioConfig.mode = GPIO_MODE_OUT;
  236. gpioConfig.otype = GPIO_OTYPE_OD;
  237. }
  238. #elif defined(SOC_SERIES_APM32F0)
  239. gpioConfig.pin = PIN_APMPIN(pin);
  240. gpioConfig.mode = GPIO_MODE_OUT;
  241. gpioConfig.outtype = GPIO_OUT_TYPE_PP;
  242. gpioConfig.pupd = GPIO_PUPD_NO;
  243. gpioConfig.speed = GPIO_SPEED_50MHz;
  244. if (mode == PIN_MODE_OUTPUT)
  245. {
  246. /* output setting */
  247. gpioConfig.mode = GPIO_MODE_OUT;
  248. gpioConfig.outtype = GPIO_OUT_TYPE_PP;
  249. }
  250. else if (mode == PIN_MODE_INPUT)
  251. {
  252. /* input setting: not pull. */
  253. gpioConfig.mode = GPIO_MODE_IN;
  254. gpioConfig.pupd = GPIO_PUPD_NO;
  255. }
  256. else if (mode == PIN_MODE_INPUT_PULLUP)
  257. {
  258. /* input setting: pull up. */
  259. gpioConfig.mode = GPIO_MODE_IN;
  260. gpioConfig.pupd = GPIO_PUPD_PU;
  261. }
  262. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  263. {
  264. /* input setting: pull down. */
  265. gpioConfig.mode = GPIO_MODE_IN;
  266. gpioConfig.pupd = GPIO_PUPD_PD;
  267. }
  268. else if (mode == PIN_MODE_OUTPUT_OD)
  269. {
  270. /* output setting: od. */
  271. gpioConfig.mode = GPIO_MODE_OUT;
  272. gpioConfig.outtype = GPIO_OUT_TYPE_OD;
  273. }
  274. #endif
  275. GPIO_Config(PIN_APMPORT(pin), &gpioConfig);
  276. }
  277. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  278. {
  279. int i;
  280. for (i = 0; i < 32; i++)
  281. {
  282. if ((0x01 << i) == bit)
  283. {
  284. return i;
  285. }
  286. }
  287. return -1;
  288. }
  289. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  290. {
  291. rt_int32_t mapindex = bit2bitno(pinbit);
  292. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  293. {
  294. return RT_NULL;
  295. }
  296. return &pin_irq_map[mapindex];
  297. };
  298. static rt_err_t apm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  299. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  300. {
  301. rt_base_t level;
  302. rt_int32_t irqindex = -1;
  303. if (PIN_PORT(pin) >= PIN_APMPORT_MAX)
  304. {
  305. return -RT_ENOSYS;
  306. }
  307. irqindex = bit2bitno(PIN_APMPIN(pin));
  308. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  309. {
  310. return RT_ENOSYS;
  311. }
  312. level = rt_hw_interrupt_disable();
  313. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  314. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  315. pin_irq_hdr_tab[irqindex].mode == mode &&
  316. pin_irq_hdr_tab[irqindex].args == args)
  317. {
  318. rt_hw_interrupt_enable(level);
  319. return RT_EOK;
  320. }
  321. if (pin_irq_hdr_tab[irqindex].pin != -1)
  322. {
  323. rt_hw_interrupt_enable(level);
  324. return RT_EBUSY;
  325. }
  326. pin_irq_hdr_tab[irqindex].pin = pin;
  327. pin_irq_hdr_tab[irqindex].hdr = hdr;
  328. pin_irq_hdr_tab[irqindex].mode = mode;
  329. pin_irq_hdr_tab[irqindex].args = args;
  330. rt_hw_interrupt_enable(level);
  331. return RT_EOK;
  332. }
  333. static rt_err_t apm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  334. {
  335. rt_base_t level;
  336. rt_int32_t irqindex = -1;
  337. if (PIN_PORT(pin) >= PIN_APMPORT_MAX)
  338. {
  339. return -RT_ENOSYS;
  340. }
  341. irqindex = bit2bitno(PIN_APMPIN(pin));
  342. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  343. {
  344. return RT_ENOSYS;
  345. }
  346. level = rt_hw_interrupt_disable();
  347. if (pin_irq_hdr_tab[irqindex].pin == -1)
  348. {
  349. rt_hw_interrupt_enable(level);
  350. return RT_EOK;
  351. }
  352. pin_irq_hdr_tab[irqindex].pin = -1;
  353. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  354. pin_irq_hdr_tab[irqindex].mode = 0;
  355. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  356. rt_hw_interrupt_enable(level);
  357. return RT_EOK;
  358. }
  359. static rt_err_t apm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  360. rt_uint32_t enabled)
  361. {
  362. const struct pin_irq_map *irqmap;
  363. rt_base_t level;
  364. rt_int32_t irqindex = -1;
  365. GPIO_Config_T gpioConfig;
  366. EINT_Config_T eintConfig;
  367. if (PIN_PORT(pin) >= PIN_APMPORT_MAX)
  368. {
  369. return -RT_ENOSYS;
  370. }
  371. if (enabled == PIN_IRQ_ENABLE)
  372. {
  373. irqindex = bit2bitno(PIN_APMPIN(pin));
  374. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  375. {
  376. return RT_ENOSYS;
  377. }
  378. level = rt_hw_interrupt_disable();
  379. if (pin_irq_hdr_tab[irqindex].pin == -1)
  380. {
  381. rt_hw_interrupt_enable(level);
  382. return RT_ENOSYS;
  383. }
  384. irqmap = &pin_irq_map[irqindex];
  385. /* Configure gpioConfigure */
  386. gpioConfig.pin = PIN_APMPIN(pin);
  387. gpioConfig.speed = GPIO_SPEED_50MHz;
  388. switch (pin_irq_hdr_tab[irqindex].mode)
  389. {
  390. #if defined(SOC_SERIES_APM32F0)
  391. case PIN_IRQ_MODE_RISING:
  392. gpioConfig.mode = GPIO_MODE_IN;
  393. gpioConfig.pupd = GPIO_PUPD_PD;
  394. eintConfig.trigger = EINT_TRIGGER_RISING;
  395. break;
  396. case PIN_IRQ_MODE_FALLING:
  397. gpioConfig.mode = GPIO_MODE_IN;
  398. gpioConfig.pupd = GPIO_PUPD_PU;
  399. eintConfig.trigger = EINT_TRIGGER_FALLING;
  400. break;
  401. case PIN_IRQ_MODE_RISING_FALLING:
  402. gpioConfig.mode = GPIO_MODE_IN;
  403. gpioConfig.pupd = GPIO_PUPD_NO;
  404. eintConfig.trigger = EINT_TRIGGER_ALL;
  405. break;
  406. #elif defined(SOC_SERIES_APM32F1)
  407. case PIN_IRQ_MODE_RISING:
  408. gpioConfig.mode = GPIO_MODE_IN_PD;
  409. eintConfig.trigger = EINT_TRIGGER_RISING;
  410. break;
  411. case PIN_IRQ_MODE_FALLING:
  412. gpioConfig.mode = GPIO_MODE_IN_PU;
  413. eintConfig.trigger = EINT_TRIGGER_FALLING;
  414. break;
  415. case PIN_IRQ_MODE_RISING_FALLING:
  416. gpioConfig.mode = GPIO_MODE_IN_FLOATING;
  417. eintConfig.trigger = EINT_TRIGGER_RISING_FALLING;
  418. break;
  419. #elif defined(SOC_SERIES_APM32F4)
  420. case PIN_IRQ_MODE_RISING:
  421. gpioConfig.mode = GPIO_MODE_IN;
  422. gpioConfig.pupd = GPIO_PUPD_DOWN;
  423. eintConfig.trigger = EINT_TRIGGER_RISING;
  424. break;
  425. case PIN_IRQ_MODE_FALLING:
  426. gpioConfig.mode = GPIO_MODE_IN;
  427. gpioConfig.pupd = GPIO_PUPD_UP;
  428. eintConfig.trigger = EINT_TRIGGER_FALLING;
  429. break;
  430. case PIN_IRQ_MODE_RISING_FALLING:
  431. gpioConfig.mode = GPIO_MODE_IN;
  432. gpioConfig.pupd = GPIO_PUPD_NOPULL;
  433. eintConfig.trigger = EINT_TRIGGER_RISING_FALLING;
  434. break;
  435. #endif
  436. }
  437. GPIO_Config(PIN_APMPORT(pin), &gpioConfig);
  438. #if defined(SOC_SERIES_APM32F0)
  439. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_SYSCFG);
  440. SYSCFG_EINTLine((SYSCFG_PORT_T)(((pin) >> 4) & 0xFu), (SYSCFG_PIN_T)irqindex);
  441. #elif defined(SOC_SERIES_APM32F1)
  442. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_AFIO);
  443. GPIO_ConfigEINTLine((GPIO_PORT_SOURCE_T)(((pin) >> 4) & 0xFu), (GPIO_PIN_SOURCE_T)irqindex);
  444. #elif defined(SOC_SERIES_APM32F4)
  445. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_SYSCFG);
  446. SYSCFG_ConfigEINTLine((SYSCFG_PORT_T)(((pin) >> 4) & 0xFu), (SYSCFG_PIN_T)irqindex);
  447. #endif
  448. eintConfig.line = (EINT_LINE_T)(1u << PIN_NO(pin));
  449. eintConfig.mode = EINT_MODE_INTERRUPT;
  450. eintConfig.lineCmd = ENABLE;
  451. EINT_Config(&eintConfig);
  452. #if defined(SOC_SERIES_APM32F0)
  453. NVIC_EnableIRQRequest(irqmap->irqno, 5);
  454. #else
  455. NVIC_EnableIRQRequest(irqmap->irqno, 5, 0);
  456. #endif
  457. pin_irq_enable_mask |= irqmap->pinbit;
  458. rt_hw_interrupt_enable(level);
  459. }
  460. else if (enabled == PIN_IRQ_DISABLE)
  461. {
  462. irqmap = get_pin_irq_map(PIN_APMPIN(pin));
  463. if (irqmap == RT_NULL)
  464. {
  465. return RT_ENOSYS;
  466. }
  467. level = rt_hw_interrupt_disable();
  468. pin_irq_enable_mask &= ~irqmap->pinbit;
  469. #if defined(SOC_SERIES_APM32F0)
  470. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  471. {
  472. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  473. {
  474. NVIC_DisableIRQRequest(irqmap->irqno);
  475. }
  476. }
  477. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  478. {
  479. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  480. {
  481. NVIC_DisableIRQRequest(irqmap->irqno);
  482. }
  483. }
  484. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  485. {
  486. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  487. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  488. {
  489. NVIC_DisableIRQRequest(irqmap->irqno);
  490. }
  491. }
  492. else
  493. {
  494. NVIC_DisableIRQRequest(irqmap->irqno);
  495. }
  496. #else
  497. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  498. {
  499. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  500. {
  501. NVIC_DisableIRQRequest(irqmap->irqno);
  502. }
  503. }
  504. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  505. {
  506. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  507. {
  508. NVIC_DisableIRQRequest(irqmap->irqno);
  509. }
  510. }
  511. else
  512. {
  513. NVIC_DisableIRQRequest(irqmap->irqno);
  514. }
  515. #endif
  516. rt_hw_interrupt_enable(level);
  517. }
  518. else
  519. {
  520. return -RT_ENOSYS;
  521. }
  522. return RT_EOK;
  523. }
  524. const static struct rt_pin_ops apm32_pin_ops =
  525. {
  526. apm32_pin_mode,
  527. apm32_pin_write,
  528. apm32_pin_read,
  529. apm32_pin_attach_irq,
  530. apm32_pin_dettach_irq,
  531. apm32_pin_irq_enable,
  532. apm32_pin_get,
  533. };
  534. rt_inline void pin_irq_hdr(int irqno)
  535. {
  536. if (pin_irq_hdr_tab[irqno].hdr)
  537. {
  538. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  539. }
  540. }
  541. void GPIO_EXTI_IRQHandler(uint8_t exti_line)
  542. {
  543. #if defined(SOC_SERIES_APM32F0)
  544. if (EINT_ReadIntFlag(1U << exti_line) != RESET)
  545. #else
  546. if (EINT_ReadIntFlag((EINT_LINE_T)(1U << exti_line)) != RESET)
  547. #endif
  548. {
  549. EINT_ClearIntFlag(1U << exti_line);
  550. pin_irq_hdr(exti_line);
  551. }
  552. }
  553. #if defined(SOC_SERIES_APM32F0)
  554. void EINT0_1_IRQHandler(void)
  555. {
  556. rt_interrupt_enter();
  557. GPIO_EXTI_IRQHandler(0);
  558. GPIO_EXTI_IRQHandler(1);
  559. rt_interrupt_leave();
  560. }
  561. void EINT2_3_IRQHandler(void)
  562. {
  563. rt_interrupt_enter();
  564. GPIO_EXTI_IRQHandler(2);
  565. GPIO_EXTI_IRQHandler(3);
  566. rt_interrupt_leave();
  567. }
  568. void EINT4_15_IRQHandler(void)
  569. {
  570. rt_interrupt_enter();
  571. GPIO_EXTI_IRQHandler(4);
  572. GPIO_EXTI_IRQHandler(5);
  573. GPIO_EXTI_IRQHandler(6);
  574. GPIO_EXTI_IRQHandler(7);
  575. GPIO_EXTI_IRQHandler(8);
  576. GPIO_EXTI_IRQHandler(9);
  577. GPIO_EXTI_IRQHandler(10);
  578. GPIO_EXTI_IRQHandler(11);
  579. GPIO_EXTI_IRQHandler(12);
  580. GPIO_EXTI_IRQHandler(13);
  581. GPIO_EXTI_IRQHandler(14);
  582. GPIO_EXTI_IRQHandler(15);
  583. rt_interrupt_leave();
  584. }
  585. #else
  586. void EINT0_IRQHandler(void)
  587. {
  588. rt_interrupt_enter();
  589. GPIO_EXTI_IRQHandler(0);
  590. rt_interrupt_leave();
  591. }
  592. void EINT1_IRQHandler(void)
  593. {
  594. rt_interrupt_enter();
  595. GPIO_EXTI_IRQHandler(1);
  596. rt_interrupt_leave();
  597. }
  598. void EINT2_IRQHandler(void)
  599. {
  600. rt_interrupt_enter();
  601. GPIO_EXTI_IRQHandler(2);
  602. rt_interrupt_leave();
  603. }
  604. void EINT3_IRQHandler(void)
  605. {
  606. rt_interrupt_enter();
  607. GPIO_EXTI_IRQHandler(3);
  608. rt_interrupt_leave();
  609. }
  610. void EINT4_IRQHandler(void)
  611. {
  612. rt_interrupt_enter();
  613. GPIO_EXTI_IRQHandler(4);
  614. rt_interrupt_leave();
  615. }
  616. void EINT9_5_IRQHandler(void)
  617. {
  618. rt_interrupt_enter();
  619. GPIO_EXTI_IRQHandler(5);
  620. GPIO_EXTI_IRQHandler(6);
  621. GPIO_EXTI_IRQHandler(7);
  622. GPIO_EXTI_IRQHandler(8);
  623. GPIO_EXTI_IRQHandler(9);
  624. rt_interrupt_leave();
  625. }
  626. void EINT15_10_IRQHandler(void)
  627. {
  628. rt_interrupt_enter();
  629. GPIO_EXTI_IRQHandler(10);
  630. GPIO_EXTI_IRQHandler(11);
  631. GPIO_EXTI_IRQHandler(12);
  632. GPIO_EXTI_IRQHandler(13);
  633. GPIO_EXTI_IRQHandler(14);
  634. GPIO_EXTI_IRQHandler(15);
  635. rt_interrupt_leave();
  636. }
  637. #endif
  638. int rt_hw_pin_init(void)
  639. {
  640. #if defined(SOC_SERIES_APM32F1)
  641. #ifdef GPIOA
  642. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOA);
  643. #endif
  644. #ifdef GPIOB
  645. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOB);
  646. #endif
  647. #ifdef GPIOC
  648. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOC);
  649. #endif
  650. #ifdef GPIOD
  651. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOD);
  652. #endif
  653. #ifdef GPIOE
  654. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOE);
  655. #endif
  656. #ifdef GPIOF
  657. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOF);
  658. #endif
  659. #ifdef GPIOG
  660. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_GPIOG);
  661. #endif
  662. RCM_EnableAPB2PeriphClock(RCM_APB2_PERIPH_AFIO);
  663. #elif defined(SOC_SERIES_APM32F4)
  664. #ifdef GPIOA
  665. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOA);
  666. #endif
  667. #ifdef GPIOB
  668. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOB);
  669. #endif
  670. #ifdef GPIOC
  671. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOC);
  672. #endif
  673. #ifdef GPIOD
  674. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOD);
  675. #endif
  676. #ifdef GPIOE
  677. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOE);
  678. #endif
  679. #ifdef GPIOF
  680. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOF);
  681. #endif
  682. #ifdef GPIOG
  683. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOG);
  684. #endif
  685. #ifdef GPIOH
  686. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOH);
  687. #endif
  688. #ifdef GPIOI
  689. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOI);
  690. #endif
  691. #ifdef GPIOJ
  692. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOJ);
  693. #endif
  694. #ifdef GPIOK
  695. RCM_EnableAHB1PeriphClock(RCM_AHB1_PERIPH_GPIOK);
  696. #endif
  697. #elif defined(SOC_SERIES_APM32F0)
  698. #ifdef GPIOA
  699. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOA);
  700. #endif
  701. #ifdef GPIOB
  702. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOB);
  703. #endif
  704. #ifdef GPIOC
  705. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOC);
  706. #endif
  707. #ifdef GPIOD
  708. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOD);
  709. #endif
  710. #ifdef GPIOE
  711. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOE);
  712. #endif
  713. #ifdef GPIOF
  714. RCM_EnableAHBPeriphClock(RCM_AHB_PERIPH_GPIOF);
  715. #endif
  716. #endif /* SOC_SERIES_APM32F0 */
  717. return rt_device_pin_register("pin", &apm32_pin_ops, RT_NULL);
  718. }
  719. #endif /* RT_USING_PIN */