context_gcc.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. #include "rtconfig.h"
  11. .section .text, "ax"
  12. #ifdef RT_USING_SMP
  13. #define rt_hw_interrupt_disable rt_hw_local_irq_disable
  14. #define rt_hw_interrupt_enable rt_hw_local_irq_enable
  15. #endif
  16. /*
  17. * rt_base_t rt_hw_interrupt_disable();
  18. */
  19. .globl rt_hw_interrupt_disable
  20. rt_hw_interrupt_disable:
  21. mrs r0, cpsr
  22. cpsid i
  23. bx lr
  24. /*
  25. * void rt_hw_interrupt_enable(rt_base_t level);
  26. */
  27. .globl rt_hw_interrupt_enable
  28. rt_hw_interrupt_enable:
  29. msr cpsr, r0
  30. bx lr
  31. /*
  32. * void rt_hw_context_switch_to(rt_uint32 to, struct rt_thread *to_thread);
  33. * r0 --> to (thread stack)
  34. * r1 --> to_thread
  35. */
  36. .globl rt_hw_context_switch_to
  37. rt_hw_context_switch_to:
  38. ldr sp, [r0] @ get new task stack pointer
  39. #ifdef RT_USING_SMP
  40. mov r0, r1
  41. bl rt_cpus_lock_status_restore
  42. bl rt_thread_self
  43. bl lwp_user_setting_restore
  44. #else
  45. bl rt_thread_self
  46. #ifdef RT_USING_USERSPACE
  47. mov r4, r0
  48. bl lwp_mmu_switch
  49. mov r0, r4
  50. #endif
  51. bl lwp_user_setting_restore
  52. #endif /*RT_USING_SMP*/
  53. b rt_hw_context_switch_exit
  54. .section .bss.share.isr
  55. _guest_switch_lvl:
  56. .word 0
  57. .globl vmm_virq_update
  58. .section .text.isr, "ax"
  59. /*
  60. * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to, struct rt_thread *to_thread);
  61. * r0 --> from (from_thread stack)
  62. * r1 --> to (to_thread stack)
  63. * r2 --> to_thread
  64. */
  65. .globl rt_hw_context_switch
  66. rt_hw_context_switch:
  67. stmfd sp!, {lr} @ push pc (lr should be pushed in place of PC)
  68. stmfd sp!, {r0-r12, lr} @ push lr & register file
  69. mrs r4, cpsr
  70. tst lr, #0x01
  71. orrne r4, r4, #0x20 @ it's thumb code
  72. stmfd sp!, {r4} @ push cpsr
  73. #ifdef RT_USING_LWP
  74. stmfd sp, {r13, r14}^ @ push usr_sp usr_lr
  75. sub sp, #8
  76. #endif
  77. #ifdef RT_USING_FPU
  78. /* fpu context */
  79. vmrs r6, fpexc
  80. tst r6, #(1<<30)
  81. beq 1f
  82. vstmdb sp!, {d0-d15}
  83. vstmdb sp!, {d16-d31}
  84. vmrs r5, fpscr
  85. stmfd sp!, {r5}
  86. 1:
  87. stmfd sp!, {r6}
  88. #endif
  89. str sp, [r0] @ store sp in preempted tasks TCB
  90. ldr sp, [r1] @ get new task stack pointer
  91. #ifdef RT_USING_SMP
  92. mov r0, r2
  93. bl rt_cpus_lock_status_restore
  94. bl rt_thread_self
  95. bl lwp_user_setting_restore
  96. #else
  97. bl rt_thread_self
  98. #ifdef RT_USING_USERSPACE
  99. mov r4, r0
  100. bl lwp_mmu_switch
  101. mov r0, r4
  102. #endif
  103. bl lwp_user_setting_restore
  104. #endif /*RT_USING_SMP*/
  105. b rt_hw_context_switch_exit
  106. /*
  107. * void rt_hw_context_switch_interrupt(rt_uint32 from, rt_uint32 to);
  108. */
  109. .equ Mode_USR, 0x10
  110. .equ Mode_FIQ, 0x11
  111. .equ Mode_IRQ, 0x12
  112. .equ Mode_SVC, 0x13
  113. .equ Mode_ABT, 0x17
  114. .equ Mode_UND, 0x1B
  115. .equ Mode_SYS, 0x1F
  116. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  117. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  118. .globl rt_thread_switch_interrupt_flag
  119. .globl rt_interrupt_from_thread
  120. .globl rt_interrupt_to_thread
  121. .globl rt_hw_context_switch_interrupt
  122. rt_hw_context_switch_interrupt:
  123. #ifdef RT_USING_SMP
  124. /* r0 :svc_mod context
  125. * r1 :addr of from_thread's sp
  126. * r2 :addr of to_thread's sp
  127. * r3 :to_thread's tcb
  128. */
  129. #ifdef RT_USING_LWP
  130. push {r0 - r3, lr}
  131. bl rt_thread_self
  132. bl lwp_user_setting_save
  133. pop {r0 - r3, lr}
  134. #endif
  135. str r0, [r1]
  136. ldr sp, [r2]
  137. mov r0, r3
  138. mov r4, r0
  139. bl rt_cpus_lock_status_restore
  140. mov r0, r4
  141. bl lwp_user_setting_restore
  142. b rt_hw_context_switch_exit
  143. #else /*RT_USING_SMP*/
  144. /* r0 :addr of from_thread's sp
  145. * r1 :addr of to_thread's sp
  146. * r2 :from_thread's tcb
  147. * r3 :to_thread's tcb
  148. */
  149. #ifdef RT_USING_LWP
  150. /* now to_thread(r3) not used */
  151. ldr ip, =rt_thread_switch_interrupt_flag
  152. ldr r3, [ip]
  153. cmp r3, #1
  154. beq _reswitch
  155. ldr r3, =rt_interrupt_from_thread @ set rt_interrupt_from_thread
  156. str r0, [r3]
  157. mov r3, #1 @ set rt_thread_switch_interrupt_flag to 1
  158. str r3, [ip]
  159. push {r1, lr}
  160. mov r0, r2
  161. bl lwp_user_setting_save
  162. pop {r1, lr}
  163. _reswitch:
  164. ldr ip, =rt_interrupt_to_thread @ set rt_interrupt_to_thread
  165. str r1, [ip]
  166. bx lr
  167. #else
  168. /* now from_thread(r2) to_thread(r3) not used */
  169. ldr ip, =rt_thread_switch_interrupt_flag
  170. ldr r3, [ip]
  171. cmp r3, #1
  172. beq _reswitch
  173. ldr r3, =rt_interrupt_from_thread @ set rt_interrupt_from_thread
  174. str r0, [r3]
  175. mov r3, #1 @ set rt_thread_switch_interrupt_flag to 1
  176. str r3, [ip]
  177. _reswitch:
  178. ldr ip, =rt_interrupt_to_thread @ set rt_interrupt_to_thread
  179. str r1, [ip]
  180. bx lr
  181. #endif
  182. #endif /*RT_USING_SMP*/
  183. .global rt_hw_context_switch_exit
  184. rt_hw_context_switch_exit:
  185. #ifdef RT_USING_SMP
  186. #ifdef RT_USING_SIGNALS
  187. mov r0, sp
  188. cps #Mode_IRQ
  189. bl rt_signal_check
  190. cps #Mode_SVC
  191. mov sp, r0
  192. #endif
  193. #endif
  194. #ifdef RT_USING_FPU
  195. /* fpu context */
  196. ldmfd sp!, {r6}
  197. vmsr fpexc, r6
  198. tst r6, #(1<<30)
  199. beq 1f
  200. ldmfd sp!, {r5}
  201. vmsr fpscr, r5
  202. vldmia sp!, {d16-d31}
  203. vldmia sp!, {d0-d15}
  204. 1:
  205. #endif
  206. #ifdef RT_USING_LWP
  207. ldmfd sp, {r13, r14}^ /* usr_sp, usr_lr */
  208. add sp, #8
  209. #endif
  210. ldmfd sp!, {r1}
  211. msr spsr_cxsf, r1 /* original mode */
  212. #ifdef RT_USING_GDBSERVER
  213. bl lwp_check_debug
  214. #endif
  215. #ifdef RT_USING_LWP
  216. bl lwp_check_exit
  217. #endif
  218. #ifdef RT_USING_LWP
  219. and r1, #0x1f
  220. cmp r1, #0x10
  221. bne 1f
  222. ldmfd sp!, {r0-r12,lr}
  223. ldmfd sp!, {lr}
  224. b ret_to_user
  225. 1:
  226. #endif
  227. ldmfd sp!, {r0-r12,lr,pc}^ /* irq return */
  228. #ifdef RT_USING_FPU
  229. .global set_fpexc
  230. set_fpexc:
  231. vmsr fpexc, r0
  232. bx lr
  233. #endif