1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662 |
- //###########################################################################
- //
- // FILE: hw_gpio.h
- //
- // TITLE: Definitions for the C28x GPIO registers.
- //
- //###########################################################################
- // $TI Release: F2837xD Support Library v3.05.00.00 $
- // $Release Date: Tue Jun 26 03:15:23 CDT 2018 $
- // $Copyright:
- // Copyright (C) 2013-2018 Texas Instruments Incorporated - http://www.ti.com/
- //
- // Redistribution and use in source and binary forms, with or without
- // modification, are permitted provided that the following conditions
- // are met:
- //
- // Redistributions of source code must retain the above copyright
- // notice, this list of conditions and the following disclaimer.
- //
- // Redistributions in binary form must reproduce the above copyright
- // notice, this list of conditions and the following disclaimer in the
- // documentation and/or other materials provided with the
- // distribution.
- //
- // Neither the name of Texas Instruments Incorporated nor the names of
- // its contributors may be used to endorse or promote products derived
- // from this software without specific prior written permission.
- //
- // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
- // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
- // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
- // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
- // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
- // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
- // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
- // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
- // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
- // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
- // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- // $
- //###########################################################################
- #ifndef __HW_GPIO_H__
- #define __HW_GPIO_H__
- //*****************************************************************************
- //
- // The following are defines for the GPIO register offsets
- //
- //*****************************************************************************
- #define GPIO_O_GPACTRL 0x0 // GPIO A Qualification Sampling
- // Period Control (GPIO0 to 31)
- #define GPIO_O_GPAQSEL1 0x2 // GPIO A Qualifier Select 1
- // Register (GPIO0 to 15)
- #define GPIO_O_GPAQSEL2 0x4 // GPIO A Qualifier Select 2
- // Register (GPIO16 to 31)
- #define GPIO_O_GPAMUX1 0x6 // GPIO A Mux 1 Register (GPIO0 to
- // 15)
- #define GPIO_O_GPAMUX2 0x8 // GPIO A Mux 2 Register (GPIO16
- // to 31)
- #define GPIO_O_GPADIR 0xA // GPIO A Direction Register
- // (GPIO0 to 31)
- #define GPIO_O_GPAPUD 0xC // GPIO A Pull Up Disable Register
- // (GPIO0 to 31)
- #define GPIO_O_GPAINV 0x10 // GPIO A Input Polarity Invert
- // Registers (GPIO0 to 31)
- #define GPIO_O_GPAODR 0x12 // GPIO A Open Drain Output
- // Register (GPIO0 to GPIO31)
- #define GPIO_O_GPAGMUX1 0x20 // GPIO A Peripheral Group Mux
- // (GPIO0 to 15)
- #define GPIO_O_GPAGMUX2 0x22 // GPIO A Peripheral Group Mux
- // (GPIO16 to 31)
- #define GPIO_O_GPACSEL1 0x28 // GPIO A Core Select Register
- // (GPIO0 to 7)
- #define GPIO_O_GPACSEL2 0x2A // GPIO A Core Select Register
- // (GPIO8 to 15)
- #define GPIO_O_GPACSEL3 0x2C // GPIO A Core Select Register
- // (GPIO16 to 23)
- #define GPIO_O_GPACSEL4 0x2E // GPIO A Core Select Register
- // (GPIO24 to 31)
- #define GPIO_O_GPALOCK 0x3C // GPIO A Lock Configuration
- // Register (GPIO0 to 31)
- #define GPIO_O_GPACR 0x3E // GPIO A Lock Commit Register
- // (GPIO0 to 31)
- #define GPIO_O_GPBCTRL 0x40 // GPIO B Qualification Sampling
- // Period Control (GPIO32 to 63)
- #define GPIO_O_GPBQSEL1 0x42 // GPIO B Qualifier Select 1
- // Register (GPIO32 to 47)
- #define GPIO_O_GPBQSEL2 0x44 // GPIO B Qualifier Select 2
- // Register (GPIO48 to 63)
- #define GPIO_O_GPBMUX1 0x46 // GPIO B Mux 1 Register (GPIO32
- // to 47)
- #define GPIO_O_GPBMUX2 0x48 // GPIO B Mux 2 Register (GPIO48
- // to 63)
- #define GPIO_O_GPBDIR 0x4A // GPIO B Direction Register
- // (GPIO32 to 63)
- #define GPIO_O_GPBPUD 0x4C // GPIO B Pull Up Disable Register
- // (GPIO32 to 63)
- #define GPIO_O_GPBINV 0x50 // GPIO B Input Polarity Invert
- // Registers (GPIO32 to 63)
- #define GPIO_O_GPBODR 0x52 // GPIO B Open Drain Output
- // Register (GPIO32 to GPIO63)
- #define GPIO_O_GPBAMSEL 0x54 // GPIO B Analog Mode Select
- // register (GPIO32 to GPIO63)
- #define GPIO_O_GPBGMUX1 0x60 // GPIO B Peripheral Group Mux
- // (GPIO32 to 47)
- #define GPIO_O_GPBGMUX2 0x62 // GPIO B Peripheral Group Mux
- // (GPIO48 to 63)
- #define GPIO_O_GPBCSEL1 0x68 // GPIO B Core Select Register
- // (GPIO32 to 39)
- #define GPIO_O_GPBCSEL2 0x6A // GPIO B Core Select Register
- // (GPIO40 to 47)
- #define GPIO_O_GPBCSEL3 0x6C // GPIO B Core Select Register
- // (GPIO48 to 55)
- #define GPIO_O_GPBCSEL4 0x6E // GPIO B Core Select Register
- // (GPIO56 to 63)
- #define GPIO_O_GPBLOCK 0x7C // GPIO B Lock Configuration
- // Register (GPIO32 to 63)
- #define GPIO_O_GPBCR 0x7E // GPIO B Lock Commit Register
- // (GPIO32 to 63)
- #define GPIO_O_GPCCTRL 0x80 // GPIO C Qualification Sampling
- // Period Control (GPIO64 to 95)
- #define GPIO_O_GPCQSEL1 0x82 // GPIO C Qualifier Select 1
- // Register (GPIO64 to 79)
- #define GPIO_O_GPCQSEL2 0x84 // GPIO C Qualifier Select 2
- // Register (GPIO80 to 95)
- #define GPIO_O_GPCMUX1 0x86 // GPIO C Mux 1 Register (GPIO64
- // to 79)
- #define GPIO_O_GPCMUX2 0x88 // GPIO C Mux 2 Register (GPIO80
- // to 95)
- #define GPIO_O_GPCDIR 0x8A // GPIO C Direction Register
- // (GPIO64 to 95)
- #define GPIO_O_GPCPUD 0x8C // GPIO C Pull Up Disable Register
- // (GPIO64 to 95)
- #define GPIO_O_GPCINV 0x90 // GPIO C Input Polarity Invert
- // Registers (GPIO64 to 95)
- #define GPIO_O_GPCODR 0x92 // GPIO C Open Drain Output
- // Register (GPIO64 to GPIO95)
- #define GPIO_O_GPCGMUX1 0xA0 // GPIO C Peripheral Group Mux
- // (GPIO64 to 79)
- #define GPIO_O_GPCGMUX2 0xA2 // GPIO C Peripheral Group Mux
- // (GPIO80 to 95)
- #define GPIO_O_GPCCSEL1 0xA8 // GPIO C Core Select Register
- // (GPIO64 to 71)
- #define GPIO_O_GPCCSEL2 0xAA // GPIO C Core Select Register
- // (GPIO72 to 79)
- #define GPIO_O_GPCCSEL3 0xAC // GPIO C Core Select Register
- // (GPIO80 to 87)
- #define GPIO_O_GPCCSEL4 0xAE // GPIO C Core Select Register
- // (GPIO88 to 95)
- #define GPIO_O_GPCLOCK 0xBC // GPIO C Lock Configuration
- // Register (GPIO64 to 95)
- #define GPIO_O_GPCCR 0xBE // GPIO C Lock Commit Register
- // (GPIO64 to 95)
- #define GPIO_O_GPDCTRL 0xC0 // GPIO D Qualification Sampling
- // Period Control (GPIO96 to 127)
- #define GPIO_O_GPDQSEL1 0xC2 // GPIO D Qualifier Select 1
- // Register (GPIO96 to 111)
- #define GPIO_O_GPDQSEL2 0xC4 // GPIO D Qualifier Select 2
- // Register (GPIO112 to 127)
- #define GPIO_O_GPDMUX1 0xC6 // GPIO D Mux 1 Register (GPIO96
- // to 111)
- #define GPIO_O_GPDMUX2 0xC8 // GPIO D Mux 2 Register (GPIO112
- // to 127)
- #define GPIO_O_GPDDIR 0xCA // GPIO D Direction Register
- // (GPIO96 to 127)
- #define GPIO_O_GPDPUD 0xCC // GPIO D Pull Up Disable Register
- // (GPIO96 to 127)
- #define GPIO_O_GPDINV 0xD0 // GPIO D Input Polarity Invert
- // Registers (GPIO96 to 127)
- #define GPIO_O_GPDODR 0xD2 // GPIO D Open Drain Output
- // Register (GPIO96 to GPIO127)
- #define GPIO_O_GPDGMUX1 0xE0 // GPIO D Peripheral Group Mux
- // (GPIO96 to 111)
- #define GPIO_O_GPDGMUX2 0xE2 // GPIO D Peripheral Group Mux
- // (GPIO112 to 127)
- #define GPIO_O_GPDCSEL1 0xE8 // GPIO D Core Select Register
- // (GPIO96 to 103)
- #define GPIO_O_GPDCSEL2 0xEA // GPIO D Core Select Register
- // (GPIO104 to 111)
- #define GPIO_O_GPDCSEL3 0xEC // GPIO D Core Select Register
- // (GPIO112 to 119)
- #define GPIO_O_GPDCSEL4 0xEE // GPIO D Core Select Register
- // (GPIO120 to 127)
- #define GPIO_O_GPDLOCK 0xFC // GPIO D Lock Configuration
- // Register (GPIO96 to 127)
- #define GPIO_O_GPDCR 0xFE // GPIO D Lock Commit Register
- // (GPIO96 to 127)
- #define GPIO_O_GPECTRL 0x100 // GPIO E Qualification Sampling
- // Period Control (GPIO128 to
- // 159)
- #define GPIO_O_GPEQSEL1 0x102 // GPIO E Qualifier Select 1
- // Register (GPIO128 to 143)
- #define GPIO_O_GPEQSEL2 0x104 // GPIO E Qualifier Select 2
- // Register (GPIO144 to 159)
- #define GPIO_O_GPEMUX1 0x106 // GPIO E Mux 1 Register (GPIO128
- // to 143)
- #define GPIO_O_GPEMUX2 0x108 // GPIO E Mux 2 Register (GPIO144
- // to 159)
- #define GPIO_O_GPEDIR 0x10A // GPIO E Direction Register
- // (GPIO128 to 159)
- #define GPIO_O_GPEPUD 0x10C // GPIO E Pull Up Disable Register
- // (GPIO128 to 159)
- #define GPIO_O_GPEINV 0x110 // GPIO E Input Polarity Invert
- // Registers (GPIO128 to 159)
- #define GPIO_O_GPEODR 0x112 // GPIO E Open Drain Output
- // Register (GPIO128 to GPIO159)
- #define GPIO_O_GPEGMUX1 0x120 // GPIO E Peripheral Group Mux
- // (GPIO128 to 143)
- #define GPIO_O_GPEGMUX2 0x122 // GPIO E Peripheral Group Mux
- // (GPIO144 to 159)
- #define GPIO_O_GPECSEL1 0x128 // GPIO E Core Select Register
- // (GPIO128 to 135)
- #define GPIO_O_GPECSEL2 0x12A // GPIO E Core Select Register
- // (GPIO136 to 143)
- #define GPIO_O_GPECSEL3 0x12C // GPIO E Core Select Register
- // (GPIO144 to 151)
- #define GPIO_O_GPECSEL4 0x12E // GPIO E Core Select Register
- // (GPIO152 to 159)
- #define GPIO_O_GPELOCK 0x13C // GPIO E Lock Configuration
- // Register (GPIO128 to 159)
- #define GPIO_O_GPECR 0x13E // GPIO E Lock Commit Register
- // (GPIO128 to 159)
- #define GPIO_O_GPFCTRL 0x140 // GPIO F Qualification Sampling
- // Period Control (GPIO160 to
- // 168)
- #define GPIO_O_GPFQSEL1 0x142 // GPIO F Qualifier Select 1
- // Register (GPIO160 to 168)
- #define GPIO_O_GPFMUX1 0x146 // GPIO F Mux 1 Register (GPIO160
- // to 168)
- #define GPIO_O_GPFDIR 0x14A // GPIO F Direction Register
- // (GPIO160 to 168)
- #define GPIO_O_GPFPUD 0x14C // GPIO F Pull Up Disable Register
- // (GPIO160 to 168)
- #define GPIO_O_GPFINV 0x150 // GPIO F Input Polarity Invert
- // Registers (GPIO160 to 168)
- #define GPIO_O_GPFODR 0x152 // GPIO F Open Drain Output
- // Register (GPIO160 to GPIO168)
- #define GPIO_O_GPFGMUX1 0x160 // GPIO F Peripheral Group Mux
- // (GPIO160 to 168)
- #define GPIO_O_GPFCSEL1 0x168 // GPIO F Core Select Register
- // (GPIO160 to 167)
- #define GPIO_O_GPFCSEL2 0x16A // GPIO F Core Select Register
- // (GPIO168)
- #define GPIO_O_GPFLOCK 0x17C // GPIO F Lock Configuration
- // Register (GPIO160 to 168)
- #define GPIO_O_GPFCR 0x17E // GPIO F Lock Commit Register
- // (GPIO160 to 168)
- #define GPIO_O_GPADAT 0x0 // GPIO A Data Register (GPIO0 to
- // 31)
- #define GPIO_O_GPASET 0x2 // GPIO A Data Set Register (GPIO0
- // to 31)
- #define GPIO_O_GPACLEAR 0x4 // GPIO A Data Clear Register
- // (GPIO0 to 31)
- #define GPIO_O_GPATOGGLE 0x6 // GPIO A Data Toggle Register
- // (GPIO0 to 31)
- #define GPIO_O_GPBDAT 0x8 // GPIO B Data Register (GPIO32 to
- // 63)
- #define GPIO_O_GPBSET 0xA // GPIO B Data Set Register
- // (GPIO32 to 63)
- #define GPIO_O_GPBCLEAR 0xC // GPIO B Data Clear Register
- // (GPIO32 to 63)
- #define GPIO_O_GPBTOGGLE 0xE // GPIO B Data Toggle Register
- // (GPIO32 to 63)
- #define GPIO_O_GPCDAT 0x10 // GPIO C Data Register (GPIO64 to
- // 95)
- #define GPIO_O_GPCSET 0x12 // GPIO C Data Set Register
- // (GPIO64 to 95)
- #define GPIO_O_GPCCLEAR 0x14 // GPIO C Data Clear Register
- // (GPIO64 to 95)
- #define GPIO_O_GPCTOGGLE 0x16 // GPIO C Data Toggle Register
- // (GPIO64 to 95)
- #define GPIO_O_GPDDAT 0x18 // GPIO D Data Register (GPIO96 to
- // 127)
- #define GPIO_O_GPDSET 0x1A // GPIO D Data Set Register
- // (GPIO96 to 127)
- #define GPIO_O_GPDCLEAR 0x1C // GPIO D Data Clear Register
- // (GPIO96 to 127)
- #define GPIO_O_GPDTOGGLE 0x1E // GPIO D Data Toggle Register
- // (GPIO96 to 127)
- #define GPIO_O_GPEDAT 0x20 // GPIO E Data Register (GPIO128
- // to 159)
- #define GPIO_O_GPESET 0x22 // GPIO E Data Set Register
- // (GPIO128 to 159)
- #define GPIO_O_GPECLEAR 0x24 // GPIO E Data Clear Register
- // (GPIO128 to 159)
- #define GPIO_O_GPETOGGLE 0x26 // GPIO E Data Toggle Register
- // (GPIO128 to 159)
- #define GPIO_O_GPFDAT 0x28 // GPIO F Data Register (GPIO160
- // to 168)
- #define GPIO_O_GPFSET 0x2A // GPIO F Data Set Register
- // (GPIO160 to 168)
- #define GPIO_O_GPFCLEAR 0x2C // GPIO F Data Clear Register
- // (GPIO160 to 168)
- #define GPIO_O_GPFTOGGLE 0x2E // GPIO F Data Toggle Register
- // (GPIO160 to 168)
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACTRL register
- //
- //*****************************************************************************
- #define GPIO_GPACTRL_QUALPRD0_S 0
- #define GPIO_GPACTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO0 to GPIO7
- #define GPIO_GPACTRL_QUALPRD1_S 8
- #define GPIO_GPACTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO8 to GPIO15
- #define GPIO_GPACTRL_QUALPRD2_S 16
- #define GPIO_GPACTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
- // for GPIO16 to GPIO23
- #define GPIO_GPACTRL_QUALPRD3_S 24
- #define GPIO_GPACTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
- // for GPIO24 to GPIO31
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPAQSEL1_GPIO0_S 0
- #define GPIO_GPAQSEL1_GPIO0_M 0x3 // Select input qualification type
- // for GPIO0
- #define GPIO_GPAQSEL1_GPIO1_S 2
- #define GPIO_GPAQSEL1_GPIO1_M 0xC // Select input qualification type
- // for GPIO1
- #define GPIO_GPAQSEL1_GPIO2_S 4
- #define GPIO_GPAQSEL1_GPIO2_M 0x30 // Select input qualification type
- // for GPIO2
- #define GPIO_GPAQSEL1_GPIO3_S 6
- #define GPIO_GPAQSEL1_GPIO3_M 0xC0 // Select input qualification type
- // for GPIO3
- #define GPIO_GPAQSEL1_GPIO4_S 8
- #define GPIO_GPAQSEL1_GPIO4_M 0x300 // Select input qualification type
- // for GPIO4
- #define GPIO_GPAQSEL1_GPIO5_S 10
- #define GPIO_GPAQSEL1_GPIO5_M 0xC00 // Select input qualification type
- // for GPIO5
- #define GPIO_GPAQSEL1_GPIO6_S 12
- #define GPIO_GPAQSEL1_GPIO6_M 0x3000 // Select input qualification type
- // for GPIO6
- #define GPIO_GPAQSEL1_GPIO7_S 14
- #define GPIO_GPAQSEL1_GPIO7_M 0xC000 // Select input qualification type
- // for GPIO7
- #define GPIO_GPAQSEL1_GPIO8_S 16
- #define GPIO_GPAQSEL1_GPIO8_M 0x30000 // Select input qualification type
- // for GPIO8
- #define GPIO_GPAQSEL1_GPIO9_S 18
- #define GPIO_GPAQSEL1_GPIO9_M 0xC0000 // Select input qualification type
- // for GPIO9
- #define GPIO_GPAQSEL1_GPIO10_S 20
- #define GPIO_GPAQSEL1_GPIO10_M 0x300000 // Select input qualification type
- // for GPIO10
- #define GPIO_GPAQSEL1_GPIO11_S 22
- #define GPIO_GPAQSEL1_GPIO11_M 0xC00000 // Select input qualification type
- // for GPIO11
- #define GPIO_GPAQSEL1_GPIO12_S 24
- #define GPIO_GPAQSEL1_GPIO12_M 0x3000000 // Select input qualification type
- // for GPIO12
- #define GPIO_GPAQSEL1_GPIO13_S 26
- #define GPIO_GPAQSEL1_GPIO13_M 0xC000000 // Select input qualification type
- // for GPIO13
- #define GPIO_GPAQSEL1_GPIO14_S 28
- #define GPIO_GPAQSEL1_GPIO14_M 0x30000000 // Select input qualification type
- // for GPIO14
- #define GPIO_GPAQSEL1_GPIO15_S 30
- #define GPIO_GPAQSEL1_GPIO15_M 0xC0000000 // Select input qualification type
- // for GPIO15
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAQSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPAQSEL2_GPIO16_S 0
- #define GPIO_GPAQSEL2_GPIO16_M 0x3 // Select input qualification type
- // for GPIO16
- #define GPIO_GPAQSEL2_GPIO17_S 2
- #define GPIO_GPAQSEL2_GPIO17_M 0xC // Select input qualification type
- // for GPIO17
- #define GPIO_GPAQSEL2_GPIO18_S 4
- #define GPIO_GPAQSEL2_GPIO18_M 0x30 // Select input qualification type
- // for GPIO18
- #define GPIO_GPAQSEL2_GPIO19_S 6
- #define GPIO_GPAQSEL2_GPIO19_M 0xC0 // Select input qualification type
- // for GPIO19
- #define GPIO_GPAQSEL2_GPIO20_S 8
- #define GPIO_GPAQSEL2_GPIO20_M 0x300 // Select input qualification type
- // for GPIO20
- #define GPIO_GPAQSEL2_GPIO21_S 10
- #define GPIO_GPAQSEL2_GPIO21_M 0xC00 // Select input qualification type
- // for GPIO21
- #define GPIO_GPAQSEL2_GPIO22_S 12
- #define GPIO_GPAQSEL2_GPIO22_M 0x3000 // Select input qualification type
- // for GPIO22
- #define GPIO_GPAQSEL2_GPIO23_S 14
- #define GPIO_GPAQSEL2_GPIO23_M 0xC000 // Select input qualification type
- // for GPIO23
- #define GPIO_GPAQSEL2_GPIO24_S 16
- #define GPIO_GPAQSEL2_GPIO24_M 0x30000 // Select input qualification type
- // for GPIO24
- #define GPIO_GPAQSEL2_GPIO25_S 18
- #define GPIO_GPAQSEL2_GPIO25_M 0xC0000 // Select input qualification type
- // for GPIO25
- #define GPIO_GPAQSEL2_GPIO26_S 20
- #define GPIO_GPAQSEL2_GPIO26_M 0x300000 // Select input qualification type
- // for GPIO26
- #define GPIO_GPAQSEL2_GPIO27_S 22
- #define GPIO_GPAQSEL2_GPIO27_M 0xC00000 // Select input qualification type
- // for GPIO27
- #define GPIO_GPAQSEL2_GPIO28_S 24
- #define GPIO_GPAQSEL2_GPIO28_M 0x3000000 // Select input qualification type
- // for GPIO28
- #define GPIO_GPAQSEL2_GPIO29_S 26
- #define GPIO_GPAQSEL2_GPIO29_M 0xC000000 // Select input qualification type
- // for GPIO29
- #define GPIO_GPAQSEL2_GPIO30_S 28
- #define GPIO_GPAQSEL2_GPIO30_M 0x30000000 // Select input qualification type
- // for GPIO30
- #define GPIO_GPAQSEL2_GPIO31_S 30
- #define GPIO_GPAQSEL2_GPIO31_M 0xC0000000 // Select input qualification type
- // for GPIO31
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPAMUX1_GPIO0_S 0
- #define GPIO_GPAMUX1_GPIO0_M 0x3 // Defines pin-muxing selection
- // for GPIO0
- #define GPIO_GPAMUX1_GPIO1_S 2
- #define GPIO_GPAMUX1_GPIO1_M 0xC // Defines pin-muxing selection
- // for GPIO1
- #define GPIO_GPAMUX1_GPIO2_S 4
- #define GPIO_GPAMUX1_GPIO2_M 0x30 // Defines pin-muxing selection
- // for GPIO2
- #define GPIO_GPAMUX1_GPIO3_S 6
- #define GPIO_GPAMUX1_GPIO3_M 0xC0 // Defines pin-muxing selection
- // for GPIO3
- #define GPIO_GPAMUX1_GPIO4_S 8
- #define GPIO_GPAMUX1_GPIO4_M 0x300 // Defines pin-muxing selection
- // for GPIO4
- #define GPIO_GPAMUX1_GPIO5_S 10
- #define GPIO_GPAMUX1_GPIO5_M 0xC00 // Defines pin-muxing selection
- // for GPIO5
- #define GPIO_GPAMUX1_GPIO6_S 12
- #define GPIO_GPAMUX1_GPIO6_M 0x3000 // Defines pin-muxing selection
- // for GPIO6
- #define GPIO_GPAMUX1_GPIO7_S 14
- #define GPIO_GPAMUX1_GPIO7_M 0xC000 // Defines pin-muxing selection
- // for GPIO7
- #define GPIO_GPAMUX1_GPIO8_S 16
- #define GPIO_GPAMUX1_GPIO8_M 0x30000 // Defines pin-muxing selection
- // for GPIO8
- #define GPIO_GPAMUX1_GPIO9_S 18
- #define GPIO_GPAMUX1_GPIO9_M 0xC0000 // Defines pin-muxing selection
- // for GPIO9
- #define GPIO_GPAMUX1_GPIO10_S 20
- #define GPIO_GPAMUX1_GPIO10_M 0x300000 // Defines pin-muxing selection
- // for GPIO10
- #define GPIO_GPAMUX1_GPIO11_S 22
- #define GPIO_GPAMUX1_GPIO11_M 0xC00000 // Defines pin-muxing selection
- // for GPIO11
- #define GPIO_GPAMUX1_GPIO12_S 24
- #define GPIO_GPAMUX1_GPIO12_M 0x3000000 // Defines pin-muxing selection
- // for GPIO12
- #define GPIO_GPAMUX1_GPIO13_S 26
- #define GPIO_GPAMUX1_GPIO13_M 0xC000000 // Defines pin-muxing selection
- // for GPIO13
- #define GPIO_GPAMUX1_GPIO14_S 28
- #define GPIO_GPAMUX1_GPIO14_M 0x30000000 // Defines pin-muxing selection
- // for GPIO14
- #define GPIO_GPAMUX1_GPIO15_S 30
- #define GPIO_GPAMUX1_GPIO15_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO15
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPAMUX2_GPIO16_S 0
- #define GPIO_GPAMUX2_GPIO16_M 0x3 // Defines pin-muxing selection
- // for GPIO16
- #define GPIO_GPAMUX2_GPIO17_S 2
- #define GPIO_GPAMUX2_GPIO17_M 0xC // Defines pin-muxing selection
- // for GPIO17
- #define GPIO_GPAMUX2_GPIO18_S 4
- #define GPIO_GPAMUX2_GPIO18_M 0x30 // Defines pin-muxing selection
- // for GPIO18
- #define GPIO_GPAMUX2_GPIO19_S 6
- #define GPIO_GPAMUX2_GPIO19_M 0xC0 // Defines pin-muxing selection
- // for GPIO19
- #define GPIO_GPAMUX2_GPIO20_S 8
- #define GPIO_GPAMUX2_GPIO20_M 0x300 // Defines pin-muxing selection
- // for GPIO20
- #define GPIO_GPAMUX2_GPIO21_S 10
- #define GPIO_GPAMUX2_GPIO21_M 0xC00 // Defines pin-muxing selection
- // for GPIO21
- #define GPIO_GPAMUX2_GPIO22_S 12
- #define GPIO_GPAMUX2_GPIO22_M 0x3000 // Defines pin-muxing selection
- // for GPIO22
- #define GPIO_GPAMUX2_GPIO23_S 14
- #define GPIO_GPAMUX2_GPIO23_M 0xC000 // Defines pin-muxing selection
- // for GPIO23
- #define GPIO_GPAMUX2_GPIO24_S 16
- #define GPIO_GPAMUX2_GPIO24_M 0x30000 // Defines pin-muxing selection
- // for GPIO24
- #define GPIO_GPAMUX2_GPIO25_S 18
- #define GPIO_GPAMUX2_GPIO25_M 0xC0000 // Defines pin-muxing selection
- // for GPIO25
- #define GPIO_GPAMUX2_GPIO26_S 20
- #define GPIO_GPAMUX2_GPIO26_M 0x300000 // Defines pin-muxing selection
- // for GPIO26
- #define GPIO_GPAMUX2_GPIO27_S 22
- #define GPIO_GPAMUX2_GPIO27_M 0xC00000 // Defines pin-muxing selection
- // for GPIO27
- #define GPIO_GPAMUX2_GPIO28_S 24
- #define GPIO_GPAMUX2_GPIO28_M 0x3000000 // Defines pin-muxing selection
- // for GPIO28
- #define GPIO_GPAMUX2_GPIO29_S 26
- #define GPIO_GPAMUX2_GPIO29_M 0xC000000 // Defines pin-muxing selection
- // for GPIO29
- #define GPIO_GPAMUX2_GPIO30_S 28
- #define GPIO_GPAMUX2_GPIO30_M 0x30000000 // Defines pin-muxing selection
- // for GPIO30
- #define GPIO_GPAMUX2_GPIO31_S 30
- #define GPIO_GPAMUX2_GPIO31_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO31
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPADIR register
- //
- //*****************************************************************************
- #define GPIO_GPADIR_GPIO0 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO1 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO2 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO3 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO4 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO5 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO6 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO7 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO8 0x100 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO9 0x200 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO10 0x400 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO11 0x800 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO12 0x1000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO13 0x2000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO14 0x4000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO15 0x8000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO16 0x10000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO17 0x20000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO18 0x40000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO19 0x80000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO20 0x100000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO21 0x200000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO22 0x400000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO23 0x800000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO24 0x1000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO25 0x2000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO26 0x4000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO27 0x8000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO28 0x10000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO29 0x20000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO30 0x40000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPADIR_GPIO31 0x80000000 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAPUD register
- //
- //*****************************************************************************
- #define GPIO_GPAPUD_GPIO0 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO1 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO2 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO3 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO4 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO5 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO6 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO7 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO8 0x100 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO9 0x200 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO10 0x400 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO11 0x800 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO12 0x1000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO13 0x2000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO14 0x4000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO15 0x8000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO16 0x10000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO17 0x20000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO18 0x40000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO19 0x80000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO20 0x100000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO21 0x200000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO22 0x400000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO23 0x800000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO24 0x1000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO25 0x2000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO26 0x4000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO27 0x8000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO28 0x10000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO29 0x20000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO30 0x40000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPAPUD_GPIO31 0x80000000 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAINV register
- //
- //*****************************************************************************
- #define GPIO_GPAINV_GPIO0 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO1 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO2 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO3 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO4 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO5 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO6 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO7 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO8 0x100 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO9 0x200 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO10 0x400 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO11 0x800 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO12 0x1000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO13 0x2000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO14 0x4000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO15 0x8000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO16 0x10000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO17 0x20000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO18 0x40000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO19 0x80000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO20 0x100000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO21 0x200000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO22 0x400000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO23 0x800000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO24 0x1000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO25 0x2000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO26 0x4000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO27 0x8000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO28 0x10000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO29 0x20000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO30 0x40000000 // Input inversion control for
- // this pin
- #define GPIO_GPAINV_GPIO31 0x80000000 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAODR register
- //
- //*****************************************************************************
- #define GPIO_GPAODR_GPIO0 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO1 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO2 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO3 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO4 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO5 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO6 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO7 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO8 0x100 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO9 0x200 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO10 0x400 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO11 0x800 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO12 0x1000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO13 0x2000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO14 0x4000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO15 0x8000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO16 0x10000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO17 0x20000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO18 0x40000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO19 0x80000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO20 0x100000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO21 0x200000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO22 0x400000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO23 0x800000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO24 0x1000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO25 0x2000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO26 0x4000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO27 0x8000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO28 0x10000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO29 0x20000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO30 0x40000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPAODR_GPIO31 0x80000000 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPAGMUX1_GPIO0_S 0
- #define GPIO_GPAGMUX1_GPIO0_M 0x3 // Defines pin-muxing selection
- // for GPIO0
- #define GPIO_GPAGMUX1_GPIO1_S 2
- #define GPIO_GPAGMUX1_GPIO1_M 0xC // Defines pin-muxing selection
- // for GPIO1
- #define GPIO_GPAGMUX1_GPIO2_S 4
- #define GPIO_GPAGMUX1_GPIO2_M 0x30 // Defines pin-muxing selection
- // for GPIO2
- #define GPIO_GPAGMUX1_GPIO3_S 6
- #define GPIO_GPAGMUX1_GPIO3_M 0xC0 // Defines pin-muxing selection
- // for GPIO3
- #define GPIO_GPAGMUX1_GPIO4_S 8
- #define GPIO_GPAGMUX1_GPIO4_M 0x300 // Defines pin-muxing selection
- // for GPIO4
- #define GPIO_GPAGMUX1_GPIO5_S 10
- #define GPIO_GPAGMUX1_GPIO5_M 0xC00 // Defines pin-muxing selection
- // for GPIO5
- #define GPIO_GPAGMUX1_GPIO6_S 12
- #define GPIO_GPAGMUX1_GPIO6_M 0x3000 // Defines pin-muxing selection
- // for GPIO6
- #define GPIO_GPAGMUX1_GPIO7_S 14
- #define GPIO_GPAGMUX1_GPIO7_M 0xC000 // Defines pin-muxing selection
- // for GPIO7
- #define GPIO_GPAGMUX1_GPIO8_S 16
- #define GPIO_GPAGMUX1_GPIO8_M 0x30000 // Defines pin-muxing selection
- // for GPIO8
- #define GPIO_GPAGMUX1_GPIO9_S 18
- #define GPIO_GPAGMUX1_GPIO9_M 0xC0000 // Defines pin-muxing selection
- // for GPIO9
- #define GPIO_GPAGMUX1_GPIO10_S 20
- #define GPIO_GPAGMUX1_GPIO10_M 0x300000 // Defines pin-muxing selection
- // for GPIO10
- #define GPIO_GPAGMUX1_GPIO11_S 22
- #define GPIO_GPAGMUX1_GPIO11_M 0xC00000 // Defines pin-muxing selection
- // for GPIO11
- #define GPIO_GPAGMUX1_GPIO12_S 24
- #define GPIO_GPAGMUX1_GPIO12_M 0x3000000 // Defines pin-muxing selection
- // for GPIO12
- #define GPIO_GPAGMUX1_GPIO13_S 26
- #define GPIO_GPAGMUX1_GPIO13_M 0xC000000 // Defines pin-muxing selection
- // for GPIO13
- #define GPIO_GPAGMUX1_GPIO14_S 28
- #define GPIO_GPAGMUX1_GPIO14_M 0x30000000 // Defines pin-muxing selection
- // for GPIO14
- #define GPIO_GPAGMUX1_GPIO15_S 30
- #define GPIO_GPAGMUX1_GPIO15_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO15
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPAGMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPAGMUX2_GPIO16_S 0
- #define GPIO_GPAGMUX2_GPIO16_M 0x3 // Defines pin-muxing selection
- // for GPIO16
- #define GPIO_GPAGMUX2_GPIO17_S 2
- #define GPIO_GPAGMUX2_GPIO17_M 0xC // Defines pin-muxing selection
- // for GPIO17
- #define GPIO_GPAGMUX2_GPIO18_S 4
- #define GPIO_GPAGMUX2_GPIO18_M 0x30 // Defines pin-muxing selection
- // for GPIO18
- #define GPIO_GPAGMUX2_GPIO19_S 6
- #define GPIO_GPAGMUX2_GPIO19_M 0xC0 // Defines pin-muxing selection
- // for GPIO19
- #define GPIO_GPAGMUX2_GPIO20_S 8
- #define GPIO_GPAGMUX2_GPIO20_M 0x300 // Defines pin-muxing selection
- // for GPIO20
- #define GPIO_GPAGMUX2_GPIO21_S 10
- #define GPIO_GPAGMUX2_GPIO21_M 0xC00 // Defines pin-muxing selection
- // for GPIO21
- #define GPIO_GPAGMUX2_GPIO22_S 12
- #define GPIO_GPAGMUX2_GPIO22_M 0x3000 // Defines pin-muxing selection
- // for GPIO22
- #define GPIO_GPAGMUX2_GPIO23_S 14
- #define GPIO_GPAGMUX2_GPIO23_M 0xC000 // Defines pin-muxing selection
- // for GPIO23
- #define GPIO_GPAGMUX2_GPIO24_S 16
- #define GPIO_GPAGMUX2_GPIO24_M 0x30000 // Defines pin-muxing selection
- // for GPIO24
- #define GPIO_GPAGMUX2_GPIO25_S 18
- #define GPIO_GPAGMUX2_GPIO25_M 0xC0000 // Defines pin-muxing selection
- // for GPIO25
- #define GPIO_GPAGMUX2_GPIO26_S 20
- #define GPIO_GPAGMUX2_GPIO26_M 0x300000 // Defines pin-muxing selection
- // for GPIO26
- #define GPIO_GPAGMUX2_GPIO27_S 22
- #define GPIO_GPAGMUX2_GPIO27_M 0xC00000 // Defines pin-muxing selection
- // for GPIO27
- #define GPIO_GPAGMUX2_GPIO28_S 24
- #define GPIO_GPAGMUX2_GPIO28_M 0x3000000 // Defines pin-muxing selection
- // for GPIO28
- #define GPIO_GPAGMUX2_GPIO29_S 26
- #define GPIO_GPAGMUX2_GPIO29_M 0xC000000 // Defines pin-muxing selection
- // for GPIO29
- #define GPIO_GPAGMUX2_GPIO30_S 28
- #define GPIO_GPAGMUX2_GPIO30_M 0x30000000 // Defines pin-muxing selection
- // for GPIO30
- #define GPIO_GPAGMUX2_GPIO31_S 30
- #define GPIO_GPAGMUX2_GPIO31_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO31
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPACSEL1_GPIO0_S 0
- #define GPIO_GPACSEL1_GPIO0_M 0xF // GPIO0 Master CPU Select
- #define GPIO_GPACSEL1_GPIO1_S 4
- #define GPIO_GPACSEL1_GPIO1_M 0xF0 // GPIO1 Master CPU Select
- #define GPIO_GPACSEL1_GPIO2_S 8
- #define GPIO_GPACSEL1_GPIO2_M 0xF00 // GPIO2 Master CPU Select
- #define GPIO_GPACSEL1_GPIO3_S 12
- #define GPIO_GPACSEL1_GPIO3_M 0xF000 // GPIO3 Master CPU Select
- #define GPIO_GPACSEL1_GPIO4_S 16
- #define GPIO_GPACSEL1_GPIO4_M 0xF0000 // GPIO4 Master CPU Select
- #define GPIO_GPACSEL1_GPIO5_S 20
- #define GPIO_GPACSEL1_GPIO5_M 0xF00000 // GPIO5 Master CPU Select
- #define GPIO_GPACSEL1_GPIO6_S 24
- #define GPIO_GPACSEL1_GPIO6_M 0xF000000 // GPIO6 Master CPU Select
- #define GPIO_GPACSEL1_GPIO7_S 28
- #define GPIO_GPACSEL1_GPIO7_M 0xF0000000 // GPIO7 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPACSEL2_GPIO8_S 0
- #define GPIO_GPACSEL2_GPIO8_M 0xF // GPIO8 Master CPU Select
- #define GPIO_GPACSEL2_GPIO9_S 4
- #define GPIO_GPACSEL2_GPIO9_M 0xF0 // GPIO9 Master CPU Select
- #define GPIO_GPACSEL2_GPIO10_S 8
- #define GPIO_GPACSEL2_GPIO10_M 0xF00 // GPIO10 Master CPU Select
- #define GPIO_GPACSEL2_GPIO11_S 12
- #define GPIO_GPACSEL2_GPIO11_M 0xF000 // GPIO11 Master CPU Select
- #define GPIO_GPACSEL2_GPIO12_S 16
- #define GPIO_GPACSEL2_GPIO12_M 0xF0000 // GPIO12 Master CPU Select
- #define GPIO_GPACSEL2_GPIO13_S 20
- #define GPIO_GPACSEL2_GPIO13_M 0xF00000 // GPIO13 Master CPU Select
- #define GPIO_GPACSEL2_GPIO14_S 24
- #define GPIO_GPACSEL2_GPIO14_M 0xF000000 // GPIO14 Master CPU Select
- #define GPIO_GPACSEL2_GPIO15_S 28
- #define GPIO_GPACSEL2_GPIO15_M 0xF0000000 // GPIO15 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACSEL3 register
- //
- //*****************************************************************************
- #define GPIO_GPACSEL3_GPIO16_S 0
- #define GPIO_GPACSEL3_GPIO16_M 0xF // GPIO16 Master CPU Select
- #define GPIO_GPACSEL3_GPIO17_S 4
- #define GPIO_GPACSEL3_GPIO17_M 0xF0 // GPIO17 Master CPU Select
- #define GPIO_GPACSEL3_GPIO18_S 8
- #define GPIO_GPACSEL3_GPIO18_M 0xF00 // GPIO18 Master CPU Select
- #define GPIO_GPACSEL3_GPIO19_S 12
- #define GPIO_GPACSEL3_GPIO19_M 0xF000 // GPIO19 Master CPU Select
- #define GPIO_GPACSEL3_GPIO20_S 16
- #define GPIO_GPACSEL3_GPIO20_M 0xF0000 // GPIO20 Master CPU Select
- #define GPIO_GPACSEL3_GPIO21_S 20
- #define GPIO_GPACSEL3_GPIO21_M 0xF00000 // GPIO21 Master CPU Select
- #define GPIO_GPACSEL3_GPIO22_S 24
- #define GPIO_GPACSEL3_GPIO22_M 0xF000000 // GPIO22 Master CPU Select
- #define GPIO_GPACSEL3_GPIO23_S 28
- #define GPIO_GPACSEL3_GPIO23_M 0xF0000000 // GPIO23 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACSEL4 register
- //
- //*****************************************************************************
- #define GPIO_GPACSEL4_GPIO24_S 0
- #define GPIO_GPACSEL4_GPIO24_M 0xF // GPIO24 Master CPU Select
- #define GPIO_GPACSEL4_GPIO25_S 4
- #define GPIO_GPACSEL4_GPIO25_M 0xF0 // GPIO25 Master CPU Select
- #define GPIO_GPACSEL4_GPIO26_S 8
- #define GPIO_GPACSEL4_GPIO26_M 0xF00 // GPIO26 Master CPU Select
- #define GPIO_GPACSEL4_GPIO27_S 12
- #define GPIO_GPACSEL4_GPIO27_M 0xF000 // GPIO27 Master CPU Select
- #define GPIO_GPACSEL4_GPIO28_S 16
- #define GPIO_GPACSEL4_GPIO28_M 0xF0000 // GPIO28 Master CPU Select
- #define GPIO_GPACSEL4_GPIO29_S 20
- #define GPIO_GPACSEL4_GPIO29_M 0xF00000 // GPIO29 Master CPU Select
- #define GPIO_GPACSEL4_GPIO30_S 24
- #define GPIO_GPACSEL4_GPIO30_M 0xF000000 // GPIO30 Master CPU Select
- #define GPIO_GPACSEL4_GPIO31_S 28
- #define GPIO_GPACSEL4_GPIO31_M 0xF0000000 // GPIO31 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPALOCK register
- //
- //*****************************************************************************
- #define GPIO_GPALOCK_GPIO0 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO1 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO2 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO3 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO4 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO5 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO6 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO7 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO8 0x100 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO9 0x200 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO10 0x400 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO11 0x800 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO12 0x1000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO13 0x2000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO14 0x4000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO15 0x8000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO16 0x10000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO17 0x20000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO18 0x40000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO19 0x80000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO20 0x100000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO21 0x200000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO22 0x400000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO23 0x800000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO24 0x1000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO25 0x2000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO26 0x4000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO27 0x8000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO28 0x10000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO29 0x20000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO30 0x40000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPALOCK_GPIO31 0x80000000 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACR register
- //
- //*****************************************************************************
- #define GPIO_GPACR_GPIO0 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO1 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO2 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO3 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO4 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO5 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO6 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO7 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO8 0x100 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO9 0x200 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO10 0x400 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO11 0x800 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO12 0x1000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO13 0x2000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO14 0x4000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO15 0x8000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO16 0x10000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO17 0x20000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO18 0x40000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO19 0x80000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO20 0x100000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO21 0x200000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO22 0x400000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO23 0x800000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO24 0x1000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO25 0x2000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO26 0x4000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO27 0x8000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO28 0x10000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO29 0x20000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO30 0x40000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPACR_GPIO31 0x80000000 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCTRL register
- //
- //*****************************************************************************
- #define GPIO_GPBCTRL_QUALPRD0_S 0
- #define GPIO_GPBCTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO32 to GPIO39
- #define GPIO_GPBCTRL_QUALPRD1_S 8
- #define GPIO_GPBCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO40 to GPIO47
- #define GPIO_GPBCTRL_QUALPRD2_S 16
- #define GPIO_GPBCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
- // for GPIO48 to GPIO55
- #define GPIO_GPBCTRL_QUALPRD3_S 24
- #define GPIO_GPBCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
- // for GPIO56 to GPIO63
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPBQSEL1_GPIO32_S 0
- #define GPIO_GPBQSEL1_GPIO32_M 0x3 // Select input qualification type
- // for GPIO32
- #define GPIO_GPBQSEL1_GPIO33_S 2
- #define GPIO_GPBQSEL1_GPIO33_M 0xC // Select input qualification type
- // for GPIO33
- #define GPIO_GPBQSEL1_GPIO34_S 4
- #define GPIO_GPBQSEL1_GPIO34_M 0x30 // Select input qualification type
- // for GPIO34
- #define GPIO_GPBQSEL1_GPIO35_S 6
- #define GPIO_GPBQSEL1_GPIO35_M 0xC0 // Select input qualification type
- // for GPIO35
- #define GPIO_GPBQSEL1_GPIO36_S 8
- #define GPIO_GPBQSEL1_GPIO36_M 0x300 // Select input qualification type
- // for GPIO36
- #define GPIO_GPBQSEL1_GPIO37_S 10
- #define GPIO_GPBQSEL1_GPIO37_M 0xC00 // Select input qualification type
- // for GPIO37
- #define GPIO_GPBQSEL1_GPIO38_S 12
- #define GPIO_GPBQSEL1_GPIO38_M 0x3000 // Select input qualification type
- // for GPIO38
- #define GPIO_GPBQSEL1_GPIO39_S 14
- #define GPIO_GPBQSEL1_GPIO39_M 0xC000 // Select input qualification type
- // for GPIO39
- #define GPIO_GPBQSEL1_GPIO40_S 16
- #define GPIO_GPBQSEL1_GPIO40_M 0x30000 // Select input qualification type
- // for GPIO40
- #define GPIO_GPBQSEL1_GPIO41_S 18
- #define GPIO_GPBQSEL1_GPIO41_M 0xC0000 // Select input qualification type
- // for GPIO41
- #define GPIO_GPBQSEL1_GPIO42_S 20
- #define GPIO_GPBQSEL1_GPIO42_M 0x300000 // Select input qualification type
- // for GPIO42
- #define GPIO_GPBQSEL1_GPIO43_S 22
- #define GPIO_GPBQSEL1_GPIO43_M 0xC00000 // Select input qualification type
- // for GPIO43
- #define GPIO_GPBQSEL1_GPIO44_S 24
- #define GPIO_GPBQSEL1_GPIO44_M 0x3000000 // Select input qualification type
- // for GPIO44
- #define GPIO_GPBQSEL1_GPIO45_S 26
- #define GPIO_GPBQSEL1_GPIO45_M 0xC000000 // Select input qualification type
- // for GPIO45
- #define GPIO_GPBQSEL1_GPIO46_S 28
- #define GPIO_GPBQSEL1_GPIO46_M 0x30000000 // Select input qualification type
- // for GPIO46
- #define GPIO_GPBQSEL1_GPIO47_S 30
- #define GPIO_GPBQSEL1_GPIO47_M 0xC0000000 // Select input qualification type
- // for GPIO47
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBQSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPBQSEL2_GPIO48_S 0
- #define GPIO_GPBQSEL2_GPIO48_M 0x3 // Select input qualification type
- // for GPIO48
- #define GPIO_GPBQSEL2_GPIO49_S 2
- #define GPIO_GPBQSEL2_GPIO49_M 0xC // Select input qualification type
- // for GPIO49
- #define GPIO_GPBQSEL2_GPIO50_S 4
- #define GPIO_GPBQSEL2_GPIO50_M 0x30 // Select input qualification type
- // for GPIO50
- #define GPIO_GPBQSEL2_GPIO51_S 6
- #define GPIO_GPBQSEL2_GPIO51_M 0xC0 // Select input qualification type
- // for GPIO51
- #define GPIO_GPBQSEL2_GPIO52_S 8
- #define GPIO_GPBQSEL2_GPIO52_M 0x300 // Select input qualification type
- // for GPIO52
- #define GPIO_GPBQSEL2_GPIO53_S 10
- #define GPIO_GPBQSEL2_GPIO53_M 0xC00 // Select input qualification type
- // for GPIO53
- #define GPIO_GPBQSEL2_GPIO54_S 12
- #define GPIO_GPBQSEL2_GPIO54_M 0x3000 // Select input qualification type
- // for GPIO54
- #define GPIO_GPBQSEL2_GPIO55_S 14
- #define GPIO_GPBQSEL2_GPIO55_M 0xC000 // Select input qualification type
- // for GPIO55
- #define GPIO_GPBQSEL2_GPIO56_S 16
- #define GPIO_GPBQSEL2_GPIO56_M 0x30000 // Select input qualification type
- // for GPIO56
- #define GPIO_GPBQSEL2_GPIO57_S 18
- #define GPIO_GPBQSEL2_GPIO57_M 0xC0000 // Select input qualification type
- // for GPIO57
- #define GPIO_GPBQSEL2_GPIO58_S 20
- #define GPIO_GPBQSEL2_GPIO58_M 0x300000 // Select input qualification type
- // for GPIO58
- #define GPIO_GPBQSEL2_GPIO59_S 22
- #define GPIO_GPBQSEL2_GPIO59_M 0xC00000 // Select input qualification type
- // for GPIO59
- #define GPIO_GPBQSEL2_GPIO60_S 24
- #define GPIO_GPBQSEL2_GPIO60_M 0x3000000 // Select input qualification type
- // for GPIO60
- #define GPIO_GPBQSEL2_GPIO61_S 26
- #define GPIO_GPBQSEL2_GPIO61_M 0xC000000 // Select input qualification type
- // for GPIO61
- #define GPIO_GPBQSEL2_GPIO62_S 28
- #define GPIO_GPBQSEL2_GPIO62_M 0x30000000 // Select input qualification type
- // for GPIO62
- #define GPIO_GPBQSEL2_GPIO63_S 30
- #define GPIO_GPBQSEL2_GPIO63_M 0xC0000000 // Select input qualification type
- // for GPIO63
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPBMUX1_GPIO32_S 0
- #define GPIO_GPBMUX1_GPIO32_M 0x3 // Defines pin-muxing selection
- // for GPIO32
- #define GPIO_GPBMUX1_GPIO33_S 2
- #define GPIO_GPBMUX1_GPIO33_M 0xC // Defines pin-muxing selection
- // for GPIO33
- #define GPIO_GPBMUX1_GPIO34_S 4
- #define GPIO_GPBMUX1_GPIO34_M 0x30 // Defines pin-muxing selection
- // for GPIO34
- #define GPIO_GPBMUX1_GPIO35_S 6
- #define GPIO_GPBMUX1_GPIO35_M 0xC0 // Defines pin-muxing selection
- // for GPIO35
- #define GPIO_GPBMUX1_GPIO36_S 8
- #define GPIO_GPBMUX1_GPIO36_M 0x300 // Defines pin-muxing selection
- // for GPIO36
- #define GPIO_GPBMUX1_GPIO37_S 10
- #define GPIO_GPBMUX1_GPIO37_M 0xC00 // Defines pin-muxing selection
- // for GPIO37
- #define GPIO_GPBMUX1_GPIO38_S 12
- #define GPIO_GPBMUX1_GPIO38_M 0x3000 // Defines pin-muxing selection
- // for GPIO38
- #define GPIO_GPBMUX1_GPIO39_S 14
- #define GPIO_GPBMUX1_GPIO39_M 0xC000 // Defines pin-muxing selection
- // for GPIO39
- #define GPIO_GPBMUX1_GPIO40_S 16
- #define GPIO_GPBMUX1_GPIO40_M 0x30000 // Defines pin-muxing selection
- // for GPIO40
- #define GPIO_GPBMUX1_GPIO41_S 18
- #define GPIO_GPBMUX1_GPIO41_M 0xC0000 // Defines pin-muxing selection
- // for GPIO41
- #define GPIO_GPBMUX1_GPIO42_S 20
- #define GPIO_GPBMUX1_GPIO42_M 0x300000 // Defines pin-muxing selection
- // for GPIO42
- #define GPIO_GPBMUX1_GPIO43_S 22
- #define GPIO_GPBMUX1_GPIO43_M 0xC00000 // Defines pin-muxing selection
- // for GPIO43
- #define GPIO_GPBMUX1_GPIO44_S 24
- #define GPIO_GPBMUX1_GPIO44_M 0x3000000 // Defines pin-muxing selection
- // for GPIO44
- #define GPIO_GPBMUX1_GPIO45_S 26
- #define GPIO_GPBMUX1_GPIO45_M 0xC000000 // Defines pin-muxing selection
- // for GPIO45
- #define GPIO_GPBMUX1_GPIO46_S 28
- #define GPIO_GPBMUX1_GPIO46_M 0x30000000 // Defines pin-muxing selection
- // for GPIO46
- #define GPIO_GPBMUX1_GPIO47_S 30
- #define GPIO_GPBMUX1_GPIO47_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO47
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPBMUX2_GPIO48_S 0
- #define GPIO_GPBMUX2_GPIO48_M 0x3 // Defines pin-muxing selection
- // for GPIO48
- #define GPIO_GPBMUX2_GPIO49_S 2
- #define GPIO_GPBMUX2_GPIO49_M 0xC // Defines pin-muxing selection
- // for GPIO49
- #define GPIO_GPBMUX2_GPIO50_S 4
- #define GPIO_GPBMUX2_GPIO50_M 0x30 // Defines pin-muxing selection
- // for GPIO50
- #define GPIO_GPBMUX2_GPIO51_S 6
- #define GPIO_GPBMUX2_GPIO51_M 0xC0 // Defines pin-muxing selection
- // for GPIO51
- #define GPIO_GPBMUX2_GPIO52_S 8
- #define GPIO_GPBMUX2_GPIO52_M 0x300 // Defines pin-muxing selection
- // for GPIO52
- #define GPIO_GPBMUX2_GPIO53_S 10
- #define GPIO_GPBMUX2_GPIO53_M 0xC00 // Defines pin-muxing selection
- // for GPIO53
- #define GPIO_GPBMUX2_GPIO54_S 12
- #define GPIO_GPBMUX2_GPIO54_M 0x3000 // Defines pin-muxing selection
- // for GPIO54
- #define GPIO_GPBMUX2_GPIO55_S 14
- #define GPIO_GPBMUX2_GPIO55_M 0xC000 // Defines pin-muxing selection
- // for GPIO55
- #define GPIO_GPBMUX2_GPIO56_S 16
- #define GPIO_GPBMUX2_GPIO56_M 0x30000 // Defines pin-muxing selection
- // for GPIO56
- #define GPIO_GPBMUX2_GPIO57_S 18
- #define GPIO_GPBMUX2_GPIO57_M 0xC0000 // Defines pin-muxing selection
- // for GPIO57
- #define GPIO_GPBMUX2_GPIO58_S 20
- #define GPIO_GPBMUX2_GPIO58_M 0x300000 // Defines pin-muxing selection
- // for GPIO58
- #define GPIO_GPBMUX2_GPIO59_S 22
- #define GPIO_GPBMUX2_GPIO59_M 0xC00000 // Defines pin-muxing selection
- // for GPIO59
- #define GPIO_GPBMUX2_GPIO60_S 24
- #define GPIO_GPBMUX2_GPIO60_M 0x3000000 // Defines pin-muxing selection
- // for GPIO60
- #define GPIO_GPBMUX2_GPIO61_S 26
- #define GPIO_GPBMUX2_GPIO61_M 0xC000000 // Defines pin-muxing selection
- // for GPIO61
- #define GPIO_GPBMUX2_GPIO62_S 28
- #define GPIO_GPBMUX2_GPIO62_M 0x30000000 // Defines pin-muxing selection
- // for GPIO62
- #define GPIO_GPBMUX2_GPIO63_S 30
- #define GPIO_GPBMUX2_GPIO63_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO63
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBDIR register
- //
- //*****************************************************************************
- #define GPIO_GPBDIR_GPIO32 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO33 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO34 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO35 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO36 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO37 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO38 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO39 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO40 0x100 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO41 0x200 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO42 0x400 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO43 0x800 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO44 0x1000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO45 0x2000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO46 0x4000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO47 0x8000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO48 0x10000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO49 0x20000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO50 0x40000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO51 0x80000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO52 0x100000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO53 0x200000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO54 0x400000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO55 0x800000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO56 0x1000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO57 0x2000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO58 0x4000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO59 0x8000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO60 0x10000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO61 0x20000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO62 0x40000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPBDIR_GPIO63 0x80000000 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBPUD register
- //
- //*****************************************************************************
- #define GPIO_GPBPUD_GPIO32 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO33 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO34 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO35 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO36 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO37 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO38 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO39 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO40 0x100 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO41 0x200 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO42 0x400 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO43 0x800 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO44 0x1000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO45 0x2000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO46 0x4000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO47 0x8000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO48 0x10000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO49 0x20000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO50 0x40000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO51 0x80000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO52 0x100000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO53 0x200000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO54 0x400000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO55 0x800000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO56 0x1000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO57 0x2000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO58 0x4000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO59 0x8000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO60 0x10000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO61 0x20000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO62 0x40000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPBPUD_GPIO63 0x80000000 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBINV register
- //
- //*****************************************************************************
- #define GPIO_GPBINV_GPIO32 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO33 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO34 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO35 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO36 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO37 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO38 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO39 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO40 0x100 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO41 0x200 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO42 0x400 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO43 0x800 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO44 0x1000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO45 0x2000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO46 0x4000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO47 0x8000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO48 0x10000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO49 0x20000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO50 0x40000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO51 0x80000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO52 0x100000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO53 0x200000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO54 0x400000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO55 0x800000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO56 0x1000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO57 0x2000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO58 0x4000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO59 0x8000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO60 0x10000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO61 0x20000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO62 0x40000000 // Input inversion control for
- // this pin
- #define GPIO_GPBINV_GPIO63 0x80000000 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBODR register
- //
- //*****************************************************************************
- #define GPIO_GPBODR_GPIO32 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO33 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO34 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO35 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO36 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO37 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO38 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO39 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO40 0x100 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO41 0x200 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO42 0x400 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO43 0x800 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO44 0x1000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO45 0x2000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO46 0x4000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO47 0x8000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO48 0x10000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO49 0x20000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO50 0x40000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO51 0x80000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO52 0x100000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO53 0x200000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO54 0x400000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO55 0x800000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO56 0x1000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO57 0x2000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO58 0x4000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO59 0x8000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO60 0x10000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO61 0x20000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO62 0x40000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPBODR_GPIO63 0x80000000 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBAMSEL register
- //
- //*****************************************************************************
- #define GPIO_GPBAMSEL_GPIO42 0x400 // Analog Mode select for this pin
- #define GPIO_GPBAMSEL_GPIO43 0x800 // Analog Mode select for this pin
- #define GPIO_GPBAMSEL_GPIO46 0x4000 // Analog Mode select for this pin
- #define GPIO_GPBAMSEL_GPIO47 0x8000 // Analog Mode select for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPBGMUX1_GPIO32_S 0
- #define GPIO_GPBGMUX1_GPIO32_M 0x3 // Defines pin-muxing selection
- // for GPIO32
- #define GPIO_GPBGMUX1_GPIO33_S 2
- #define GPIO_GPBGMUX1_GPIO33_M 0xC // Defines pin-muxing selection
- // for GPIO33
- #define GPIO_GPBGMUX1_GPIO34_S 4
- #define GPIO_GPBGMUX1_GPIO34_M 0x30 // Defines pin-muxing selection
- // for GPIO34
- #define GPIO_GPBGMUX1_GPIO35_S 6
- #define GPIO_GPBGMUX1_GPIO35_M 0xC0 // Defines pin-muxing selection
- // for GPIO35
- #define GPIO_GPBGMUX1_GPIO36_S 8
- #define GPIO_GPBGMUX1_GPIO36_M 0x300 // Defines pin-muxing selection
- // for GPIO36
- #define GPIO_GPBGMUX1_GPIO37_S 10
- #define GPIO_GPBGMUX1_GPIO37_M 0xC00 // Defines pin-muxing selection
- // for GPIO37
- #define GPIO_GPBGMUX1_GPIO38_S 12
- #define GPIO_GPBGMUX1_GPIO38_M 0x3000 // Defines pin-muxing selection
- // for GPIO38
- #define GPIO_GPBGMUX1_GPIO39_S 14
- #define GPIO_GPBGMUX1_GPIO39_M 0xC000 // Defines pin-muxing selection
- // for GPIO39
- #define GPIO_GPBGMUX1_GPIO40_S 16
- #define GPIO_GPBGMUX1_GPIO40_M 0x30000 // Defines pin-muxing selection
- // for GPIO40
- #define GPIO_GPBGMUX1_GPIO41_S 18
- #define GPIO_GPBGMUX1_GPIO41_M 0xC0000 // Defines pin-muxing selection
- // for GPIO41
- #define GPIO_GPBGMUX1_GPIO42_S 20
- #define GPIO_GPBGMUX1_GPIO42_M 0x300000 // Defines pin-muxing selection
- // for GPIO42
- #define GPIO_GPBGMUX1_GPIO43_S 22
- #define GPIO_GPBGMUX1_GPIO43_M 0xC00000 // Defines pin-muxing selection
- // for GPIO43
- #define GPIO_GPBGMUX1_GPIO44_S 24
- #define GPIO_GPBGMUX1_GPIO44_M 0x3000000 // Defines pin-muxing selection
- // for GPIO44
- #define GPIO_GPBGMUX1_GPIO45_S 26
- #define GPIO_GPBGMUX1_GPIO45_M 0xC000000 // Defines pin-muxing selection
- // for GPIO45
- #define GPIO_GPBGMUX1_GPIO46_S 28
- #define GPIO_GPBGMUX1_GPIO46_M 0x30000000 // Defines pin-muxing selection
- // for GPIO46
- #define GPIO_GPBGMUX1_GPIO47_S 30
- #define GPIO_GPBGMUX1_GPIO47_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO47
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBGMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPBGMUX2_GPIO48_S 0
- #define GPIO_GPBGMUX2_GPIO48_M 0x3 // Defines pin-muxing selection
- // for GPIO48
- #define GPIO_GPBGMUX2_GPIO49_S 2
- #define GPIO_GPBGMUX2_GPIO49_M 0xC // Defines pin-muxing selection
- // for GPIO49
- #define GPIO_GPBGMUX2_GPIO50_S 4
- #define GPIO_GPBGMUX2_GPIO50_M 0x30 // Defines pin-muxing selection
- // for GPIO50
- #define GPIO_GPBGMUX2_GPIO51_S 6
- #define GPIO_GPBGMUX2_GPIO51_M 0xC0 // Defines pin-muxing selection
- // for GPIO51
- #define GPIO_GPBGMUX2_GPIO52_S 8
- #define GPIO_GPBGMUX2_GPIO52_M 0x300 // Defines pin-muxing selection
- // for GPIO52
- #define GPIO_GPBGMUX2_GPIO53_S 10
- #define GPIO_GPBGMUX2_GPIO53_M 0xC00 // Defines pin-muxing selection
- // for GPIO53
- #define GPIO_GPBGMUX2_GPIO54_S 12
- #define GPIO_GPBGMUX2_GPIO54_M 0x3000 // Defines pin-muxing selection
- // for GPIO54
- #define GPIO_GPBGMUX2_GPIO55_S 14
- #define GPIO_GPBGMUX2_GPIO55_M 0xC000 // Defines pin-muxing selection
- // for GPIO55
- #define GPIO_GPBGMUX2_GPIO56_S 16
- #define GPIO_GPBGMUX2_GPIO56_M 0x30000 // Defines pin-muxing selection
- // for GPIO56
- #define GPIO_GPBGMUX2_GPIO57_S 18
- #define GPIO_GPBGMUX2_GPIO57_M 0xC0000 // Defines pin-muxing selection
- // for GPIO57
- #define GPIO_GPBGMUX2_GPIO58_S 20
- #define GPIO_GPBGMUX2_GPIO58_M 0x300000 // Defines pin-muxing selection
- // for GPIO58
- #define GPIO_GPBGMUX2_GPIO59_S 22
- #define GPIO_GPBGMUX2_GPIO59_M 0xC00000 // Defines pin-muxing selection
- // for GPIO59
- #define GPIO_GPBGMUX2_GPIO60_S 24
- #define GPIO_GPBGMUX2_GPIO60_M 0x3000000 // Defines pin-muxing selection
- // for GPIO60
- #define GPIO_GPBGMUX2_GPIO61_S 26
- #define GPIO_GPBGMUX2_GPIO61_M 0xC000000 // Defines pin-muxing selection
- // for GPIO61
- #define GPIO_GPBGMUX2_GPIO62_S 28
- #define GPIO_GPBGMUX2_GPIO62_M 0x30000000 // Defines pin-muxing selection
- // for GPIO62
- #define GPIO_GPBGMUX2_GPIO63_S 30
- #define GPIO_GPBGMUX2_GPIO63_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO63
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPBCSEL1_GPIO32_S 0
- #define GPIO_GPBCSEL1_GPIO32_M 0xF // GPIO32 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO33_S 4
- #define GPIO_GPBCSEL1_GPIO33_M 0xF0 // GPIO33 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO34_S 8
- #define GPIO_GPBCSEL1_GPIO34_M 0xF00 // GPIO34 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO35_S 12
- #define GPIO_GPBCSEL1_GPIO35_M 0xF000 // GPIO35 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO36_S 16
- #define GPIO_GPBCSEL1_GPIO36_M 0xF0000 // GPIO36 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO37_S 20
- #define GPIO_GPBCSEL1_GPIO37_M 0xF00000 // GPIO37 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO38_S 24
- #define GPIO_GPBCSEL1_GPIO38_M 0xF000000 // GPIO38 Master CPU Select
- #define GPIO_GPBCSEL1_GPIO39_S 28
- #define GPIO_GPBCSEL1_GPIO39_M 0xF0000000 // GPIO39 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPBCSEL2_GPIO40_S 0
- #define GPIO_GPBCSEL2_GPIO40_M 0xF // GPIO40 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO41_S 4
- #define GPIO_GPBCSEL2_GPIO41_M 0xF0 // GPIO41 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO42_S 8
- #define GPIO_GPBCSEL2_GPIO42_M 0xF00 // GPIO42 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO43_S 12
- #define GPIO_GPBCSEL2_GPIO43_M 0xF000 // GPIO43 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO44_S 16
- #define GPIO_GPBCSEL2_GPIO44_M 0xF0000 // GPIO44 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO45_S 20
- #define GPIO_GPBCSEL2_GPIO45_M 0xF00000 // GPIO45 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO46_S 24
- #define GPIO_GPBCSEL2_GPIO46_M 0xF000000 // GPIO46 Master CPU Select
- #define GPIO_GPBCSEL2_GPIO47_S 28
- #define GPIO_GPBCSEL2_GPIO47_M 0xF0000000 // GPIO47 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCSEL3 register
- //
- //*****************************************************************************
- #define GPIO_GPBCSEL3_GPIO48_S 0
- #define GPIO_GPBCSEL3_GPIO48_M 0xF // GPIO48 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO49_S 4
- #define GPIO_GPBCSEL3_GPIO49_M 0xF0 // GPIO49 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO50_S 8
- #define GPIO_GPBCSEL3_GPIO50_M 0xF00 // GPIO50 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO51_S 12
- #define GPIO_GPBCSEL3_GPIO51_M 0xF000 // GPIO51 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO52_S 16
- #define GPIO_GPBCSEL3_GPIO52_M 0xF0000 // GPIO52 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO53_S 20
- #define GPIO_GPBCSEL3_GPIO53_M 0xF00000 // GPIO53 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO54_S 24
- #define GPIO_GPBCSEL3_GPIO54_M 0xF000000 // GPIO54 Master CPU Select
- #define GPIO_GPBCSEL3_GPIO55_S 28
- #define GPIO_GPBCSEL3_GPIO55_M 0xF0000000 // GPIO55 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCSEL4 register
- //
- //*****************************************************************************
- #define GPIO_GPBCSEL4_GPIO56_S 0
- #define GPIO_GPBCSEL4_GPIO56_M 0xF // GPIO56 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO57_S 4
- #define GPIO_GPBCSEL4_GPIO57_M 0xF0 // GPIO57 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO58_S 8
- #define GPIO_GPBCSEL4_GPIO58_M 0xF00 // GPIO58 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO59_S 12
- #define GPIO_GPBCSEL4_GPIO59_M 0xF000 // GPIO59 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO60_S 16
- #define GPIO_GPBCSEL4_GPIO60_M 0xF0000 // GPIO60 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO61_S 20
- #define GPIO_GPBCSEL4_GPIO61_M 0xF00000 // GPIO61 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO62_S 24
- #define GPIO_GPBCSEL4_GPIO62_M 0xF000000 // GPIO62 Master CPU Select
- #define GPIO_GPBCSEL4_GPIO63_S 28
- #define GPIO_GPBCSEL4_GPIO63_M 0xF0000000 // GPIO63 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBLOCK register
- //
- //*****************************************************************************
- #define GPIO_GPBLOCK_GPIO32 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO33 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO34 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO35 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO36 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO37 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO38 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO39 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO40 0x100 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO41 0x200 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO42 0x400 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO43 0x800 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO44 0x1000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO45 0x2000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO46 0x4000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO47 0x8000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO48 0x10000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO49 0x20000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO50 0x40000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO51 0x80000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO52 0x100000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO53 0x200000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO54 0x400000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO55 0x800000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO56 0x1000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO57 0x2000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO58 0x4000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO59 0x8000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO60 0x10000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO61 0x20000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO62 0x40000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPBLOCK_GPIO63 0x80000000 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCR register
- //
- //*****************************************************************************
- #define GPIO_GPBCR_GPIO32 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO33 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO34 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO35 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO36 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO37 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO38 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO39 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO40 0x100 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO41 0x200 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO42 0x400 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO43 0x800 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO44 0x1000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO45 0x2000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO46 0x4000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO47 0x8000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO48 0x10000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO49 0x20000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO50 0x40000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO51 0x80000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO52 0x100000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO53 0x200000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO54 0x400000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO55 0x800000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO56 0x1000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO57 0x2000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO58 0x4000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO59 0x8000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO60 0x10000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO61 0x20000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO62 0x40000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPBCR_GPIO63 0x80000000 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCTRL register
- //
- //*****************************************************************************
- #define GPIO_GPCCTRL_QUALPRD0_S 0
- #define GPIO_GPCCTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO64 to GPIO71
- #define GPIO_GPCCTRL_QUALPRD1_S 8
- #define GPIO_GPCCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO72 to GPIO79
- #define GPIO_GPCCTRL_QUALPRD2_S 16
- #define GPIO_GPCCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
- // for GPIO80 to GPIO87
- #define GPIO_GPCCTRL_QUALPRD3_S 24
- #define GPIO_GPCCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
- // for GPIO88 to GPIO95
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPCQSEL1_GPIO64_S 0
- #define GPIO_GPCQSEL1_GPIO64_M 0x3 // Select input qualification type
- // for GPIO64
- #define GPIO_GPCQSEL1_GPIO65_S 2
- #define GPIO_GPCQSEL1_GPIO65_M 0xC // Select input qualification type
- // for GPIO65
- #define GPIO_GPCQSEL1_GPIO66_S 4
- #define GPIO_GPCQSEL1_GPIO66_M 0x30 // Select input qualification type
- // for GPIO66
- #define GPIO_GPCQSEL1_GPIO67_S 6
- #define GPIO_GPCQSEL1_GPIO67_M 0xC0 // Select input qualification type
- // for GPIO67
- #define GPIO_GPCQSEL1_GPIO68_S 8
- #define GPIO_GPCQSEL1_GPIO68_M 0x300 // Select input qualification type
- // for GPIO68
- #define GPIO_GPCQSEL1_GPIO69_S 10
- #define GPIO_GPCQSEL1_GPIO69_M 0xC00 // Select input qualification type
- // for GPIO69
- #define GPIO_GPCQSEL1_GPIO70_S 12
- #define GPIO_GPCQSEL1_GPIO70_M 0x3000 // Select input qualification type
- // for GPIO70
- #define GPIO_GPCQSEL1_GPIO71_S 14
- #define GPIO_GPCQSEL1_GPIO71_M 0xC000 // Select input qualification type
- // for GPIO71
- #define GPIO_GPCQSEL1_GPIO72_S 16
- #define GPIO_GPCQSEL1_GPIO72_M 0x30000 // Select input qualification type
- // for GPIO72
- #define GPIO_GPCQSEL1_GPIO73_S 18
- #define GPIO_GPCQSEL1_GPIO73_M 0xC0000 // Select input qualification type
- // for GPIO73
- #define GPIO_GPCQSEL1_GPIO74_S 20
- #define GPIO_GPCQSEL1_GPIO74_M 0x300000 // Select input qualification type
- // for GPIO74
- #define GPIO_GPCQSEL1_GPIO75_S 22
- #define GPIO_GPCQSEL1_GPIO75_M 0xC00000 // Select input qualification type
- // for GPIO75
- #define GPIO_GPCQSEL1_GPIO76_S 24
- #define GPIO_GPCQSEL1_GPIO76_M 0x3000000 // Select input qualification type
- // for GPIO76
- #define GPIO_GPCQSEL1_GPIO77_S 26
- #define GPIO_GPCQSEL1_GPIO77_M 0xC000000 // Select input qualification type
- // for GPIO77
- #define GPIO_GPCQSEL1_GPIO78_S 28
- #define GPIO_GPCQSEL1_GPIO78_M 0x30000000 // Select input qualification type
- // for GPIO78
- #define GPIO_GPCQSEL1_GPIO79_S 30
- #define GPIO_GPCQSEL1_GPIO79_M 0xC0000000 // Select input qualification type
- // for GPIO79
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCQSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPCQSEL2_GPIO80_S 0
- #define GPIO_GPCQSEL2_GPIO80_M 0x3 // Select input qualification type
- // for GPIO80
- #define GPIO_GPCQSEL2_GPIO81_S 2
- #define GPIO_GPCQSEL2_GPIO81_M 0xC // Select input qualification type
- // for GPIO81
- #define GPIO_GPCQSEL2_GPIO82_S 4
- #define GPIO_GPCQSEL2_GPIO82_M 0x30 // Select input qualification type
- // for GPIO82
- #define GPIO_GPCQSEL2_GPIO83_S 6
- #define GPIO_GPCQSEL2_GPIO83_M 0xC0 // Select input qualification type
- // for GPIO83
- #define GPIO_GPCQSEL2_GPIO84_S 8
- #define GPIO_GPCQSEL2_GPIO84_M 0x300 // Select input qualification type
- // for GPIO84
- #define GPIO_GPCQSEL2_GPIO85_S 10
- #define GPIO_GPCQSEL2_GPIO85_M 0xC00 // Select input qualification type
- // for GPIO85
- #define GPIO_GPCQSEL2_GPIO86_S 12
- #define GPIO_GPCQSEL2_GPIO86_M 0x3000 // Select input qualification type
- // for GPIO86
- #define GPIO_GPCQSEL2_GPIO87_S 14
- #define GPIO_GPCQSEL2_GPIO87_M 0xC000 // Select input qualification type
- // for GPIO87
- #define GPIO_GPCQSEL2_GPIO88_S 16
- #define GPIO_GPCQSEL2_GPIO88_M 0x30000 // Select input qualification type
- // for GPIO88
- #define GPIO_GPCQSEL2_GPIO89_S 18
- #define GPIO_GPCQSEL2_GPIO89_M 0xC0000 // Select input qualification type
- // for GPIO89
- #define GPIO_GPCQSEL2_GPIO90_S 20
- #define GPIO_GPCQSEL2_GPIO90_M 0x300000 // Select input qualification type
- // for GPIO90
- #define GPIO_GPCQSEL2_GPIO91_S 22
- #define GPIO_GPCQSEL2_GPIO91_M 0xC00000 // Select input qualification type
- // for GPIO91
- #define GPIO_GPCQSEL2_GPIO92_S 24
- #define GPIO_GPCQSEL2_GPIO92_M 0x3000000 // Select input qualification type
- // for GPIO92
- #define GPIO_GPCQSEL2_GPIO93_S 26
- #define GPIO_GPCQSEL2_GPIO93_M 0xC000000 // Select input qualification type
- // for GPIO93
- #define GPIO_GPCQSEL2_GPIO94_S 28
- #define GPIO_GPCQSEL2_GPIO94_M 0x30000000 // Select input qualification type
- // for GPIO94
- #define GPIO_GPCQSEL2_GPIO95_S 30
- #define GPIO_GPCQSEL2_GPIO95_M 0xC0000000 // Select input qualification type
- // for GPIO95
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPCMUX1_GPIO64_S 0
- #define GPIO_GPCMUX1_GPIO64_M 0x3 // Defines pin-muxing selection
- // for GPIO64
- #define GPIO_GPCMUX1_GPIO65_S 2
- #define GPIO_GPCMUX1_GPIO65_M 0xC // Defines pin-muxing selection
- // for GPIO65
- #define GPIO_GPCMUX1_GPIO66_S 4
- #define GPIO_GPCMUX1_GPIO66_M 0x30 // Defines pin-muxing selection
- // for GPIO66
- #define GPIO_GPCMUX1_GPIO67_S 6
- #define GPIO_GPCMUX1_GPIO67_M 0xC0 // Defines pin-muxing selection
- // for GPIO67
- #define GPIO_GPCMUX1_GPIO68_S 8
- #define GPIO_GPCMUX1_GPIO68_M 0x300 // Defines pin-muxing selection
- // for GPIO68
- #define GPIO_GPCMUX1_GPIO69_S 10
- #define GPIO_GPCMUX1_GPIO69_M 0xC00 // Defines pin-muxing selection
- // for GPIO69
- #define GPIO_GPCMUX1_GPIO70_S 12
- #define GPIO_GPCMUX1_GPIO70_M 0x3000 // Defines pin-muxing selection
- // for GPIO70
- #define GPIO_GPCMUX1_GPIO71_S 14
- #define GPIO_GPCMUX1_GPIO71_M 0xC000 // Defines pin-muxing selection
- // for GPIO71
- #define GPIO_GPCMUX1_GPIO72_S 16
- #define GPIO_GPCMUX1_GPIO72_M 0x30000 // Defines pin-muxing selection
- // for GPIO72
- #define GPIO_GPCMUX1_GPIO73_S 18
- #define GPIO_GPCMUX1_GPIO73_M 0xC0000 // Defines pin-muxing selection
- // for GPIO73
- #define GPIO_GPCMUX1_GPIO74_S 20
- #define GPIO_GPCMUX1_GPIO74_M 0x300000 // Defines pin-muxing selection
- // for GPIO74
- #define GPIO_GPCMUX1_GPIO75_S 22
- #define GPIO_GPCMUX1_GPIO75_M 0xC00000 // Defines pin-muxing selection
- // for GPIO75
- #define GPIO_GPCMUX1_GPIO76_S 24
- #define GPIO_GPCMUX1_GPIO76_M 0x3000000 // Defines pin-muxing selection
- // for GPIO76
- #define GPIO_GPCMUX1_GPIO77_S 26
- #define GPIO_GPCMUX1_GPIO77_M 0xC000000 // Defines pin-muxing selection
- // for GPIO77
- #define GPIO_GPCMUX1_GPIO78_S 28
- #define GPIO_GPCMUX1_GPIO78_M 0x30000000 // Defines pin-muxing selection
- // for GPIO78
- #define GPIO_GPCMUX1_GPIO79_S 30
- #define GPIO_GPCMUX1_GPIO79_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO79
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPCMUX2_GPIO80_S 0
- #define GPIO_GPCMUX2_GPIO80_M 0x3 // Defines pin-muxing selection
- // for GPIO80
- #define GPIO_GPCMUX2_GPIO81_S 2
- #define GPIO_GPCMUX2_GPIO81_M 0xC // Defines pin-muxing selection
- // for GPIO81
- #define GPIO_GPCMUX2_GPIO82_S 4
- #define GPIO_GPCMUX2_GPIO82_M 0x30 // Defines pin-muxing selection
- // for GPIO82
- #define GPIO_GPCMUX2_GPIO83_S 6
- #define GPIO_GPCMUX2_GPIO83_M 0xC0 // Defines pin-muxing selection
- // for GPIO83
- #define GPIO_GPCMUX2_GPIO84_S 8
- #define GPIO_GPCMUX2_GPIO84_M 0x300 // Defines pin-muxing selection
- // for GPIO84
- #define GPIO_GPCMUX2_GPIO85_S 10
- #define GPIO_GPCMUX2_GPIO85_M 0xC00 // Defines pin-muxing selection
- // for GPIO85
- #define GPIO_GPCMUX2_GPIO86_S 12
- #define GPIO_GPCMUX2_GPIO86_M 0x3000 // Defines pin-muxing selection
- // for GPIO86
- #define GPIO_GPCMUX2_GPIO87_S 14
- #define GPIO_GPCMUX2_GPIO87_M 0xC000 // Defines pin-muxing selection
- // for GPIO87
- #define GPIO_GPCMUX2_GPIO88_S 16
- #define GPIO_GPCMUX2_GPIO88_M 0x30000 // Defines pin-muxing selection
- // for GPIO88
- #define GPIO_GPCMUX2_GPIO89_S 18
- #define GPIO_GPCMUX2_GPIO89_M 0xC0000 // Defines pin-muxing selection
- // for GPIO89
- #define GPIO_GPCMUX2_GPIO90_S 20
- #define GPIO_GPCMUX2_GPIO90_M 0x300000 // Defines pin-muxing selection
- // for GPIO90
- #define GPIO_GPCMUX2_GPIO91_S 22
- #define GPIO_GPCMUX2_GPIO91_M 0xC00000 // Defines pin-muxing selection
- // for GPIO91
- #define GPIO_GPCMUX2_GPIO92_S 24
- #define GPIO_GPCMUX2_GPIO92_M 0x3000000 // Defines pin-muxing selection
- // for GPIO92
- #define GPIO_GPCMUX2_GPIO93_S 26
- #define GPIO_GPCMUX2_GPIO93_M 0xC000000 // Defines pin-muxing selection
- // for GPIO93
- #define GPIO_GPCMUX2_GPIO94_S 28
- #define GPIO_GPCMUX2_GPIO94_M 0x30000000 // Defines pin-muxing selection
- // for GPIO94
- #define GPIO_GPCMUX2_GPIO95_S 30
- #define GPIO_GPCMUX2_GPIO95_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO95
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCDIR register
- //
- //*****************************************************************************
- #define GPIO_GPCDIR_GPIO64 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO65 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO66 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO67 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO68 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO69 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO70 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO71 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO72 0x100 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO73 0x200 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO74 0x400 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO75 0x800 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO76 0x1000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO77 0x2000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO78 0x4000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO79 0x8000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO80 0x10000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO81 0x20000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO82 0x40000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO83 0x80000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO84 0x100000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO85 0x200000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO86 0x400000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO87 0x800000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO88 0x1000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO89 0x2000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO90 0x4000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO91 0x8000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO92 0x10000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO93 0x20000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO94 0x40000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPCDIR_GPIO95 0x80000000 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCPUD register
- //
- //*****************************************************************************
- #define GPIO_GPCPUD_GPIO64 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO65 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO66 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO67 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO68 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO69 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO70 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO71 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO72 0x100 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO73 0x200 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO74 0x400 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO75 0x800 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO76 0x1000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO77 0x2000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO78 0x4000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO79 0x8000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO80 0x10000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO81 0x20000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO82 0x40000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO83 0x80000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO84 0x100000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO85 0x200000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO86 0x400000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO87 0x800000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO88 0x1000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO89 0x2000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO90 0x4000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO91 0x8000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO92 0x10000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO93 0x20000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO94 0x40000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPCPUD_GPIO95 0x80000000 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCINV register
- //
- //*****************************************************************************
- #define GPIO_GPCINV_GPIO64 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO65 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO66 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO67 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO68 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO69 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO70 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO71 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO72 0x100 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO73 0x200 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO74 0x400 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO75 0x800 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO76 0x1000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO77 0x2000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO78 0x4000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO79 0x8000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO80 0x10000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO81 0x20000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO82 0x40000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO83 0x80000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO84 0x100000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO85 0x200000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO86 0x400000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO87 0x800000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO88 0x1000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO89 0x2000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO90 0x4000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO91 0x8000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO92 0x10000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO93 0x20000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO94 0x40000000 // Input inversion control for
- // this pin
- #define GPIO_GPCINV_GPIO95 0x80000000 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCODR register
- //
- //*****************************************************************************
- #define GPIO_GPCODR_GPIO64 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO65 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO66 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO67 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO68 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO69 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO70 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO71 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO72 0x100 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO73 0x200 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO74 0x400 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO75 0x800 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO76 0x1000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO77 0x2000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO78 0x4000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO79 0x8000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO80 0x10000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO81 0x20000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO82 0x40000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO83 0x80000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO84 0x100000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO85 0x200000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO86 0x400000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO87 0x800000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO88 0x1000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO89 0x2000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO90 0x4000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO91 0x8000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO92 0x10000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO93 0x20000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO94 0x40000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPCODR_GPIO95 0x80000000 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPCGMUX1_GPIO64_S 0
- #define GPIO_GPCGMUX1_GPIO64_M 0x3 // Defines pin-muxing selection
- // for GPIO64
- #define GPIO_GPCGMUX1_GPIO65_S 2
- #define GPIO_GPCGMUX1_GPIO65_M 0xC // Defines pin-muxing selection
- // for GPIO65
- #define GPIO_GPCGMUX1_GPIO66_S 4
- #define GPIO_GPCGMUX1_GPIO66_M 0x30 // Defines pin-muxing selection
- // for GPIO66
- #define GPIO_GPCGMUX1_GPIO67_S 6
- #define GPIO_GPCGMUX1_GPIO67_M 0xC0 // Defines pin-muxing selection
- // for GPIO67
- #define GPIO_GPCGMUX1_GPIO68_S 8
- #define GPIO_GPCGMUX1_GPIO68_M 0x300 // Defines pin-muxing selection
- // for GPIO68
- #define GPIO_GPCGMUX1_GPIO69_S 10
- #define GPIO_GPCGMUX1_GPIO69_M 0xC00 // Defines pin-muxing selection
- // for GPIO69
- #define GPIO_GPCGMUX1_GPIO70_S 12
- #define GPIO_GPCGMUX1_GPIO70_M 0x3000 // Defines pin-muxing selection
- // for GPIO70
- #define GPIO_GPCGMUX1_GPIO71_S 14
- #define GPIO_GPCGMUX1_GPIO71_M 0xC000 // Defines pin-muxing selection
- // for GPIO71
- #define GPIO_GPCGMUX1_GPIO72_S 16
- #define GPIO_GPCGMUX1_GPIO72_M 0x30000 // Defines pin-muxing selection
- // for GPIO72
- #define GPIO_GPCGMUX1_GPIO73_S 18
- #define GPIO_GPCGMUX1_GPIO73_M 0xC0000 // Defines pin-muxing selection
- // for GPIO73
- #define GPIO_GPCGMUX1_GPIO74_S 20
- #define GPIO_GPCGMUX1_GPIO74_M 0x300000 // Defines pin-muxing selection
- // for GPIO74
- #define GPIO_GPCGMUX1_GPIO75_S 22
- #define GPIO_GPCGMUX1_GPIO75_M 0xC00000 // Defines pin-muxing selection
- // for GPIO75
- #define GPIO_GPCGMUX1_GPIO76_S 24
- #define GPIO_GPCGMUX1_GPIO76_M 0x3000000 // Defines pin-muxing selection
- // for GPIO76
- #define GPIO_GPCGMUX1_GPIO77_S 26
- #define GPIO_GPCGMUX1_GPIO77_M 0xC000000 // Defines pin-muxing selection
- // for GPIO77
- #define GPIO_GPCGMUX1_GPIO78_S 28
- #define GPIO_GPCGMUX1_GPIO78_M 0x30000000 // Defines pin-muxing selection
- // for GPIO78
- #define GPIO_GPCGMUX1_GPIO79_S 30
- #define GPIO_GPCGMUX1_GPIO79_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO79
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCGMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPCGMUX2_GPIO80_S 0
- #define GPIO_GPCGMUX2_GPIO80_M 0x3 // Defines pin-muxing selection
- // for GPIO80
- #define GPIO_GPCGMUX2_GPIO81_S 2
- #define GPIO_GPCGMUX2_GPIO81_M 0xC // Defines pin-muxing selection
- // for GPIO81
- #define GPIO_GPCGMUX2_GPIO82_S 4
- #define GPIO_GPCGMUX2_GPIO82_M 0x30 // Defines pin-muxing selection
- // for GPIO82
- #define GPIO_GPCGMUX2_GPIO83_S 6
- #define GPIO_GPCGMUX2_GPIO83_M 0xC0 // Defines pin-muxing selection
- // for GPIO83
- #define GPIO_GPCGMUX2_GPIO84_S 8
- #define GPIO_GPCGMUX2_GPIO84_M 0x300 // Defines pin-muxing selection
- // for GPIO84
- #define GPIO_GPCGMUX2_GPIO85_S 10
- #define GPIO_GPCGMUX2_GPIO85_M 0xC00 // Defines pin-muxing selection
- // for GPIO85
- #define GPIO_GPCGMUX2_GPIO86_S 12
- #define GPIO_GPCGMUX2_GPIO86_M 0x3000 // Defines pin-muxing selection
- // for GPIO86
- #define GPIO_GPCGMUX2_GPIO87_S 14
- #define GPIO_GPCGMUX2_GPIO87_M 0xC000 // Defines pin-muxing selection
- // for GPIO87
- #define GPIO_GPCGMUX2_GPIO88_S 16
- #define GPIO_GPCGMUX2_GPIO88_M 0x30000 // Defines pin-muxing selection
- // for GPIO88
- #define GPIO_GPCGMUX2_GPIO89_S 18
- #define GPIO_GPCGMUX2_GPIO89_M 0xC0000 // Defines pin-muxing selection
- // for GPIO89
- #define GPIO_GPCGMUX2_GPIO90_S 20
- #define GPIO_GPCGMUX2_GPIO90_M 0x300000 // Defines pin-muxing selection
- // for GPIO90
- #define GPIO_GPCGMUX2_GPIO91_S 22
- #define GPIO_GPCGMUX2_GPIO91_M 0xC00000 // Defines pin-muxing selection
- // for GPIO91
- #define GPIO_GPCGMUX2_GPIO92_S 24
- #define GPIO_GPCGMUX2_GPIO92_M 0x3000000 // Defines pin-muxing selection
- // for GPIO92
- #define GPIO_GPCGMUX2_GPIO93_S 26
- #define GPIO_GPCGMUX2_GPIO93_M 0xC000000 // Defines pin-muxing selection
- // for GPIO93
- #define GPIO_GPCGMUX2_GPIO94_S 28
- #define GPIO_GPCGMUX2_GPIO94_M 0x30000000 // Defines pin-muxing selection
- // for GPIO94
- #define GPIO_GPCGMUX2_GPIO95_S 30
- #define GPIO_GPCGMUX2_GPIO95_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO95
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPCCSEL1_GPIO64_S 0
- #define GPIO_GPCCSEL1_GPIO64_M 0xF // GPIO64 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO65_S 4
- #define GPIO_GPCCSEL1_GPIO65_M 0xF0 // GPIO65 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO66_S 8
- #define GPIO_GPCCSEL1_GPIO66_M 0xF00 // GPIO66 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO67_S 12
- #define GPIO_GPCCSEL1_GPIO67_M 0xF000 // GPIO67 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO68_S 16
- #define GPIO_GPCCSEL1_GPIO68_M 0xF0000 // GPIO68 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO69_S 20
- #define GPIO_GPCCSEL1_GPIO69_M 0xF00000 // GPIO69 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO70_S 24
- #define GPIO_GPCCSEL1_GPIO70_M 0xF000000 // GPIO70 Master CPU Select
- #define GPIO_GPCCSEL1_GPIO71_S 28
- #define GPIO_GPCCSEL1_GPIO71_M 0xF0000000 // GPIO71 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPCCSEL2_GPIO72_S 0
- #define GPIO_GPCCSEL2_GPIO72_M 0xF // GPIO72 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO73_S 4
- #define GPIO_GPCCSEL2_GPIO73_M 0xF0 // GPIO73 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO74_S 8
- #define GPIO_GPCCSEL2_GPIO74_M 0xF00 // GPIO74 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO75_S 12
- #define GPIO_GPCCSEL2_GPIO75_M 0xF000 // GPIO75 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO76_S 16
- #define GPIO_GPCCSEL2_GPIO76_M 0xF0000 // GPIO76 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO77_S 20
- #define GPIO_GPCCSEL2_GPIO77_M 0xF00000 // GPIO77 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO78_S 24
- #define GPIO_GPCCSEL2_GPIO78_M 0xF000000 // GPIO78 Master CPU Select
- #define GPIO_GPCCSEL2_GPIO79_S 28
- #define GPIO_GPCCSEL2_GPIO79_M 0xF0000000 // GPIO79 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCSEL3 register
- //
- //*****************************************************************************
- #define GPIO_GPCCSEL3_GPIO80_S 0
- #define GPIO_GPCCSEL3_GPIO80_M 0xF // GPIO80 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO81_S 4
- #define GPIO_GPCCSEL3_GPIO81_M 0xF0 // GPIO81 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO82_S 8
- #define GPIO_GPCCSEL3_GPIO82_M 0xF00 // GPIO82 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO83_S 12
- #define GPIO_GPCCSEL3_GPIO83_M 0xF000 // GPIO83 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO84_S 16
- #define GPIO_GPCCSEL3_GPIO84_M 0xF0000 // GPIO84 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO85_S 20
- #define GPIO_GPCCSEL3_GPIO85_M 0xF00000 // GPIO85 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO86_S 24
- #define GPIO_GPCCSEL3_GPIO86_M 0xF000000 // GPIO86 Master CPU Select
- #define GPIO_GPCCSEL3_GPIO87_S 28
- #define GPIO_GPCCSEL3_GPIO87_M 0xF0000000 // GPIO87 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCSEL4 register
- //
- //*****************************************************************************
- #define GPIO_GPCCSEL4_GPIO88_S 0
- #define GPIO_GPCCSEL4_GPIO88_M 0xF // GPIO88 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO89_S 4
- #define GPIO_GPCCSEL4_GPIO89_M 0xF0 // GPIO89 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO90_S 8
- #define GPIO_GPCCSEL4_GPIO90_M 0xF00 // GPIO90 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO91_S 12
- #define GPIO_GPCCSEL4_GPIO91_M 0xF000 // GPIO91 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO92_S 16
- #define GPIO_GPCCSEL4_GPIO92_M 0xF0000 // GPIO92 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO93_S 20
- #define GPIO_GPCCSEL4_GPIO93_M 0xF00000 // GPIO93 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO94_S 24
- #define GPIO_GPCCSEL4_GPIO94_M 0xF000000 // GPIO94 Master CPU Select
- #define GPIO_GPCCSEL4_GPIO95_S 28
- #define GPIO_GPCCSEL4_GPIO95_M 0xF0000000 // GPIO95 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCLOCK register
- //
- //*****************************************************************************
- #define GPIO_GPCLOCK_GPIO64 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO65 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO66 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO67 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO68 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO69 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO70 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO71 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO72 0x100 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO73 0x200 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO74 0x400 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO75 0x800 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO76 0x1000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO77 0x2000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO78 0x4000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO79 0x8000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO80 0x10000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO81 0x20000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO82 0x40000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO83 0x80000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO84 0x100000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO85 0x200000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO86 0x400000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO87 0x800000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO88 0x1000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO89 0x2000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO90 0x4000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO91 0x8000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO92 0x10000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO93 0x20000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO94 0x40000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPCLOCK_GPIO95 0x80000000 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCR register
- //
- //*****************************************************************************
- #define GPIO_GPCCR_GPIO64 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO65 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO66 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO67 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO68 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO69 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO70 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO71 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO72 0x100 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO73 0x200 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO74 0x400 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO75 0x800 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO76 0x1000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO77 0x2000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO78 0x4000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO79 0x8000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO80 0x10000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO81 0x20000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO82 0x40000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO83 0x80000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO84 0x100000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO85 0x200000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO86 0x400000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO87 0x800000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO88 0x1000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO89 0x2000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO90 0x4000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO91 0x8000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO92 0x10000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO93 0x20000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO94 0x40000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPCCR_GPIO95 0x80000000 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCTRL register
- //
- //*****************************************************************************
- #define GPIO_GPDCTRL_QUALPRD0_S 0
- #define GPIO_GPDCTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO96 to GPIO103
- #define GPIO_GPDCTRL_QUALPRD1_S 8
- #define GPIO_GPDCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO104 to GPIO111
- #define GPIO_GPDCTRL_QUALPRD2_S 16
- #define GPIO_GPDCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
- // for GPIO112 to GPIO119
- #define GPIO_GPDCTRL_QUALPRD3_S 24
- #define GPIO_GPDCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
- // for GPIO120 to GPIO127
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPDQSEL1_GPIO96_S 0
- #define GPIO_GPDQSEL1_GPIO96_M 0x3 // Select input qualification type
- // for GPIO96
- #define GPIO_GPDQSEL1_GPIO97_S 2
- #define GPIO_GPDQSEL1_GPIO97_M 0xC // Select input qualification type
- // for GPIO97
- #define GPIO_GPDQSEL1_GPIO98_S 4
- #define GPIO_GPDQSEL1_GPIO98_M 0x30 // Select input qualification type
- // for GPIO98
- #define GPIO_GPDQSEL1_GPIO99_S 6
- #define GPIO_GPDQSEL1_GPIO99_M 0xC0 // Select input qualification type
- // for GPIO99
- #define GPIO_GPDQSEL1_GPIO100_S 8
- #define GPIO_GPDQSEL1_GPIO100_M 0x300 // Select input qualification type
- // for GPIO100
- #define GPIO_GPDQSEL1_GPIO101_S 10
- #define GPIO_GPDQSEL1_GPIO101_M 0xC00 // Select input qualification type
- // for GPIO101
- #define GPIO_GPDQSEL1_GPIO102_S 12
- #define GPIO_GPDQSEL1_GPIO102_M 0x3000 // Select input qualification type
- // for GPIO102
- #define GPIO_GPDQSEL1_GPIO103_S 14
- #define GPIO_GPDQSEL1_GPIO103_M 0xC000 // Select input qualification type
- // for GPIO103
- #define GPIO_GPDQSEL1_GPIO104_S 16
- #define GPIO_GPDQSEL1_GPIO104_M 0x30000 // Select input qualification type
- // for GPIO104
- #define GPIO_GPDQSEL1_GPIO105_S 18
- #define GPIO_GPDQSEL1_GPIO105_M 0xC0000 // Select input qualification type
- // for GPIO105
- #define GPIO_GPDQSEL1_GPIO106_S 20
- #define GPIO_GPDQSEL1_GPIO106_M 0x300000 // Select input qualification type
- // for GPIO106
- #define GPIO_GPDQSEL1_GPIO107_S 22
- #define GPIO_GPDQSEL1_GPIO107_M 0xC00000 // Select input qualification type
- // for GPIO107
- #define GPIO_GPDQSEL1_GPIO108_S 24
- #define GPIO_GPDQSEL1_GPIO108_M 0x3000000 // Select input qualification type
- // for GPIO108
- #define GPIO_GPDQSEL1_GPIO109_S 26
- #define GPIO_GPDQSEL1_GPIO109_M 0xC000000 // Select input qualification type
- // for GPIO109
- #define GPIO_GPDQSEL1_GPIO110_S 28
- #define GPIO_GPDQSEL1_GPIO110_M 0x30000000 // Select input qualification type
- // for GPIO110
- #define GPIO_GPDQSEL1_GPIO111_S 30
- #define GPIO_GPDQSEL1_GPIO111_M 0xC0000000 // Select input qualification type
- // for GPIO111
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDQSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPDQSEL2_GPIO112_S 0
- #define GPIO_GPDQSEL2_GPIO112_M 0x3 // Select input qualification type
- // for GPIO112
- #define GPIO_GPDQSEL2_GPIO113_S 2
- #define GPIO_GPDQSEL2_GPIO113_M 0xC // Select input qualification type
- // for GPIO113
- #define GPIO_GPDQSEL2_GPIO114_S 4
- #define GPIO_GPDQSEL2_GPIO114_M 0x30 // Select input qualification type
- // for GPIO114
- #define GPIO_GPDQSEL2_GPIO115_S 6
- #define GPIO_GPDQSEL2_GPIO115_M 0xC0 // Select input qualification type
- // for GPIO115
- #define GPIO_GPDQSEL2_GPIO116_S 8
- #define GPIO_GPDQSEL2_GPIO116_M 0x300 // Select input qualification type
- // for GPIO116
- #define GPIO_GPDQSEL2_GPIO117_S 10
- #define GPIO_GPDQSEL2_GPIO117_M 0xC00 // Select input qualification type
- // for GPIO117
- #define GPIO_GPDQSEL2_GPIO118_S 12
- #define GPIO_GPDQSEL2_GPIO118_M 0x3000 // Select input qualification type
- // for GPIO118
- #define GPIO_GPDQSEL2_GPIO119_S 14
- #define GPIO_GPDQSEL2_GPIO119_M 0xC000 // Select input qualification type
- // for GPIO119
- #define GPIO_GPDQSEL2_GPIO120_S 16
- #define GPIO_GPDQSEL2_GPIO120_M 0x30000 // Select input qualification type
- // for GPIO120
- #define GPIO_GPDQSEL2_GPIO121_S 18
- #define GPIO_GPDQSEL2_GPIO121_M 0xC0000 // Select input qualification type
- // for GPIO121
- #define GPIO_GPDQSEL2_GPIO122_S 20
- #define GPIO_GPDQSEL2_GPIO122_M 0x300000 // Select input qualification type
- // for GPIO122
- #define GPIO_GPDQSEL2_GPIO123_S 22
- #define GPIO_GPDQSEL2_GPIO123_M 0xC00000 // Select input qualification type
- // for GPIO123
- #define GPIO_GPDQSEL2_GPIO124_S 24
- #define GPIO_GPDQSEL2_GPIO124_M 0x3000000 // Select input qualification type
- // for GPIO124
- #define GPIO_GPDQSEL2_GPIO125_S 26
- #define GPIO_GPDQSEL2_GPIO125_M 0xC000000 // Select input qualification type
- // for GPIO125
- #define GPIO_GPDQSEL2_GPIO126_S 28
- #define GPIO_GPDQSEL2_GPIO126_M 0x30000000 // Select input qualification type
- // for GPIO126
- #define GPIO_GPDQSEL2_GPIO127_S 30
- #define GPIO_GPDQSEL2_GPIO127_M 0xC0000000 // Select input qualification type
- // for GPIO127
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPDMUX1_GPIO96_S 0
- #define GPIO_GPDMUX1_GPIO96_M 0x3 // Defines pin-muxing selection
- // for GPIO96
- #define GPIO_GPDMUX1_GPIO97_S 2
- #define GPIO_GPDMUX1_GPIO97_M 0xC // Defines pin-muxing selection
- // for GPIO97
- #define GPIO_GPDMUX1_GPIO98_S 4
- #define GPIO_GPDMUX1_GPIO98_M 0x30 // Defines pin-muxing selection
- // for GPIO98
- #define GPIO_GPDMUX1_GPIO99_S 6
- #define GPIO_GPDMUX1_GPIO99_M 0xC0 // Defines pin-muxing selection
- // for GPIO99
- #define GPIO_GPDMUX1_GPIO100_S 8
- #define GPIO_GPDMUX1_GPIO100_M 0x300 // Defines pin-muxing selection
- // for GPIO100
- #define GPIO_GPDMUX1_GPIO101_S 10
- #define GPIO_GPDMUX1_GPIO101_M 0xC00 // Defines pin-muxing selection
- // for GPIO101
- #define GPIO_GPDMUX1_GPIO102_S 12
- #define GPIO_GPDMUX1_GPIO102_M 0x3000 // Defines pin-muxing selection
- // for GPIO102
- #define GPIO_GPDMUX1_GPIO103_S 14
- #define GPIO_GPDMUX1_GPIO103_M 0xC000 // Defines pin-muxing selection
- // for GPIO103
- #define GPIO_GPDMUX1_GPIO104_S 16
- #define GPIO_GPDMUX1_GPIO104_M 0x30000 // Defines pin-muxing selection
- // for GPIO104
- #define GPIO_GPDMUX1_GPIO105_S 18
- #define GPIO_GPDMUX1_GPIO105_M 0xC0000 // Defines pin-muxing selection
- // for GPIO105
- #define GPIO_GPDMUX1_GPIO106_S 20
- #define GPIO_GPDMUX1_GPIO106_M 0x300000 // Defines pin-muxing selection
- // for GPIO106
- #define GPIO_GPDMUX1_GPIO107_S 22
- #define GPIO_GPDMUX1_GPIO107_M 0xC00000 // Defines pin-muxing selection
- // for GPIO107
- #define GPIO_GPDMUX1_GPIO108_S 24
- #define GPIO_GPDMUX1_GPIO108_M 0x3000000 // Defines pin-muxing selection
- // for GPIO108
- #define GPIO_GPDMUX1_GPIO109_S 26
- #define GPIO_GPDMUX1_GPIO109_M 0xC000000 // Defines pin-muxing selection
- // for GPIO109
- #define GPIO_GPDMUX1_GPIO110_S 28
- #define GPIO_GPDMUX1_GPIO110_M 0x30000000 // Defines pin-muxing selection
- // for GPIO110
- #define GPIO_GPDMUX1_GPIO111_S 30
- #define GPIO_GPDMUX1_GPIO111_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO111
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPDMUX2_GPIO112_S 0
- #define GPIO_GPDMUX2_GPIO112_M 0x3 // Defines pin-muxing selection
- // for GPIO112
- #define GPIO_GPDMUX2_GPIO113_S 2
- #define GPIO_GPDMUX2_GPIO113_M 0xC // Defines pin-muxing selection
- // for GPIO113
- #define GPIO_GPDMUX2_GPIO114_S 4
- #define GPIO_GPDMUX2_GPIO114_M 0x30 // Defines pin-muxing selection
- // for GPIO114
- #define GPIO_GPDMUX2_GPIO115_S 6
- #define GPIO_GPDMUX2_GPIO115_M 0xC0 // Defines pin-muxing selection
- // for GPIO115
- #define GPIO_GPDMUX2_GPIO116_S 8
- #define GPIO_GPDMUX2_GPIO116_M 0x300 // Defines pin-muxing selection
- // for GPIO116
- #define GPIO_GPDMUX2_GPIO117_S 10
- #define GPIO_GPDMUX2_GPIO117_M 0xC00 // Defines pin-muxing selection
- // for GPIO117
- #define GPIO_GPDMUX2_GPIO118_S 12
- #define GPIO_GPDMUX2_GPIO118_M 0x3000 // Defines pin-muxing selection
- // for GPIO118
- #define GPIO_GPDMUX2_GPIO119_S 14
- #define GPIO_GPDMUX2_GPIO119_M 0xC000 // Defines pin-muxing selection
- // for GPIO119
- #define GPIO_GPDMUX2_GPIO120_S 16
- #define GPIO_GPDMUX2_GPIO120_M 0x30000 // Defines pin-muxing selection
- // for GPIO120
- #define GPIO_GPDMUX2_GPIO121_S 18
- #define GPIO_GPDMUX2_GPIO121_M 0xC0000 // Defines pin-muxing selection
- // for GPIO121
- #define GPIO_GPDMUX2_GPIO122_S 20
- #define GPIO_GPDMUX2_GPIO122_M 0x300000 // Defines pin-muxing selection
- // for GPIO122
- #define GPIO_GPDMUX2_GPIO123_S 22
- #define GPIO_GPDMUX2_GPIO123_M 0xC00000 // Defines pin-muxing selection
- // for GPIO123
- #define GPIO_GPDMUX2_GPIO124_S 24
- #define GPIO_GPDMUX2_GPIO124_M 0x3000000 // Defines pin-muxing selection
- // for GPIO124
- #define GPIO_GPDMUX2_GPIO125_S 26
- #define GPIO_GPDMUX2_GPIO125_M 0xC000000 // Defines pin-muxing selection
- // for GPIO125
- #define GPIO_GPDMUX2_GPIO126_S 28
- #define GPIO_GPDMUX2_GPIO126_M 0x30000000 // Defines pin-muxing selection
- // for GPIO126
- #define GPIO_GPDMUX2_GPIO127_S 30
- #define GPIO_GPDMUX2_GPIO127_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO127
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDDIR register
- //
- //*****************************************************************************
- #define GPIO_GPDDIR_GPIO96 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO97 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO98 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO99 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO100 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO101 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO102 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO103 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO104 0x100 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO105 0x200 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO106 0x400 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO107 0x800 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO108 0x1000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO109 0x2000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO110 0x4000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO111 0x8000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO112 0x10000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO113 0x20000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO114 0x40000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO115 0x80000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO116 0x100000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO117 0x200000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO118 0x400000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO119 0x800000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO120 0x1000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO121 0x2000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO122 0x4000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO123 0x8000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO124 0x10000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO125 0x20000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO126 0x40000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPDDIR_GPIO127 0x80000000 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDPUD register
- //
- //*****************************************************************************
- #define GPIO_GPDPUD_GPIO96 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO97 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO98 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO99 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO100 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO101 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO102 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO103 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO104 0x100 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO105 0x200 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO106 0x400 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO107 0x800 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO108 0x1000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO109 0x2000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO110 0x4000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO111 0x8000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO112 0x10000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO113 0x20000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO114 0x40000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO115 0x80000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO116 0x100000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO117 0x200000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO118 0x400000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO119 0x800000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO120 0x1000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO121 0x2000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO122 0x4000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO123 0x8000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO124 0x10000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO125 0x20000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO126 0x40000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPDPUD_GPIO127 0x80000000 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDINV register
- //
- //*****************************************************************************
- #define GPIO_GPDINV_GPIO96 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO97 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO98 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO99 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO100 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO101 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO102 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO103 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO104 0x100 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO105 0x200 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO106 0x400 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO107 0x800 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO108 0x1000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO109 0x2000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO110 0x4000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO111 0x8000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO112 0x10000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO113 0x20000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO114 0x40000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO115 0x80000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO116 0x100000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO117 0x200000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO118 0x400000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO119 0x800000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO120 0x1000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO121 0x2000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO122 0x4000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO123 0x8000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO124 0x10000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO125 0x20000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO126 0x40000000 // Input inversion control for
- // this pin
- #define GPIO_GPDINV_GPIO127 0x80000000 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDODR register
- //
- //*****************************************************************************
- #define GPIO_GPDODR_GPIO96 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO97 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO98 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO99 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO100 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO101 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO102 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO103 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO104 0x100 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO105 0x200 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO106 0x400 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO107 0x800 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO108 0x1000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO109 0x2000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO110 0x4000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO111 0x8000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO112 0x10000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO113 0x20000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO114 0x40000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO115 0x80000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO116 0x100000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO117 0x200000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO118 0x400000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO119 0x800000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO120 0x1000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO121 0x2000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO122 0x4000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO123 0x8000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO124 0x10000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO125 0x20000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO126 0x40000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPDODR_GPIO127 0x80000000 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPDGMUX1_GPIO96_S 0
- #define GPIO_GPDGMUX1_GPIO96_M 0x3 // Defines pin-muxing selection
- // for GPIO96
- #define GPIO_GPDGMUX1_GPIO97_S 2
- #define GPIO_GPDGMUX1_GPIO97_M 0xC // Defines pin-muxing selection
- // for GPIO97
- #define GPIO_GPDGMUX1_GPIO98_S 4
- #define GPIO_GPDGMUX1_GPIO98_M 0x30 // Defines pin-muxing selection
- // for GPIO98
- #define GPIO_GPDGMUX1_GPIO99_S 6
- #define GPIO_GPDGMUX1_GPIO99_M 0xC0 // Defines pin-muxing selection
- // for GPIO99
- #define GPIO_GPDGMUX1_GPIO100_S 8
- #define GPIO_GPDGMUX1_GPIO100_M 0x300 // Defines pin-muxing selection
- // for GPIO100
- #define GPIO_GPDGMUX1_GPIO101_S 10
- #define GPIO_GPDGMUX1_GPIO101_M 0xC00 // Defines pin-muxing selection
- // for GPIO101
- #define GPIO_GPDGMUX1_GPIO102_S 12
- #define GPIO_GPDGMUX1_GPIO102_M 0x3000 // Defines pin-muxing selection
- // for GPIO102
- #define GPIO_GPDGMUX1_GPIO103_S 14
- #define GPIO_GPDGMUX1_GPIO103_M 0xC000 // Defines pin-muxing selection
- // for GPIO103
- #define GPIO_GPDGMUX1_GPIO104_S 16
- #define GPIO_GPDGMUX1_GPIO104_M 0x30000 // Defines pin-muxing selection
- // for GPIO104
- #define GPIO_GPDGMUX1_GPIO105_S 18
- #define GPIO_GPDGMUX1_GPIO105_M 0xC0000 // Defines pin-muxing selection
- // for GPIO105
- #define GPIO_GPDGMUX1_GPIO106_S 20
- #define GPIO_GPDGMUX1_GPIO106_M 0x300000 // Defines pin-muxing selection
- // for GPIO106
- #define GPIO_GPDGMUX1_GPIO107_S 22
- #define GPIO_GPDGMUX1_GPIO107_M 0xC00000 // Defines pin-muxing selection
- // for GPIO107
- #define GPIO_GPDGMUX1_GPIO108_S 24
- #define GPIO_GPDGMUX1_GPIO108_M 0x3000000 // Defines pin-muxing selection
- // for GPIO108
- #define GPIO_GPDGMUX1_GPIO109_S 26
- #define GPIO_GPDGMUX1_GPIO109_M 0xC000000 // Defines pin-muxing selection
- // for GPIO109
- #define GPIO_GPDGMUX1_GPIO110_S 28
- #define GPIO_GPDGMUX1_GPIO110_M 0x30000000 // Defines pin-muxing selection
- // for GPIO110
- #define GPIO_GPDGMUX1_GPIO111_S 30
- #define GPIO_GPDGMUX1_GPIO111_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO111
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDGMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPDGMUX2_GPIO112_S 0
- #define GPIO_GPDGMUX2_GPIO112_M 0x3 // Defines pin-muxing selection
- // for GPIO112
- #define GPIO_GPDGMUX2_GPIO113_S 2
- #define GPIO_GPDGMUX2_GPIO113_M 0xC // Defines pin-muxing selection
- // for GPIO113
- #define GPIO_GPDGMUX2_GPIO114_S 4
- #define GPIO_GPDGMUX2_GPIO114_M 0x30 // Defines pin-muxing selection
- // for GPIO114
- #define GPIO_GPDGMUX2_GPIO115_S 6
- #define GPIO_GPDGMUX2_GPIO115_M 0xC0 // Defines pin-muxing selection
- // for GPIO115
- #define GPIO_GPDGMUX2_GPIO116_S 8
- #define GPIO_GPDGMUX2_GPIO116_M 0x300 // Defines pin-muxing selection
- // for GPIO116
- #define GPIO_GPDGMUX2_GPIO117_S 10
- #define GPIO_GPDGMUX2_GPIO117_M 0xC00 // Defines pin-muxing selection
- // for GPIO117
- #define GPIO_GPDGMUX2_GPIO118_S 12
- #define GPIO_GPDGMUX2_GPIO118_M 0x3000 // Defines pin-muxing selection
- // for GPIO118
- #define GPIO_GPDGMUX2_GPIO119_S 14
- #define GPIO_GPDGMUX2_GPIO119_M 0xC000 // Defines pin-muxing selection
- // for GPIO119
- #define GPIO_GPDGMUX2_GPIO120_S 16
- #define GPIO_GPDGMUX2_GPIO120_M 0x30000 // Defines pin-muxing selection
- // for GPIO120
- #define GPIO_GPDGMUX2_GPIO121_S 18
- #define GPIO_GPDGMUX2_GPIO121_M 0xC0000 // Defines pin-muxing selection
- // for GPIO121
- #define GPIO_GPDGMUX2_GPIO122_S 20
- #define GPIO_GPDGMUX2_GPIO122_M 0x300000 // Defines pin-muxing selection
- // for GPIO122
- #define GPIO_GPDGMUX2_GPIO123_S 22
- #define GPIO_GPDGMUX2_GPIO123_M 0xC00000 // Defines pin-muxing selection
- // for GPIO123
- #define GPIO_GPDGMUX2_GPIO124_S 24
- #define GPIO_GPDGMUX2_GPIO124_M 0x3000000 // Defines pin-muxing selection
- // for GPIO124
- #define GPIO_GPDGMUX2_GPIO125_S 26
- #define GPIO_GPDGMUX2_GPIO125_M 0xC000000 // Defines pin-muxing selection
- // for GPIO125
- #define GPIO_GPDGMUX2_GPIO126_S 28
- #define GPIO_GPDGMUX2_GPIO126_M 0x30000000 // Defines pin-muxing selection
- // for GPIO126
- #define GPIO_GPDGMUX2_GPIO127_S 30
- #define GPIO_GPDGMUX2_GPIO127_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO127
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPDCSEL1_GPIO96_S 0
- #define GPIO_GPDCSEL1_GPIO96_M 0xF // GPIO96 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO97_S 4
- #define GPIO_GPDCSEL1_GPIO97_M 0xF0 // GPIO97 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO98_S 8
- #define GPIO_GPDCSEL1_GPIO98_M 0xF00 // GPIO98 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO99_S 12
- #define GPIO_GPDCSEL1_GPIO99_M 0xF000 // GPIO99 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO100_S 16
- #define GPIO_GPDCSEL1_GPIO100_M 0xF0000 // GPIO100 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO101_S 20
- #define GPIO_GPDCSEL1_GPIO101_M 0xF00000 // GPIO101 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO102_S 24
- #define GPIO_GPDCSEL1_GPIO102_M 0xF000000 // GPIO102 Master CPU Select
- #define GPIO_GPDCSEL1_GPIO103_S 28
- #define GPIO_GPDCSEL1_GPIO103_M 0xF0000000 // GPIO103 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPDCSEL2_GPIO104_S 0
- #define GPIO_GPDCSEL2_GPIO104_M 0xF // GPIO104 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO105_S 4
- #define GPIO_GPDCSEL2_GPIO105_M 0xF0 // GPIO105 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO106_S 8
- #define GPIO_GPDCSEL2_GPIO106_M 0xF00 // GPIO106 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO107_S 12
- #define GPIO_GPDCSEL2_GPIO107_M 0xF000 // GPIO107 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO108_S 16
- #define GPIO_GPDCSEL2_GPIO108_M 0xF0000 // GPIO108 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO109_S 20
- #define GPIO_GPDCSEL2_GPIO109_M 0xF00000 // GPIO109 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO110_S 24
- #define GPIO_GPDCSEL2_GPIO110_M 0xF000000 // GPIO110 Master CPU Select
- #define GPIO_GPDCSEL2_GPIO111_S 28
- #define GPIO_GPDCSEL2_GPIO111_M 0xF0000000 // GPIO111 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCSEL3 register
- //
- //*****************************************************************************
- #define GPIO_GPDCSEL3_GPIO112_S 0
- #define GPIO_GPDCSEL3_GPIO112_M 0xF // GPIO112 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO113_S 4
- #define GPIO_GPDCSEL3_GPIO113_M 0xF0 // GPIO113 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO114_S 8
- #define GPIO_GPDCSEL3_GPIO114_M 0xF00 // GPIO114 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO115_S 12
- #define GPIO_GPDCSEL3_GPIO115_M 0xF000 // GPIO115 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO116_S 16
- #define GPIO_GPDCSEL3_GPIO116_M 0xF0000 // GPIO116 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO117_S 20
- #define GPIO_GPDCSEL3_GPIO117_M 0xF00000 // GPIO117 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO118_S 24
- #define GPIO_GPDCSEL3_GPIO118_M 0xF000000 // GPIO118 Master CPU Select
- #define GPIO_GPDCSEL3_GPIO119_S 28
- #define GPIO_GPDCSEL3_GPIO119_M 0xF0000000 // GPIO119 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCSEL4 register
- //
- //*****************************************************************************
- #define GPIO_GPDCSEL4_GPIO120_S 0
- #define GPIO_GPDCSEL4_GPIO120_M 0xF // GPIO120 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO121_S 4
- #define GPIO_GPDCSEL4_GPIO121_M 0xF0 // GPIO121 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO122_S 8
- #define GPIO_GPDCSEL4_GPIO122_M 0xF00 // GPIO122 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO123_S 12
- #define GPIO_GPDCSEL4_GPIO123_M 0xF000 // GPIO123 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO124_S 16
- #define GPIO_GPDCSEL4_GPIO124_M 0xF0000 // GPIO124 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO125_S 20
- #define GPIO_GPDCSEL4_GPIO125_M 0xF00000 // GPIO125 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO126_S 24
- #define GPIO_GPDCSEL4_GPIO126_M 0xF000000 // GPIO126 Master CPU Select
- #define GPIO_GPDCSEL4_GPIO127_S 28
- #define GPIO_GPDCSEL4_GPIO127_M 0xF0000000 // GPIO127 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDLOCK register
- //
- //*****************************************************************************
- #define GPIO_GPDLOCK_GPIO96 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO97 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO98 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO99 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO100 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO101 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO102 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO103 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO104 0x100 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO105 0x200 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO106 0x400 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO107 0x800 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO108 0x1000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO109 0x2000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO110 0x4000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO111 0x8000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO112 0x10000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO113 0x20000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO114 0x40000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO115 0x80000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO116 0x100000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO117 0x200000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO118 0x400000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO119 0x800000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO120 0x1000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO121 0x2000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO122 0x4000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO123 0x8000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO124 0x10000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO125 0x20000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO126 0x40000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPDLOCK_GPIO127 0x80000000 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCR register
- //
- //*****************************************************************************
- #define GPIO_GPDCR_GPIO96 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO97 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO98 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO99 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO100 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO101 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO102 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO103 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO104 0x100 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO105 0x200 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO106 0x400 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO107 0x800 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO108 0x1000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO109 0x2000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO110 0x4000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO111 0x8000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO112 0x10000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO113 0x20000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO114 0x40000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO115 0x80000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO116 0x100000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO117 0x200000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO118 0x400000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO119 0x800000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO120 0x1000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO121 0x2000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO122 0x4000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO123 0x8000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO124 0x10000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO125 0x20000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO126 0x40000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPDCR_GPIO127 0x80000000 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECTRL register
- //
- //*****************************************************************************
- #define GPIO_GPECTRL_QUALPRD0_S 0
- #define GPIO_GPECTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO128 to GPIO135
- #define GPIO_GPECTRL_QUALPRD1_S 8
- #define GPIO_GPECTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO136 to GPIO143
- #define GPIO_GPECTRL_QUALPRD2_S 16
- #define GPIO_GPECTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
- // for GPIO144 to GPIO151
- #define GPIO_GPECTRL_QUALPRD3_S 24
- #define GPIO_GPECTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
- // for GPIO152 to GPIO159
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPEQSEL1_GPIO128_S 0
- #define GPIO_GPEQSEL1_GPIO128_M 0x3 // Select input qualification type
- // for GPIO128
- #define GPIO_GPEQSEL1_GPIO129_S 2
- #define GPIO_GPEQSEL1_GPIO129_M 0xC // Select input qualification type
- // for GPIO129
- #define GPIO_GPEQSEL1_GPIO130_S 4
- #define GPIO_GPEQSEL1_GPIO130_M 0x30 // Select input qualification type
- // for GPIO130
- #define GPIO_GPEQSEL1_GPIO131_S 6
- #define GPIO_GPEQSEL1_GPIO131_M 0xC0 // Select input qualification type
- // for GPIO131
- #define GPIO_GPEQSEL1_GPIO132_S 8
- #define GPIO_GPEQSEL1_GPIO132_M 0x300 // Select input qualification type
- // for GPIO132
- #define GPIO_GPEQSEL1_GPIO133_S 10
- #define GPIO_GPEQSEL1_GPIO133_M 0xC00 // Select input qualification type
- // for GPIO133
- #define GPIO_GPEQSEL1_GPIO134_S 12
- #define GPIO_GPEQSEL1_GPIO134_M 0x3000 // Select input qualification type
- // for GPIO134
- #define GPIO_GPEQSEL1_GPIO135_S 14
- #define GPIO_GPEQSEL1_GPIO135_M 0xC000 // Select input qualification type
- // for GPIO135
- #define GPIO_GPEQSEL1_GPIO136_S 16
- #define GPIO_GPEQSEL1_GPIO136_M 0x30000 // Select input qualification type
- // for GPIO136
- #define GPIO_GPEQSEL1_GPIO137_S 18
- #define GPIO_GPEQSEL1_GPIO137_M 0xC0000 // Select input qualification type
- // for GPIO137
- #define GPIO_GPEQSEL1_GPIO138_S 20
- #define GPIO_GPEQSEL1_GPIO138_M 0x300000 // Select input qualification type
- // for GPIO138
- #define GPIO_GPEQSEL1_GPIO139_S 22
- #define GPIO_GPEQSEL1_GPIO139_M 0xC00000 // Select input qualification type
- // for GPIO139
- #define GPIO_GPEQSEL1_GPIO140_S 24
- #define GPIO_GPEQSEL1_GPIO140_M 0x3000000 // Select input qualification type
- // for GPIO140
- #define GPIO_GPEQSEL1_GPIO141_S 26
- #define GPIO_GPEQSEL1_GPIO141_M 0xC000000 // Select input qualification type
- // for GPIO141
- #define GPIO_GPEQSEL1_GPIO142_S 28
- #define GPIO_GPEQSEL1_GPIO142_M 0x30000000 // Select input qualification type
- // for GPIO142
- #define GPIO_GPEQSEL1_GPIO143_S 30
- #define GPIO_GPEQSEL1_GPIO143_M 0xC0000000 // Select input qualification type
- // for GPIO143
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEQSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPEQSEL2_GPIO144_S 0
- #define GPIO_GPEQSEL2_GPIO144_M 0x3 // Select input qualification type
- // for GPIO144
- #define GPIO_GPEQSEL2_GPIO145_S 2
- #define GPIO_GPEQSEL2_GPIO145_M 0xC // Select input qualification type
- // for GPIO145
- #define GPIO_GPEQSEL2_GPIO146_S 4
- #define GPIO_GPEQSEL2_GPIO146_M 0x30 // Select input qualification type
- // for GPIO146
- #define GPIO_GPEQSEL2_GPIO147_S 6
- #define GPIO_GPEQSEL2_GPIO147_M 0xC0 // Select input qualification type
- // for GPIO147
- #define GPIO_GPEQSEL2_GPIO148_S 8
- #define GPIO_GPEQSEL2_GPIO148_M 0x300 // Select input qualification type
- // for GPIO148
- #define GPIO_GPEQSEL2_GPIO149_S 10
- #define GPIO_GPEQSEL2_GPIO149_M 0xC00 // Select input qualification type
- // for GPIO149
- #define GPIO_GPEQSEL2_GPIO150_S 12
- #define GPIO_GPEQSEL2_GPIO150_M 0x3000 // Select input qualification type
- // for GPIO150
- #define GPIO_GPEQSEL2_GPIO151_S 14
- #define GPIO_GPEQSEL2_GPIO151_M 0xC000 // Select input qualification type
- // for GPIO151
- #define GPIO_GPEQSEL2_GPIO152_S 16
- #define GPIO_GPEQSEL2_GPIO152_M 0x30000 // Select input qualification type
- // for GPIO152
- #define GPIO_GPEQSEL2_GPIO153_S 18
- #define GPIO_GPEQSEL2_GPIO153_M 0xC0000 // Select input qualification type
- // for GPIO153
- #define GPIO_GPEQSEL2_GPIO154_S 20
- #define GPIO_GPEQSEL2_GPIO154_M 0x300000 // Select input qualification type
- // for GPIO154
- #define GPIO_GPEQSEL2_GPIO155_S 22
- #define GPIO_GPEQSEL2_GPIO155_M 0xC00000 // Select input qualification type
- // for GPIO155
- #define GPIO_GPEQSEL2_GPIO156_S 24
- #define GPIO_GPEQSEL2_GPIO156_M 0x3000000 // Select input qualification type
- // for GPIO156
- #define GPIO_GPEQSEL2_GPIO157_S 26
- #define GPIO_GPEQSEL2_GPIO157_M 0xC000000 // Select input qualification type
- // for GPIO157
- #define GPIO_GPEQSEL2_GPIO158_S 28
- #define GPIO_GPEQSEL2_GPIO158_M 0x30000000 // Select input qualification type
- // for GPIO158
- #define GPIO_GPEQSEL2_GPIO159_S 30
- #define GPIO_GPEQSEL2_GPIO159_M 0xC0000000 // Select input qualification type
- // for GPIO159
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPEMUX1_GPIO128_S 0
- #define GPIO_GPEMUX1_GPIO128_M 0x3 // Defines pin-muxing selection
- // for GPIO128
- #define GPIO_GPEMUX1_GPIO129_S 2
- #define GPIO_GPEMUX1_GPIO129_M 0xC // Defines pin-muxing selection
- // for GPIO129
- #define GPIO_GPEMUX1_GPIO130_S 4
- #define GPIO_GPEMUX1_GPIO130_M 0x30 // Defines pin-muxing selection
- // for GPIO130
- #define GPIO_GPEMUX1_GPIO131_S 6
- #define GPIO_GPEMUX1_GPIO131_M 0xC0 // Defines pin-muxing selection
- // for GPIO131
- #define GPIO_GPEMUX1_GPIO132_S 8
- #define GPIO_GPEMUX1_GPIO132_M 0x300 // Defines pin-muxing selection
- // for GPIO132
- #define GPIO_GPEMUX1_GPIO133_S 10
- #define GPIO_GPEMUX1_GPIO133_M 0xC00 // Defines pin-muxing selection
- // for GPIO133
- #define GPIO_GPEMUX1_GPIO134_S 12
- #define GPIO_GPEMUX1_GPIO134_M 0x3000 // Defines pin-muxing selection
- // for GPIO134
- #define GPIO_GPEMUX1_GPIO135_S 14
- #define GPIO_GPEMUX1_GPIO135_M 0xC000 // Defines pin-muxing selection
- // for GPIO135
- #define GPIO_GPEMUX1_GPIO136_S 16
- #define GPIO_GPEMUX1_GPIO136_M 0x30000 // Defines pin-muxing selection
- // for GPIO136
- #define GPIO_GPEMUX1_GPIO137_S 18
- #define GPIO_GPEMUX1_GPIO137_M 0xC0000 // Defines pin-muxing selection
- // for GPIO137
- #define GPIO_GPEMUX1_GPIO138_S 20
- #define GPIO_GPEMUX1_GPIO138_M 0x300000 // Defines pin-muxing selection
- // for GPIO138
- #define GPIO_GPEMUX1_GPIO139_S 22
- #define GPIO_GPEMUX1_GPIO139_M 0xC00000 // Defines pin-muxing selection
- // for GPIO139
- #define GPIO_GPEMUX1_GPIO140_S 24
- #define GPIO_GPEMUX1_GPIO140_M 0x3000000 // Defines pin-muxing selection
- // for GPIO140
- #define GPIO_GPEMUX1_GPIO141_S 26
- #define GPIO_GPEMUX1_GPIO141_M 0xC000000 // Defines pin-muxing selection
- // for GPIO141
- #define GPIO_GPEMUX1_GPIO142_S 28
- #define GPIO_GPEMUX1_GPIO142_M 0x30000000 // Defines pin-muxing selection
- // for GPIO142
- #define GPIO_GPEMUX1_GPIO143_S 30
- #define GPIO_GPEMUX1_GPIO143_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO143
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPEMUX2_GPIO144_S 0
- #define GPIO_GPEMUX2_GPIO144_M 0x3 // Defines pin-muxing selection
- // for GPIO144
- #define GPIO_GPEMUX2_GPIO145_S 2
- #define GPIO_GPEMUX2_GPIO145_M 0xC // Defines pin-muxing selection
- // for GPIO145
- #define GPIO_GPEMUX2_GPIO146_S 4
- #define GPIO_GPEMUX2_GPIO146_M 0x30 // Defines pin-muxing selection
- // for GPIO146
- #define GPIO_GPEMUX2_GPIO147_S 6
- #define GPIO_GPEMUX2_GPIO147_M 0xC0 // Defines pin-muxing selection
- // for GPIO147
- #define GPIO_GPEMUX2_GPIO148_S 8
- #define GPIO_GPEMUX2_GPIO148_M 0x300 // Defines pin-muxing selection
- // for GPIO148
- #define GPIO_GPEMUX2_GPIO149_S 10
- #define GPIO_GPEMUX2_GPIO149_M 0xC00 // Defines pin-muxing selection
- // for GPIO149
- #define GPIO_GPEMUX2_GPIO150_S 12
- #define GPIO_GPEMUX2_GPIO150_M 0x3000 // Defines pin-muxing selection
- // for GPIO150
- #define GPIO_GPEMUX2_GPIO151_S 14
- #define GPIO_GPEMUX2_GPIO151_M 0xC000 // Defines pin-muxing selection
- // for GPIO151
- #define GPIO_GPEMUX2_GPIO152_S 16
- #define GPIO_GPEMUX2_GPIO152_M 0x30000 // Defines pin-muxing selection
- // for GPIO152
- #define GPIO_GPEMUX2_GPIO153_S 18
- #define GPIO_GPEMUX2_GPIO153_M 0xC0000 // Defines pin-muxing selection
- // for GPIO153
- #define GPIO_GPEMUX2_GPIO154_S 20
- #define GPIO_GPEMUX2_GPIO154_M 0x300000 // Defines pin-muxing selection
- // for GPIO154
- #define GPIO_GPEMUX2_GPIO155_S 22
- #define GPIO_GPEMUX2_GPIO155_M 0xC00000 // Defines pin-muxing selection
- // for GPIO155
- #define GPIO_GPEMUX2_GPIO156_S 24
- #define GPIO_GPEMUX2_GPIO156_M 0x3000000 // Defines pin-muxing selection
- // for GPIO156
- #define GPIO_GPEMUX2_GPIO157_S 26
- #define GPIO_GPEMUX2_GPIO157_M 0xC000000 // Defines pin-muxing selection
- // for GPIO157
- #define GPIO_GPEMUX2_GPIO158_S 28
- #define GPIO_GPEMUX2_GPIO158_M 0x30000000 // Defines pin-muxing selection
- // for GPIO158
- #define GPIO_GPEMUX2_GPIO159_S 30
- #define GPIO_GPEMUX2_GPIO159_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO159
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEDIR register
- //
- //*****************************************************************************
- #define GPIO_GPEDIR_GPIO128 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO129 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO130 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO131 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO132 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO133 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO134 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO135 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO136 0x100 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO137 0x200 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO138 0x400 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO139 0x800 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO140 0x1000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO141 0x2000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO142 0x4000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO143 0x8000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO144 0x10000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO145 0x20000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO146 0x40000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO147 0x80000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO148 0x100000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO149 0x200000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO150 0x400000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO151 0x800000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO152 0x1000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO153 0x2000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO154 0x4000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO155 0x8000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO156 0x10000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO157 0x20000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO158 0x40000000 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPEDIR_GPIO159 0x80000000 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEPUD register
- //
- //*****************************************************************************
- #define GPIO_GPEPUD_GPIO128 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO129 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO130 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO131 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO132 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO133 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO134 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO135 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO136 0x100 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO137 0x200 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO138 0x400 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO139 0x800 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO140 0x1000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO141 0x2000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO142 0x4000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO143 0x8000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO144 0x10000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO145 0x20000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO146 0x40000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO147 0x80000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO148 0x100000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO149 0x200000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO150 0x400000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO151 0x800000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO152 0x1000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO153 0x2000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO154 0x4000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO155 0x8000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO156 0x10000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO157 0x20000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO158 0x40000000 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPEPUD_GPIO159 0x80000000 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEINV register
- //
- //*****************************************************************************
- #define GPIO_GPEINV_GPIO128 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO129 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO130 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO131 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO132 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO133 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO134 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO135 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO136 0x100 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO137 0x200 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO138 0x400 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO139 0x800 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO140 0x1000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO141 0x2000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO142 0x4000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO143 0x8000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO144 0x10000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO145 0x20000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO146 0x40000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO147 0x80000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO148 0x100000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO149 0x200000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO150 0x400000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO151 0x800000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO152 0x1000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO153 0x2000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO154 0x4000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO155 0x8000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO156 0x10000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO157 0x20000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO158 0x40000000 // Input inversion control for
- // this pin
- #define GPIO_GPEINV_GPIO159 0x80000000 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEODR register
- //
- //*****************************************************************************
- #define GPIO_GPEODR_GPIO128 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO129 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO130 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO131 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO132 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO133 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO134 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO135 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO136 0x100 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO137 0x200 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO138 0x400 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO139 0x800 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO140 0x1000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO141 0x2000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO142 0x4000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO143 0x8000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO144 0x10000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO145 0x20000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO146 0x40000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO147 0x80000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO148 0x100000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO149 0x200000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO150 0x400000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO151 0x800000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO152 0x1000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO153 0x2000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO154 0x4000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO155 0x8000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO156 0x10000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO157 0x20000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO158 0x40000000 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPEODR_GPIO159 0x80000000 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPEGMUX1_GPIO128_S 0
- #define GPIO_GPEGMUX1_GPIO128_M 0x3 // Defines pin-muxing selection
- // for GPIO128
- #define GPIO_GPEGMUX1_GPIO129_S 2
- #define GPIO_GPEGMUX1_GPIO129_M 0xC // Defines pin-muxing selection
- // for GPIO129
- #define GPIO_GPEGMUX1_GPIO130_S 4
- #define GPIO_GPEGMUX1_GPIO130_M 0x30 // Defines pin-muxing selection
- // for GPIO130
- #define GPIO_GPEGMUX1_GPIO131_S 6
- #define GPIO_GPEGMUX1_GPIO131_M 0xC0 // Defines pin-muxing selection
- // for GPIO131
- #define GPIO_GPEGMUX1_GPIO132_S 8
- #define GPIO_GPEGMUX1_GPIO132_M 0x300 // Defines pin-muxing selection
- // for GPIO132
- #define GPIO_GPEGMUX1_GPIO133_S 10
- #define GPIO_GPEGMUX1_GPIO133_M 0xC00 // Defines pin-muxing selection
- // for GPIO133
- #define GPIO_GPEGMUX1_GPIO134_S 12
- #define GPIO_GPEGMUX1_GPIO134_M 0x3000 // Defines pin-muxing selection
- // for GPIO134
- #define GPIO_GPEGMUX1_GPIO135_S 14
- #define GPIO_GPEGMUX1_GPIO135_M 0xC000 // Defines pin-muxing selection
- // for GPIO135
- #define GPIO_GPEGMUX1_GPIO136_S 16
- #define GPIO_GPEGMUX1_GPIO136_M 0x30000 // Defines pin-muxing selection
- // for GPIO136
- #define GPIO_GPEGMUX1_GPIO137_S 18
- #define GPIO_GPEGMUX1_GPIO137_M 0xC0000 // Defines pin-muxing selection
- // for GPIO137
- #define GPIO_GPEGMUX1_GPIO138_S 20
- #define GPIO_GPEGMUX1_GPIO138_M 0x300000 // Defines pin-muxing selection
- // for GPIO138
- #define GPIO_GPEGMUX1_GPIO139_S 22
- #define GPIO_GPEGMUX1_GPIO139_M 0xC00000 // Defines pin-muxing selection
- // for GPIO139
- #define GPIO_GPEGMUX1_GPIO140_S 24
- #define GPIO_GPEGMUX1_GPIO140_M 0x3000000 // Defines pin-muxing selection
- // for GPIO140
- #define GPIO_GPEGMUX1_GPIO141_S 26
- #define GPIO_GPEGMUX1_GPIO141_M 0xC000000 // Defines pin-muxing selection
- // for GPIO141
- #define GPIO_GPEGMUX1_GPIO142_S 28
- #define GPIO_GPEGMUX1_GPIO142_M 0x30000000 // Defines pin-muxing selection
- // for GPIO142
- #define GPIO_GPEGMUX1_GPIO143_S 30
- #define GPIO_GPEGMUX1_GPIO143_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO143
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEGMUX2 register
- //
- //*****************************************************************************
- #define GPIO_GPEGMUX2_GPIO144_S 0
- #define GPIO_GPEGMUX2_GPIO144_M 0x3 // Defines pin-muxing selection
- // for GPIO144
- #define GPIO_GPEGMUX2_GPIO145_S 2
- #define GPIO_GPEGMUX2_GPIO145_M 0xC // Defines pin-muxing selection
- // for GPIO145
- #define GPIO_GPEGMUX2_GPIO146_S 4
- #define GPIO_GPEGMUX2_GPIO146_M 0x30 // Defines pin-muxing selection
- // for GPIO146
- #define GPIO_GPEGMUX2_GPIO147_S 6
- #define GPIO_GPEGMUX2_GPIO147_M 0xC0 // Defines pin-muxing selection
- // for GPIO147
- #define GPIO_GPEGMUX2_GPIO148_S 8
- #define GPIO_GPEGMUX2_GPIO148_M 0x300 // Defines pin-muxing selection
- // for GPIO148
- #define GPIO_GPEGMUX2_GPIO149_S 10
- #define GPIO_GPEGMUX2_GPIO149_M 0xC00 // Defines pin-muxing selection
- // for GPIO149
- #define GPIO_GPEGMUX2_GPIO150_S 12
- #define GPIO_GPEGMUX2_GPIO150_M 0x3000 // Defines pin-muxing selection
- // for GPIO150
- #define GPIO_GPEGMUX2_GPIO151_S 14
- #define GPIO_GPEGMUX2_GPIO151_M 0xC000 // Defines pin-muxing selection
- // for GPIO151
- #define GPIO_GPEGMUX2_GPIO152_S 16
- #define GPIO_GPEGMUX2_GPIO152_M 0x30000 // Defines pin-muxing selection
- // for GPIO152
- #define GPIO_GPEGMUX2_GPIO153_S 18
- #define GPIO_GPEGMUX2_GPIO153_M 0xC0000 // Defines pin-muxing selection
- // for GPIO153
- #define GPIO_GPEGMUX2_GPIO154_S 20
- #define GPIO_GPEGMUX2_GPIO154_M 0x300000 // Defines pin-muxing selection
- // for GPIO154
- #define GPIO_GPEGMUX2_GPIO155_S 22
- #define GPIO_GPEGMUX2_GPIO155_M 0xC00000 // Defines pin-muxing selection
- // for GPIO155
- #define GPIO_GPEGMUX2_GPIO156_S 24
- #define GPIO_GPEGMUX2_GPIO156_M 0x3000000 // Defines pin-muxing selection
- // for GPIO156
- #define GPIO_GPEGMUX2_GPIO157_S 26
- #define GPIO_GPEGMUX2_GPIO157_M 0xC000000 // Defines pin-muxing selection
- // for GPIO157
- #define GPIO_GPEGMUX2_GPIO158_S 28
- #define GPIO_GPEGMUX2_GPIO158_M 0x30000000 // Defines pin-muxing selection
- // for GPIO158
- #define GPIO_GPEGMUX2_GPIO159_S 30
- #define GPIO_GPEGMUX2_GPIO159_M 0xC0000000 // Defines pin-muxing selection
- // for GPIO159
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPECSEL1_GPIO128_S 0
- #define GPIO_GPECSEL1_GPIO128_M 0xF // GPIO128 Master CPU Select
- #define GPIO_GPECSEL1_GPIO129_S 4
- #define GPIO_GPECSEL1_GPIO129_M 0xF0 // GPIO129 Master CPU Select
- #define GPIO_GPECSEL1_GPIO130_S 8
- #define GPIO_GPECSEL1_GPIO130_M 0xF00 // GPIO130 Master CPU Select
- #define GPIO_GPECSEL1_GPIO131_S 12
- #define GPIO_GPECSEL1_GPIO131_M 0xF000 // GPIO131 Master CPU Select
- #define GPIO_GPECSEL1_GPIO132_S 16
- #define GPIO_GPECSEL1_GPIO132_M 0xF0000 // GPIO132 Master CPU Select
- #define GPIO_GPECSEL1_GPIO133_S 20
- #define GPIO_GPECSEL1_GPIO133_M 0xF00000 // GPIO133 Master CPU Select
- #define GPIO_GPECSEL1_GPIO134_S 24
- #define GPIO_GPECSEL1_GPIO134_M 0xF000000 // GPIO134 Master CPU Select
- #define GPIO_GPECSEL1_GPIO135_S 28
- #define GPIO_GPECSEL1_GPIO135_M 0xF0000000 // GPIO135 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPECSEL2_GPIO136_S 0
- #define GPIO_GPECSEL2_GPIO136_M 0xF // GPIO136 Master CPU Select
- #define GPIO_GPECSEL2_GPIO137_S 4
- #define GPIO_GPECSEL2_GPIO137_M 0xF0 // GPIO137 Master CPU Select
- #define GPIO_GPECSEL2_GPIO138_S 8
- #define GPIO_GPECSEL2_GPIO138_M 0xF00 // GPIO138 Master CPU Select
- #define GPIO_GPECSEL2_GPIO139_S 12
- #define GPIO_GPECSEL2_GPIO139_M 0xF000 // GPIO139 Master CPU Select
- #define GPIO_GPECSEL2_GPIO140_S 16
- #define GPIO_GPECSEL2_GPIO140_M 0xF0000 // GPIO140 Master CPU Select
- #define GPIO_GPECSEL2_GPIO141_S 20
- #define GPIO_GPECSEL2_GPIO141_M 0xF00000 // GPIO141 Master CPU Select
- #define GPIO_GPECSEL2_GPIO142_S 24
- #define GPIO_GPECSEL2_GPIO142_M 0xF000000 // GPIO142 Master CPU Select
- #define GPIO_GPECSEL2_GPIO143_S 28
- #define GPIO_GPECSEL2_GPIO143_M 0xF0000000 // GPIO143 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECSEL3 register
- //
- //*****************************************************************************
- #define GPIO_GPECSEL3_GPIO144_S 0
- #define GPIO_GPECSEL3_GPIO144_M 0xF // GPIO144 Master CPU Select
- #define GPIO_GPECSEL3_GPIO145_S 4
- #define GPIO_GPECSEL3_GPIO145_M 0xF0 // GPIO145 Master CPU Select
- #define GPIO_GPECSEL3_GPIO146_S 8
- #define GPIO_GPECSEL3_GPIO146_M 0xF00 // GPIO146 Master CPU Select
- #define GPIO_GPECSEL3_GPIO147_S 12
- #define GPIO_GPECSEL3_GPIO147_M 0xF000 // GPIO147 Master CPU Select
- #define GPIO_GPECSEL3_GPIO148_S 16
- #define GPIO_GPECSEL3_GPIO148_M 0xF0000 // GPIO148 Master CPU Select
- #define GPIO_GPECSEL3_GPIO149_S 20
- #define GPIO_GPECSEL3_GPIO149_M 0xF00000 // GPIO149 Master CPU Select
- #define GPIO_GPECSEL3_GPIO150_S 24
- #define GPIO_GPECSEL3_GPIO150_M 0xF000000 // GPIO150 Master CPU Select
- #define GPIO_GPECSEL3_GPIO151_S 28
- #define GPIO_GPECSEL3_GPIO151_M 0xF0000000 // GPIO151 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECSEL4 register
- //
- //*****************************************************************************
- #define GPIO_GPECSEL4_GPIO152_S 0
- #define GPIO_GPECSEL4_GPIO152_M 0xF // GPIO152 Master CPU Select
- #define GPIO_GPECSEL4_GPIO153_S 4
- #define GPIO_GPECSEL4_GPIO153_M 0xF0 // GPIO153 Master CPU Select
- #define GPIO_GPECSEL4_GPIO154_S 8
- #define GPIO_GPECSEL4_GPIO154_M 0xF00 // GPIO154 Master CPU Select
- #define GPIO_GPECSEL4_GPIO155_S 12
- #define GPIO_GPECSEL4_GPIO155_M 0xF000 // GPIO155 Master CPU Select
- #define GPIO_GPECSEL4_GPIO156_S 16
- #define GPIO_GPECSEL4_GPIO156_M 0xF0000 // GPIO156 Master CPU Select
- #define GPIO_GPECSEL4_GPIO157_S 20
- #define GPIO_GPECSEL4_GPIO157_M 0xF00000 // GPIO157 Master CPU Select
- #define GPIO_GPECSEL4_GPIO158_S 24
- #define GPIO_GPECSEL4_GPIO158_M 0xF000000 // GPIO158 Master CPU Select
- #define GPIO_GPECSEL4_GPIO159_S 28
- #define GPIO_GPECSEL4_GPIO159_M 0xF0000000 // GPIO159 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPELOCK register
- //
- //*****************************************************************************
- #define GPIO_GPELOCK_GPIO128 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO129 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO130 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO131 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO132 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO133 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO134 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO135 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO136 0x100 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO137 0x200 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO138 0x400 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO139 0x800 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO140 0x1000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO141 0x2000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO142 0x4000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO143 0x8000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO144 0x10000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO145 0x20000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO146 0x40000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO147 0x80000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO148 0x100000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO149 0x200000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO150 0x400000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO151 0x800000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO152 0x1000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO153 0x2000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO154 0x4000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO155 0x8000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO156 0x10000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO157 0x20000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO158 0x40000000 // Configuration Lock bit for this
- // pin
- #define GPIO_GPELOCK_GPIO159 0x80000000 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECR register
- //
- //*****************************************************************************
- #define GPIO_GPECR_GPIO128 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO129 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO130 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO131 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO132 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO133 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO134 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO135 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO136 0x100 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO137 0x200 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO138 0x400 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO139 0x800 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO140 0x1000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO141 0x2000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO142 0x4000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO143 0x8000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO144 0x10000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO145 0x20000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO146 0x40000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO147 0x80000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO148 0x100000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO149 0x200000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO150 0x400000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO151 0x800000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO152 0x1000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO153 0x2000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO154 0x4000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO155 0x8000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO156 0x10000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO157 0x20000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO158 0x40000000 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPECR_GPIO159 0x80000000 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFCTRL register
- //
- //*****************************************************************************
- #define GPIO_GPFCTRL_QUALPRD0_S 0
- #define GPIO_GPFCTRL_QUALPRD0_M 0xFF // Qualification sampling period
- // for GPIO160 to GPIO167
- #define GPIO_GPFCTRL_QUALPRD1_S 8
- #define GPIO_GPFCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
- // for GPIO168
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFQSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPFQSEL1_GPIO160_S 0
- #define GPIO_GPFQSEL1_GPIO160_M 0x3 // Select input qualification type
- // for GPIO160
- #define GPIO_GPFQSEL1_GPIO161_S 2
- #define GPIO_GPFQSEL1_GPIO161_M 0xC // Select input qualification type
- // for GPIO161
- #define GPIO_GPFQSEL1_GPIO162_S 4
- #define GPIO_GPFQSEL1_GPIO162_M 0x30 // Select input qualification type
- // for GPIO162
- #define GPIO_GPFQSEL1_GPIO163_S 6
- #define GPIO_GPFQSEL1_GPIO163_M 0xC0 // Select input qualification type
- // for GPIO163
- #define GPIO_GPFQSEL1_GPIO164_S 8
- #define GPIO_GPFQSEL1_GPIO164_M 0x300 // Select input qualification type
- // for GPIO164
- #define GPIO_GPFQSEL1_GPIO165_S 10
- #define GPIO_GPFQSEL1_GPIO165_M 0xC00 // Select input qualification type
- // for GPIO165
- #define GPIO_GPFQSEL1_GPIO166_S 12
- #define GPIO_GPFQSEL1_GPIO166_M 0x3000 // Select input qualification type
- // for GPIO166
- #define GPIO_GPFQSEL1_GPIO167_S 14
- #define GPIO_GPFQSEL1_GPIO167_M 0xC000 // Select input qualification type
- // for GPIO167
- #define GPIO_GPFQSEL1_GPIO168_S 16
- #define GPIO_GPFQSEL1_GPIO168_M 0x30000 // Select input qualification type
- // for GPIO168
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPFMUX1_GPIO160_S 0
- #define GPIO_GPFMUX1_GPIO160_M 0x3 // Defines pin-muxing selection
- // for GPIO160
- #define GPIO_GPFMUX1_GPIO161_S 2
- #define GPIO_GPFMUX1_GPIO161_M 0xC // Defines pin-muxing selection
- // for GPIO161
- #define GPIO_GPFMUX1_GPIO162_S 4
- #define GPIO_GPFMUX1_GPIO162_M 0x30 // Defines pin-muxing selection
- // for GPIO162
- #define GPIO_GPFMUX1_GPIO163_S 6
- #define GPIO_GPFMUX1_GPIO163_M 0xC0 // Defines pin-muxing selection
- // for GPIO163
- #define GPIO_GPFMUX1_GPIO164_S 8
- #define GPIO_GPFMUX1_GPIO164_M 0x300 // Defines pin-muxing selection
- // for GPIO164
- #define GPIO_GPFMUX1_GPIO165_S 10
- #define GPIO_GPFMUX1_GPIO165_M 0xC00 // Defines pin-muxing selection
- // for GPIO165
- #define GPIO_GPFMUX1_GPIO166_S 12
- #define GPIO_GPFMUX1_GPIO166_M 0x3000 // Defines pin-muxing selection
- // for GPIO166
- #define GPIO_GPFMUX1_GPIO167_S 14
- #define GPIO_GPFMUX1_GPIO167_M 0xC000 // Defines pin-muxing selection
- // for GPIO167
- #define GPIO_GPFMUX1_GPIO168_S 16
- #define GPIO_GPFMUX1_GPIO168_M 0x30000 // Defines pin-muxing selection
- // for GPIO168
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFDIR register
- //
- //*****************************************************************************
- #define GPIO_GPFDIR_GPIO160 0x1 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO161 0x2 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO162 0x4 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO163 0x8 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO164 0x10 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO165 0x20 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO166 0x40 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO167 0x80 // Defines direction for this pin
- // in GPIO mode
- #define GPIO_GPFDIR_GPIO168 0x100 // Defines direction for this pin
- // in GPIO mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFPUD register
- //
- //*****************************************************************************
- #define GPIO_GPFPUD_GPIO160 0x1 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO161 0x2 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO162 0x4 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO163 0x8 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO164 0x10 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO165 0x20 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO166 0x40 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO167 0x80 // Pull-Up Disable control for
- // this pin
- #define GPIO_GPFPUD_GPIO168 0x100 // Pull-Up Disable control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFINV register
- //
- //*****************************************************************************
- #define GPIO_GPFINV_GPIO160 0x1 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO161 0x2 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO162 0x4 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO163 0x8 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO164 0x10 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO165 0x20 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO166 0x40 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO167 0x80 // Input inversion control for
- // this pin
- #define GPIO_GPFINV_GPIO168 0x100 // Input inversion control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFODR register
- //
- //*****************************************************************************
- #define GPIO_GPFODR_GPIO160 0x1 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO161 0x2 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO162 0x4 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO163 0x8 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO164 0x10 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO165 0x20 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO166 0x40 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO167 0x80 // Outpout Open-Drain control for
- // this pin
- #define GPIO_GPFODR_GPIO168 0x100 // Outpout Open-Drain control for
- // this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFGMUX1 register
- //
- //*****************************************************************************
- #define GPIO_GPFGMUX1_GPIO160_S 0
- #define GPIO_GPFGMUX1_GPIO160_M 0x3 // Defines pin-muxing selection
- // for GPIO160
- #define GPIO_GPFGMUX1_GPIO161_S 2
- #define GPIO_GPFGMUX1_GPIO161_M 0xC // Defines pin-muxing selection
- // for GPIO161
- #define GPIO_GPFGMUX1_GPIO162_S 4
- #define GPIO_GPFGMUX1_GPIO162_M 0x30 // Defines pin-muxing selection
- // for GPIO162
- #define GPIO_GPFGMUX1_GPIO163_S 6
- #define GPIO_GPFGMUX1_GPIO163_M 0xC0 // Defines pin-muxing selection
- // for GPIO163
- #define GPIO_GPFGMUX1_GPIO164_S 8
- #define GPIO_GPFGMUX1_GPIO164_M 0x300 // Defines pin-muxing selection
- // for GPIO164
- #define GPIO_GPFGMUX1_GPIO165_S 10
- #define GPIO_GPFGMUX1_GPIO165_M 0xC00 // Defines pin-muxing selection
- // for GPIO165
- #define GPIO_GPFGMUX1_GPIO166_S 12
- #define GPIO_GPFGMUX1_GPIO166_M 0x3000 // Defines pin-muxing selection
- // for GPIO166
- #define GPIO_GPFGMUX1_GPIO167_S 14
- #define GPIO_GPFGMUX1_GPIO167_M 0xC000 // Defines pin-muxing selection
- // for GPIO167
- #define GPIO_GPFGMUX1_GPIO168_S 16
- #define GPIO_GPFGMUX1_GPIO168_M 0x30000 // Defines pin-muxing selection
- // for GPIO168
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFCSEL1 register
- //
- //*****************************************************************************
- #define GPIO_GPFCSEL1_GPIO160_S 0
- #define GPIO_GPFCSEL1_GPIO160_M 0xF // GPIO160 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO161_S 4
- #define GPIO_GPFCSEL1_GPIO161_M 0xF0 // GPIO161 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO162_S 8
- #define GPIO_GPFCSEL1_GPIO162_M 0xF00 // GPIO162 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO163_S 12
- #define GPIO_GPFCSEL1_GPIO163_M 0xF000 // GPIO163 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO164_S 16
- #define GPIO_GPFCSEL1_GPIO164_M 0xF0000 // GPIO164 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO165_S 20
- #define GPIO_GPFCSEL1_GPIO165_M 0xF00000 // GPIO165 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO166_S 24
- #define GPIO_GPFCSEL1_GPIO166_M 0xF000000 // GPIO166 Master CPU Select
- #define GPIO_GPFCSEL1_GPIO167_S 28
- #define GPIO_GPFCSEL1_GPIO167_M 0xF0000000 // GPIO167 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFCSEL2 register
- //
- //*****************************************************************************
- #define GPIO_GPFCSEL2_GPIO168_S 0
- #define GPIO_GPFCSEL2_GPIO168_M 0xF // GPIO168 Master CPU Select
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFLOCK register
- //
- //*****************************************************************************
- #define GPIO_GPFLOCK_GPIO160 0x1 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO161 0x2 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO162 0x4 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO163 0x8 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO164 0x10 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO165 0x20 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO166 0x40 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO167 0x80 // Configuration Lock bit for this
- // pin
- #define GPIO_GPFLOCK_GPIO168 0x100 // Configuration Lock bit for this
- // pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFCR register
- //
- //*****************************************************************************
- #define GPIO_GPFCR_GPIO160 0x1 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO161 0x2 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO162 0x4 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO163 0x8 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO164 0x10 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO165 0x20 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO166 0x40 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO167 0x80 // Configuration lock commit bit
- // for this pin
- #define GPIO_GPFCR_GPIO168 0x100 // Configuration lock commit bit
- // for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPADAT register
- //
- //*****************************************************************************
- #define GPIO_GPADAT_GPIO0 0x1 // Data Register for this pin
- #define GPIO_GPADAT_GPIO1 0x2 // Data Register for this pin
- #define GPIO_GPADAT_GPIO2 0x4 // Data Register for this pin
- #define GPIO_GPADAT_GPIO3 0x8 // Data Register for this pin
- #define GPIO_GPADAT_GPIO4 0x10 // Data Register for this pin
- #define GPIO_GPADAT_GPIO5 0x20 // Data Register for this pin
- #define GPIO_GPADAT_GPIO6 0x40 // Data Register for this pin
- #define GPIO_GPADAT_GPIO7 0x80 // Data Register for this pin
- #define GPIO_GPADAT_GPIO8 0x100 // Data Register for this pin
- #define GPIO_GPADAT_GPIO9 0x200 // Data Register for this pin
- #define GPIO_GPADAT_GPIO10 0x400 // Data Register for this pin
- #define GPIO_GPADAT_GPIO11 0x800 // Data Register for this pin
- #define GPIO_GPADAT_GPIO12 0x1000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO13 0x2000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO14 0x4000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO15 0x8000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO16 0x10000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO17 0x20000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO18 0x40000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO19 0x80000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO20 0x100000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO21 0x200000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO22 0x400000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO23 0x800000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO24 0x1000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO25 0x2000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO26 0x4000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO27 0x8000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO28 0x10000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO29 0x20000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO30 0x40000000 // Data Register for this pin
- #define GPIO_GPADAT_GPIO31 0x80000000 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPASET register
- //
- //*****************************************************************************
- #define GPIO_GPASET_GPIO0 0x1 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO1 0x2 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO2 0x4 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO3 0x8 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO4 0x10 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO5 0x20 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO6 0x40 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO7 0x80 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO8 0x100 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO9 0x200 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO10 0x400 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO11 0x800 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO12 0x1000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO13 0x2000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO14 0x4000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO15 0x8000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO16 0x10000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO17 0x20000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO18 0x40000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO19 0x80000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO20 0x100000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO21 0x200000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO22 0x400000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO23 0x800000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO24 0x1000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO25 0x2000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO26 0x4000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO27 0x8000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO28 0x10000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO29 0x20000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO30 0x40000000 // Output Set bit for this pin
- #define GPIO_GPASET_GPIO31 0x80000000 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPACLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPACLEAR_GPIO0 0x1 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO1 0x2 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO2 0x4 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO3 0x8 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO4 0x10 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO5 0x20 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO6 0x40 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO7 0x80 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO8 0x100 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO9 0x200 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO10 0x400 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO11 0x800 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO12 0x1000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO13 0x2000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO14 0x4000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO15 0x8000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO16 0x10000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO17 0x20000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO18 0x40000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO19 0x80000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO20 0x100000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO21 0x200000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO22 0x400000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO23 0x800000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO24 0x1000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO25 0x2000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO26 0x4000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO27 0x8000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO28 0x10000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO29 0x20000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO30 0x40000000 // Output Clear bit for this pin
- #define GPIO_GPACLEAR_GPIO31 0x80000000 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPATOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPATOGGLE_GPIO0 0x1 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO1 0x2 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO2 0x4 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO3 0x8 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO4 0x10 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO5 0x20 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO6 0x40 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO7 0x80 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO8 0x100 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO9 0x200 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO10 0x400 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO11 0x800 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO12 0x1000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO13 0x2000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO14 0x4000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO15 0x8000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO16 0x10000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO17 0x20000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO18 0x40000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO19 0x80000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO20 0x100000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO21 0x200000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO22 0x400000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO23 0x800000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO24 0x1000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO25 0x2000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO26 0x4000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO27 0x8000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO28 0x10000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO29 0x20000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO30 0x40000000 // Output Toggle bit for this pin
- #define GPIO_GPATOGGLE_GPIO31 0x80000000 // Output Toggle bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBDAT register
- //
- //*****************************************************************************
- #define GPIO_GPBDAT_GPIO32 0x1 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO33 0x2 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO34 0x4 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO35 0x8 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO36 0x10 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO37 0x20 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO38 0x40 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO39 0x80 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO40 0x100 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO41 0x200 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO42 0x400 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO43 0x800 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO44 0x1000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO45 0x2000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO46 0x4000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO47 0x8000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO48 0x10000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO49 0x20000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO50 0x40000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO51 0x80000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO52 0x100000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO53 0x200000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO54 0x400000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO55 0x800000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO56 0x1000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO57 0x2000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO58 0x4000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO59 0x8000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO60 0x10000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO61 0x20000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO62 0x40000000 // Data Register for this pin
- #define GPIO_GPBDAT_GPIO63 0x80000000 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBSET register
- //
- //*****************************************************************************
- #define GPIO_GPBSET_GPIO32 0x1 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO33 0x2 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO34 0x4 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO35 0x8 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO36 0x10 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO37 0x20 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO38 0x40 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO39 0x80 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO40 0x100 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO41 0x200 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO42 0x400 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO43 0x800 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO44 0x1000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO45 0x2000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO46 0x4000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO47 0x8000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO48 0x10000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO49 0x20000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO50 0x40000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO51 0x80000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO52 0x100000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO53 0x200000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO54 0x400000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO55 0x800000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO56 0x1000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO57 0x2000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO58 0x4000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO59 0x8000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO60 0x10000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO61 0x20000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO62 0x40000000 // Output Set bit for this pin
- #define GPIO_GPBSET_GPIO63 0x80000000 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBCLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPBCLEAR_GPIO32 0x1 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO33 0x2 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO34 0x4 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO35 0x8 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO36 0x10 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO37 0x20 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO38 0x40 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO39 0x80 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO40 0x100 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO41 0x200 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO42 0x400 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO43 0x800 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO44 0x1000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO45 0x2000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO46 0x4000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO47 0x8000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO48 0x10000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO49 0x20000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO50 0x40000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO51 0x80000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO52 0x100000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO53 0x200000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO54 0x400000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO55 0x800000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO56 0x1000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO57 0x2000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO58 0x4000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO59 0x8000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO60 0x10000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO61 0x20000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO62 0x40000000 // Output Clear bit for this pin
- #define GPIO_GPBCLEAR_GPIO63 0x80000000 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPBTOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPBTOGGLE_GPIO32 0x1 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO33 0x2 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO34 0x4 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO35 0x8 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO36 0x10 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO37 0x20 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO38 0x40 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO39 0x80 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO40 0x100 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO41 0x200 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO42 0x400 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO43 0x800 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO44 0x1000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO45 0x2000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO46 0x4000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO47 0x8000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO48 0x10000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO49 0x20000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO50 0x40000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO51 0x80000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO52 0x100000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO53 0x200000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO54 0x400000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO55 0x800000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO56 0x1000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO57 0x2000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO58 0x4000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO59 0x8000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO60 0x10000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO61 0x20000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO62 0x40000000 // Output Toggle bit for this pin
- #define GPIO_GPBTOGGLE_GPIO63 0x80000000 // Output Toggle bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCDAT register
- //
- //*****************************************************************************
- #define GPIO_GPCDAT_GPIO64 0x1 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO65 0x2 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO66 0x4 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO67 0x8 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO68 0x10 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO69 0x20 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO70 0x40 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO71 0x80 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO72 0x100 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO73 0x200 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO74 0x400 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO75 0x800 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO76 0x1000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO77 0x2000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO78 0x4000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO79 0x8000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO80 0x10000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO81 0x20000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO82 0x40000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO83 0x80000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO84 0x100000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO85 0x200000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO86 0x400000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO87 0x800000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO88 0x1000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO89 0x2000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO90 0x4000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO91 0x8000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO92 0x10000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO93 0x20000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO94 0x40000000 // Data Register for this pin
- #define GPIO_GPCDAT_GPIO95 0x80000000 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCSET register
- //
- //*****************************************************************************
- #define GPIO_GPCSET_GPIO64 0x1 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO65 0x2 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO66 0x4 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO67 0x8 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO68 0x10 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO69 0x20 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO70 0x40 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO71 0x80 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO72 0x100 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO73 0x200 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO74 0x400 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO75 0x800 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO76 0x1000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO77 0x2000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO78 0x4000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO79 0x8000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO80 0x10000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO81 0x20000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO82 0x40000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO83 0x80000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO84 0x100000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO85 0x200000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO86 0x400000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO87 0x800000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO88 0x1000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO89 0x2000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO90 0x4000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO91 0x8000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO92 0x10000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO93 0x20000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO94 0x40000000 // Output Set bit for this pin
- #define GPIO_GPCSET_GPIO95 0x80000000 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCCLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPCCLEAR_GPIO64 0x1 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO65 0x2 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO66 0x4 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO67 0x8 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO68 0x10 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO69 0x20 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO70 0x40 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO71 0x80 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO72 0x100 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO73 0x200 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO74 0x400 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO75 0x800 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO76 0x1000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO77 0x2000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO78 0x4000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO79 0x8000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO80 0x10000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO81 0x20000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO82 0x40000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO83 0x80000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO84 0x100000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO85 0x200000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO86 0x400000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO87 0x800000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO88 0x1000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO89 0x2000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO90 0x4000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO91 0x8000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO92 0x10000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO93 0x20000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO94 0x40000000 // Output Clear bit for this pin
- #define GPIO_GPCCLEAR_GPIO95 0x80000000 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPCTOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPCTOGGLE_GPIO64 0x1 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO65 0x2 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO66 0x4 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO67 0x8 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO68 0x10 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO69 0x20 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO70 0x40 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO71 0x80 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO72 0x100 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO73 0x200 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO74 0x400 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO75 0x800 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO76 0x1000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO77 0x2000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO78 0x4000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO79 0x8000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO80 0x10000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO81 0x20000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO82 0x40000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO83 0x80000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO84 0x100000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO85 0x200000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO86 0x400000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO87 0x800000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO88 0x1000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO89 0x2000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO90 0x4000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO91 0x8000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO92 0x10000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO93 0x20000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO94 0x40000000 // Output Toggle bit for this pin
- #define GPIO_GPCTOGGLE_GPIO95 0x80000000 // Output Toggle bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDDAT register
- //
- //*****************************************************************************
- #define GPIO_GPDDAT_GPIO96 0x1 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO97 0x2 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO98 0x4 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO99 0x8 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO100 0x10 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO101 0x20 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO102 0x40 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO103 0x80 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO104 0x100 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO105 0x200 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO106 0x400 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO107 0x800 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO108 0x1000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO109 0x2000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO110 0x4000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO111 0x8000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO112 0x10000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO113 0x20000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO114 0x40000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO115 0x80000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO116 0x100000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO117 0x200000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO118 0x400000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO119 0x800000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO120 0x1000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO121 0x2000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO122 0x4000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO123 0x8000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO124 0x10000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO125 0x20000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO126 0x40000000 // Data Register for this pin
- #define GPIO_GPDDAT_GPIO127 0x80000000 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDSET register
- //
- //*****************************************************************************
- #define GPIO_GPDSET_GPIO96 0x1 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO97 0x2 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO98 0x4 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO99 0x8 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO100 0x10 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO101 0x20 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO102 0x40 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO103 0x80 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO104 0x100 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO105 0x200 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO106 0x400 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO107 0x800 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO108 0x1000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO109 0x2000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO110 0x4000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO111 0x8000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO112 0x10000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO113 0x20000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO114 0x40000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO115 0x80000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO116 0x100000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO117 0x200000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO118 0x400000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO119 0x800000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO120 0x1000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO121 0x2000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO122 0x4000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO123 0x8000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO124 0x10000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO125 0x20000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO126 0x40000000 // Output Set bit for this pin
- #define GPIO_GPDSET_GPIO127 0x80000000 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDCLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPDCLEAR_GPIO96 0x1 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO97 0x2 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO98 0x4 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO99 0x8 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO100 0x10 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO101 0x20 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO102 0x40 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO103 0x80 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO104 0x100 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO105 0x200 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO106 0x400 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO107 0x800 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO108 0x1000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO109 0x2000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO110 0x4000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO111 0x8000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO112 0x10000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO113 0x20000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO114 0x40000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO115 0x80000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO116 0x100000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO117 0x200000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO118 0x400000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO119 0x800000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO120 0x1000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO121 0x2000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO122 0x4000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO123 0x8000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO124 0x10000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO125 0x20000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO126 0x40000000 // Output Clear bit for this pin
- #define GPIO_GPDCLEAR_GPIO127 0x80000000 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPDTOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPDTOGGLE_GPIO96 0x1 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO97 0x2 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO98 0x4 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO99 0x8 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO100 0x10 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO101 0x20 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO102 0x40 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO103 0x80 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO104 0x100 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO105 0x200 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO106 0x400 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO107 0x800 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO108 0x1000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO109 0x2000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO110 0x4000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO111 0x8000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO112 0x10000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO113 0x20000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO114 0x40000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO115 0x80000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO116 0x100000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO117 0x200000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO118 0x400000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO119 0x800000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO120 0x1000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO121 0x2000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO122 0x4000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO123 0x8000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO124 0x10000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO125 0x20000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO126 0x40000000 // Output Toggle bit for this pin
- #define GPIO_GPDTOGGLE_GPIO127 0x80000000 // Output Toggle bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPEDAT register
- //
- //*****************************************************************************
- #define GPIO_GPEDAT_GPIO128 0x1 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO129 0x2 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO130 0x4 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO131 0x8 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO132 0x10 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO133 0x20 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO134 0x40 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO135 0x80 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO136 0x100 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO137 0x200 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO138 0x400 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO139 0x800 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO140 0x1000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO141 0x2000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO142 0x4000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO143 0x8000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO144 0x10000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO145 0x20000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO146 0x40000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO147 0x80000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO148 0x100000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO149 0x200000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO150 0x400000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO151 0x800000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO152 0x1000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO153 0x2000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO154 0x4000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO155 0x8000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO156 0x10000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO157 0x20000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO158 0x40000000 // Data Register for this pin
- #define GPIO_GPEDAT_GPIO159 0x80000000 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPESET register
- //
- //*****************************************************************************
- #define GPIO_GPESET_GPIO128 0x1 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO129 0x2 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO130 0x4 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO131 0x8 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO132 0x10 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO133 0x20 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO134 0x40 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO135 0x80 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO136 0x100 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO137 0x200 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO138 0x400 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO139 0x800 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO140 0x1000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO141 0x2000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO142 0x4000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO143 0x8000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO144 0x10000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO145 0x20000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO146 0x40000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO147 0x80000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO148 0x100000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO149 0x200000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO150 0x400000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO151 0x800000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO152 0x1000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO153 0x2000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO154 0x4000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO155 0x8000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO156 0x10000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO157 0x20000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO158 0x40000000 // Output Set bit for this pin
- #define GPIO_GPESET_GPIO159 0x80000000 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPECLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPECLEAR_GPIO128 0x1 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO129 0x2 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO130 0x4 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO131 0x8 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO132 0x10 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO133 0x20 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO134 0x40 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO135 0x80 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO136 0x100 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO137 0x200 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO138 0x400 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO139 0x800 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO140 0x1000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO141 0x2000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO142 0x4000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO143 0x8000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO144 0x10000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO145 0x20000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO146 0x40000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO147 0x80000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO148 0x100000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO149 0x200000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO150 0x400000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO151 0x800000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO152 0x1000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO153 0x2000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO154 0x4000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO155 0x8000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO156 0x10000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO157 0x20000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO158 0x40000000 // Output Clear bit for this pin
- #define GPIO_GPECLEAR_GPIO159 0x80000000 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPETOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPETOGGLE_GPIO128 0x1 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO129 0x2 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO130 0x4 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO131 0x8 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO132 0x10 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO133 0x20 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO134 0x40 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO135 0x80 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO136 0x100 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO137 0x200 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO138 0x400 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO139 0x800 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO140 0x1000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO141 0x2000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO142 0x4000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO143 0x8000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO144 0x10000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO145 0x20000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO146 0x40000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO147 0x80000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO148 0x100000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO149 0x200000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO150 0x400000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO151 0x800000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO152 0x1000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO153 0x2000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO154 0x4000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO155 0x8000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO156 0x10000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO157 0x20000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO158 0x40000000 // Output Toggle bit for this pin
- #define GPIO_GPETOGGLE_GPIO159 0x80000000 // Output Toggle bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFDAT register
- //
- //*****************************************************************************
- #define GPIO_GPFDAT_GPIO160 0x1 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO161 0x2 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO162 0x4 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO163 0x8 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO164 0x10 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO165 0x20 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO166 0x40 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO167 0x80 // Data Register for this pin
- #define GPIO_GPFDAT_GPIO168 0x100 // Data Register for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFSET register
- //
- //*****************************************************************************
- #define GPIO_GPFSET_GPIO160 0x1 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO161 0x2 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO162 0x4 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO163 0x8 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO164 0x10 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO165 0x20 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO166 0x40 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO167 0x80 // Output Set bit for this pin
- #define GPIO_GPFSET_GPIO168 0x100 // Output Set bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFCLEAR register
- //
- //*****************************************************************************
- #define GPIO_GPFCLEAR_GPIO160 0x1 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO161 0x2 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO162 0x4 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO163 0x8 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO164 0x10 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO165 0x20 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO166 0x40 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO167 0x80 // Output Clear bit for this pin
- #define GPIO_GPFCLEAR_GPIO168 0x100 // Output Clear bit for this pin
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the GPFTOGGLE register
- //
- //*****************************************************************************
- #define GPIO_GPFTOGGLE_GPIO160 0x1 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO161 0x2 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO162 0x4 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO163 0x8 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO164 0x10 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO165 0x20 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO166 0x40 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO167 0x80 // Output Toggle bit for this pin
- #define GPIO_GPFTOGGLE_GPIO168 0x100 // Output Toggle bit for this pin
- #endif
|