hw_gpio.h 345 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662
  1. //###########################################################################
  2. //
  3. // FILE: hw_gpio.h
  4. //
  5. // TITLE: Definitions for the C28x GPIO registers.
  6. //
  7. //###########################################################################
  8. // $TI Release: F2837xD Support Library v3.05.00.00 $
  9. // $Release Date: Tue Jun 26 03:15:23 CDT 2018 $
  10. // $Copyright:
  11. // Copyright (C) 2013-2018 Texas Instruments Incorporated - http://www.ti.com/
  12. //
  13. // Redistribution and use in source and binary forms, with or without
  14. // modification, are permitted provided that the following conditions
  15. // are met:
  16. //
  17. // Redistributions of source code must retain the above copyright
  18. // notice, this list of conditions and the following disclaimer.
  19. //
  20. // Redistributions in binary form must reproduce the above copyright
  21. // notice, this list of conditions and the following disclaimer in the
  22. // documentation and/or other materials provided with the
  23. // distribution.
  24. //
  25. // Neither the name of Texas Instruments Incorporated nor the names of
  26. // its contributors may be used to endorse or promote products derived
  27. // from this software without specific prior written permission.
  28. //
  29. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  32. // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  34. // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  35. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  36. // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  37. // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  38. // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. // $
  41. //###########################################################################
  42. #ifndef __HW_GPIO_H__
  43. #define __HW_GPIO_H__
  44. //*****************************************************************************
  45. //
  46. // The following are defines for the GPIO register offsets
  47. //
  48. //*****************************************************************************
  49. #define GPIO_O_GPACTRL 0x0 // GPIO A Qualification Sampling
  50. // Period Control (GPIO0 to 31)
  51. #define GPIO_O_GPAQSEL1 0x2 // GPIO A Qualifier Select 1
  52. // Register (GPIO0 to 15)
  53. #define GPIO_O_GPAQSEL2 0x4 // GPIO A Qualifier Select 2
  54. // Register (GPIO16 to 31)
  55. #define GPIO_O_GPAMUX1 0x6 // GPIO A Mux 1 Register (GPIO0 to
  56. // 15)
  57. #define GPIO_O_GPAMUX2 0x8 // GPIO A Mux 2 Register (GPIO16
  58. // to 31)
  59. #define GPIO_O_GPADIR 0xA // GPIO A Direction Register
  60. // (GPIO0 to 31)
  61. #define GPIO_O_GPAPUD 0xC // GPIO A Pull Up Disable Register
  62. // (GPIO0 to 31)
  63. #define GPIO_O_GPAINV 0x10 // GPIO A Input Polarity Invert
  64. // Registers (GPIO0 to 31)
  65. #define GPIO_O_GPAODR 0x12 // GPIO A Open Drain Output
  66. // Register (GPIO0 to GPIO31)
  67. #define GPIO_O_GPAGMUX1 0x20 // GPIO A Peripheral Group Mux
  68. // (GPIO0 to 15)
  69. #define GPIO_O_GPAGMUX2 0x22 // GPIO A Peripheral Group Mux
  70. // (GPIO16 to 31)
  71. #define GPIO_O_GPACSEL1 0x28 // GPIO A Core Select Register
  72. // (GPIO0 to 7)
  73. #define GPIO_O_GPACSEL2 0x2A // GPIO A Core Select Register
  74. // (GPIO8 to 15)
  75. #define GPIO_O_GPACSEL3 0x2C // GPIO A Core Select Register
  76. // (GPIO16 to 23)
  77. #define GPIO_O_GPACSEL4 0x2E // GPIO A Core Select Register
  78. // (GPIO24 to 31)
  79. #define GPIO_O_GPALOCK 0x3C // GPIO A Lock Configuration
  80. // Register (GPIO0 to 31)
  81. #define GPIO_O_GPACR 0x3E // GPIO A Lock Commit Register
  82. // (GPIO0 to 31)
  83. #define GPIO_O_GPBCTRL 0x40 // GPIO B Qualification Sampling
  84. // Period Control (GPIO32 to 63)
  85. #define GPIO_O_GPBQSEL1 0x42 // GPIO B Qualifier Select 1
  86. // Register (GPIO32 to 47)
  87. #define GPIO_O_GPBQSEL2 0x44 // GPIO B Qualifier Select 2
  88. // Register (GPIO48 to 63)
  89. #define GPIO_O_GPBMUX1 0x46 // GPIO B Mux 1 Register (GPIO32
  90. // to 47)
  91. #define GPIO_O_GPBMUX2 0x48 // GPIO B Mux 2 Register (GPIO48
  92. // to 63)
  93. #define GPIO_O_GPBDIR 0x4A // GPIO B Direction Register
  94. // (GPIO32 to 63)
  95. #define GPIO_O_GPBPUD 0x4C // GPIO B Pull Up Disable Register
  96. // (GPIO32 to 63)
  97. #define GPIO_O_GPBINV 0x50 // GPIO B Input Polarity Invert
  98. // Registers (GPIO32 to 63)
  99. #define GPIO_O_GPBODR 0x52 // GPIO B Open Drain Output
  100. // Register (GPIO32 to GPIO63)
  101. #define GPIO_O_GPBAMSEL 0x54 // GPIO B Analog Mode Select
  102. // register (GPIO32 to GPIO63)
  103. #define GPIO_O_GPBGMUX1 0x60 // GPIO B Peripheral Group Mux
  104. // (GPIO32 to 47)
  105. #define GPIO_O_GPBGMUX2 0x62 // GPIO B Peripheral Group Mux
  106. // (GPIO48 to 63)
  107. #define GPIO_O_GPBCSEL1 0x68 // GPIO B Core Select Register
  108. // (GPIO32 to 39)
  109. #define GPIO_O_GPBCSEL2 0x6A // GPIO B Core Select Register
  110. // (GPIO40 to 47)
  111. #define GPIO_O_GPBCSEL3 0x6C // GPIO B Core Select Register
  112. // (GPIO48 to 55)
  113. #define GPIO_O_GPBCSEL4 0x6E // GPIO B Core Select Register
  114. // (GPIO56 to 63)
  115. #define GPIO_O_GPBLOCK 0x7C // GPIO B Lock Configuration
  116. // Register (GPIO32 to 63)
  117. #define GPIO_O_GPBCR 0x7E // GPIO B Lock Commit Register
  118. // (GPIO32 to 63)
  119. #define GPIO_O_GPCCTRL 0x80 // GPIO C Qualification Sampling
  120. // Period Control (GPIO64 to 95)
  121. #define GPIO_O_GPCQSEL1 0x82 // GPIO C Qualifier Select 1
  122. // Register (GPIO64 to 79)
  123. #define GPIO_O_GPCQSEL2 0x84 // GPIO C Qualifier Select 2
  124. // Register (GPIO80 to 95)
  125. #define GPIO_O_GPCMUX1 0x86 // GPIO C Mux 1 Register (GPIO64
  126. // to 79)
  127. #define GPIO_O_GPCMUX2 0x88 // GPIO C Mux 2 Register (GPIO80
  128. // to 95)
  129. #define GPIO_O_GPCDIR 0x8A // GPIO C Direction Register
  130. // (GPIO64 to 95)
  131. #define GPIO_O_GPCPUD 0x8C // GPIO C Pull Up Disable Register
  132. // (GPIO64 to 95)
  133. #define GPIO_O_GPCINV 0x90 // GPIO C Input Polarity Invert
  134. // Registers (GPIO64 to 95)
  135. #define GPIO_O_GPCODR 0x92 // GPIO C Open Drain Output
  136. // Register (GPIO64 to GPIO95)
  137. #define GPIO_O_GPCGMUX1 0xA0 // GPIO C Peripheral Group Mux
  138. // (GPIO64 to 79)
  139. #define GPIO_O_GPCGMUX2 0xA2 // GPIO C Peripheral Group Mux
  140. // (GPIO80 to 95)
  141. #define GPIO_O_GPCCSEL1 0xA8 // GPIO C Core Select Register
  142. // (GPIO64 to 71)
  143. #define GPIO_O_GPCCSEL2 0xAA // GPIO C Core Select Register
  144. // (GPIO72 to 79)
  145. #define GPIO_O_GPCCSEL3 0xAC // GPIO C Core Select Register
  146. // (GPIO80 to 87)
  147. #define GPIO_O_GPCCSEL4 0xAE // GPIO C Core Select Register
  148. // (GPIO88 to 95)
  149. #define GPIO_O_GPCLOCK 0xBC // GPIO C Lock Configuration
  150. // Register (GPIO64 to 95)
  151. #define GPIO_O_GPCCR 0xBE // GPIO C Lock Commit Register
  152. // (GPIO64 to 95)
  153. #define GPIO_O_GPDCTRL 0xC0 // GPIO D Qualification Sampling
  154. // Period Control (GPIO96 to 127)
  155. #define GPIO_O_GPDQSEL1 0xC2 // GPIO D Qualifier Select 1
  156. // Register (GPIO96 to 111)
  157. #define GPIO_O_GPDQSEL2 0xC4 // GPIO D Qualifier Select 2
  158. // Register (GPIO112 to 127)
  159. #define GPIO_O_GPDMUX1 0xC6 // GPIO D Mux 1 Register (GPIO96
  160. // to 111)
  161. #define GPIO_O_GPDMUX2 0xC8 // GPIO D Mux 2 Register (GPIO112
  162. // to 127)
  163. #define GPIO_O_GPDDIR 0xCA // GPIO D Direction Register
  164. // (GPIO96 to 127)
  165. #define GPIO_O_GPDPUD 0xCC // GPIO D Pull Up Disable Register
  166. // (GPIO96 to 127)
  167. #define GPIO_O_GPDINV 0xD0 // GPIO D Input Polarity Invert
  168. // Registers (GPIO96 to 127)
  169. #define GPIO_O_GPDODR 0xD2 // GPIO D Open Drain Output
  170. // Register (GPIO96 to GPIO127)
  171. #define GPIO_O_GPDGMUX1 0xE0 // GPIO D Peripheral Group Mux
  172. // (GPIO96 to 111)
  173. #define GPIO_O_GPDGMUX2 0xE2 // GPIO D Peripheral Group Mux
  174. // (GPIO112 to 127)
  175. #define GPIO_O_GPDCSEL1 0xE8 // GPIO D Core Select Register
  176. // (GPIO96 to 103)
  177. #define GPIO_O_GPDCSEL2 0xEA // GPIO D Core Select Register
  178. // (GPIO104 to 111)
  179. #define GPIO_O_GPDCSEL3 0xEC // GPIO D Core Select Register
  180. // (GPIO112 to 119)
  181. #define GPIO_O_GPDCSEL4 0xEE // GPIO D Core Select Register
  182. // (GPIO120 to 127)
  183. #define GPIO_O_GPDLOCK 0xFC // GPIO D Lock Configuration
  184. // Register (GPIO96 to 127)
  185. #define GPIO_O_GPDCR 0xFE // GPIO D Lock Commit Register
  186. // (GPIO96 to 127)
  187. #define GPIO_O_GPECTRL 0x100 // GPIO E Qualification Sampling
  188. // Period Control (GPIO128 to
  189. // 159)
  190. #define GPIO_O_GPEQSEL1 0x102 // GPIO E Qualifier Select 1
  191. // Register (GPIO128 to 143)
  192. #define GPIO_O_GPEQSEL2 0x104 // GPIO E Qualifier Select 2
  193. // Register (GPIO144 to 159)
  194. #define GPIO_O_GPEMUX1 0x106 // GPIO E Mux 1 Register (GPIO128
  195. // to 143)
  196. #define GPIO_O_GPEMUX2 0x108 // GPIO E Mux 2 Register (GPIO144
  197. // to 159)
  198. #define GPIO_O_GPEDIR 0x10A // GPIO E Direction Register
  199. // (GPIO128 to 159)
  200. #define GPIO_O_GPEPUD 0x10C // GPIO E Pull Up Disable Register
  201. // (GPIO128 to 159)
  202. #define GPIO_O_GPEINV 0x110 // GPIO E Input Polarity Invert
  203. // Registers (GPIO128 to 159)
  204. #define GPIO_O_GPEODR 0x112 // GPIO E Open Drain Output
  205. // Register (GPIO128 to GPIO159)
  206. #define GPIO_O_GPEGMUX1 0x120 // GPIO E Peripheral Group Mux
  207. // (GPIO128 to 143)
  208. #define GPIO_O_GPEGMUX2 0x122 // GPIO E Peripheral Group Mux
  209. // (GPIO144 to 159)
  210. #define GPIO_O_GPECSEL1 0x128 // GPIO E Core Select Register
  211. // (GPIO128 to 135)
  212. #define GPIO_O_GPECSEL2 0x12A // GPIO E Core Select Register
  213. // (GPIO136 to 143)
  214. #define GPIO_O_GPECSEL3 0x12C // GPIO E Core Select Register
  215. // (GPIO144 to 151)
  216. #define GPIO_O_GPECSEL4 0x12E // GPIO E Core Select Register
  217. // (GPIO152 to 159)
  218. #define GPIO_O_GPELOCK 0x13C // GPIO E Lock Configuration
  219. // Register (GPIO128 to 159)
  220. #define GPIO_O_GPECR 0x13E // GPIO E Lock Commit Register
  221. // (GPIO128 to 159)
  222. #define GPIO_O_GPFCTRL 0x140 // GPIO F Qualification Sampling
  223. // Period Control (GPIO160 to
  224. // 168)
  225. #define GPIO_O_GPFQSEL1 0x142 // GPIO F Qualifier Select 1
  226. // Register (GPIO160 to 168)
  227. #define GPIO_O_GPFMUX1 0x146 // GPIO F Mux 1 Register (GPIO160
  228. // to 168)
  229. #define GPIO_O_GPFDIR 0x14A // GPIO F Direction Register
  230. // (GPIO160 to 168)
  231. #define GPIO_O_GPFPUD 0x14C // GPIO F Pull Up Disable Register
  232. // (GPIO160 to 168)
  233. #define GPIO_O_GPFINV 0x150 // GPIO F Input Polarity Invert
  234. // Registers (GPIO160 to 168)
  235. #define GPIO_O_GPFODR 0x152 // GPIO F Open Drain Output
  236. // Register (GPIO160 to GPIO168)
  237. #define GPIO_O_GPFGMUX1 0x160 // GPIO F Peripheral Group Mux
  238. // (GPIO160 to 168)
  239. #define GPIO_O_GPFCSEL1 0x168 // GPIO F Core Select Register
  240. // (GPIO160 to 167)
  241. #define GPIO_O_GPFCSEL2 0x16A // GPIO F Core Select Register
  242. // (GPIO168)
  243. #define GPIO_O_GPFLOCK 0x17C // GPIO F Lock Configuration
  244. // Register (GPIO160 to 168)
  245. #define GPIO_O_GPFCR 0x17E // GPIO F Lock Commit Register
  246. // (GPIO160 to 168)
  247. #define GPIO_O_GPADAT 0x0 // GPIO A Data Register (GPIO0 to
  248. // 31)
  249. #define GPIO_O_GPASET 0x2 // GPIO A Data Set Register (GPIO0
  250. // to 31)
  251. #define GPIO_O_GPACLEAR 0x4 // GPIO A Data Clear Register
  252. // (GPIO0 to 31)
  253. #define GPIO_O_GPATOGGLE 0x6 // GPIO A Data Toggle Register
  254. // (GPIO0 to 31)
  255. #define GPIO_O_GPBDAT 0x8 // GPIO B Data Register (GPIO32 to
  256. // 63)
  257. #define GPIO_O_GPBSET 0xA // GPIO B Data Set Register
  258. // (GPIO32 to 63)
  259. #define GPIO_O_GPBCLEAR 0xC // GPIO B Data Clear Register
  260. // (GPIO32 to 63)
  261. #define GPIO_O_GPBTOGGLE 0xE // GPIO B Data Toggle Register
  262. // (GPIO32 to 63)
  263. #define GPIO_O_GPCDAT 0x10 // GPIO C Data Register (GPIO64 to
  264. // 95)
  265. #define GPIO_O_GPCSET 0x12 // GPIO C Data Set Register
  266. // (GPIO64 to 95)
  267. #define GPIO_O_GPCCLEAR 0x14 // GPIO C Data Clear Register
  268. // (GPIO64 to 95)
  269. #define GPIO_O_GPCTOGGLE 0x16 // GPIO C Data Toggle Register
  270. // (GPIO64 to 95)
  271. #define GPIO_O_GPDDAT 0x18 // GPIO D Data Register (GPIO96 to
  272. // 127)
  273. #define GPIO_O_GPDSET 0x1A // GPIO D Data Set Register
  274. // (GPIO96 to 127)
  275. #define GPIO_O_GPDCLEAR 0x1C // GPIO D Data Clear Register
  276. // (GPIO96 to 127)
  277. #define GPIO_O_GPDTOGGLE 0x1E // GPIO D Data Toggle Register
  278. // (GPIO96 to 127)
  279. #define GPIO_O_GPEDAT 0x20 // GPIO E Data Register (GPIO128
  280. // to 159)
  281. #define GPIO_O_GPESET 0x22 // GPIO E Data Set Register
  282. // (GPIO128 to 159)
  283. #define GPIO_O_GPECLEAR 0x24 // GPIO E Data Clear Register
  284. // (GPIO128 to 159)
  285. #define GPIO_O_GPETOGGLE 0x26 // GPIO E Data Toggle Register
  286. // (GPIO128 to 159)
  287. #define GPIO_O_GPFDAT 0x28 // GPIO F Data Register (GPIO160
  288. // to 168)
  289. #define GPIO_O_GPFSET 0x2A // GPIO F Data Set Register
  290. // (GPIO160 to 168)
  291. #define GPIO_O_GPFCLEAR 0x2C // GPIO F Data Clear Register
  292. // (GPIO160 to 168)
  293. #define GPIO_O_GPFTOGGLE 0x2E // GPIO F Data Toggle Register
  294. // (GPIO160 to 168)
  295. //*****************************************************************************
  296. //
  297. // The following are defines for the bit fields in the GPACTRL register
  298. //
  299. //*****************************************************************************
  300. #define GPIO_GPACTRL_QUALPRD0_S 0
  301. #define GPIO_GPACTRL_QUALPRD0_M 0xFF // Qualification sampling period
  302. // for GPIO0 to GPIO7
  303. #define GPIO_GPACTRL_QUALPRD1_S 8
  304. #define GPIO_GPACTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  305. // for GPIO8 to GPIO15
  306. #define GPIO_GPACTRL_QUALPRD2_S 16
  307. #define GPIO_GPACTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
  308. // for GPIO16 to GPIO23
  309. #define GPIO_GPACTRL_QUALPRD3_S 24
  310. #define GPIO_GPACTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
  311. // for GPIO24 to GPIO31
  312. //*****************************************************************************
  313. //
  314. // The following are defines for the bit fields in the GPAQSEL1 register
  315. //
  316. //*****************************************************************************
  317. #define GPIO_GPAQSEL1_GPIO0_S 0
  318. #define GPIO_GPAQSEL1_GPIO0_M 0x3 // Select input qualification type
  319. // for GPIO0
  320. #define GPIO_GPAQSEL1_GPIO1_S 2
  321. #define GPIO_GPAQSEL1_GPIO1_M 0xC // Select input qualification type
  322. // for GPIO1
  323. #define GPIO_GPAQSEL1_GPIO2_S 4
  324. #define GPIO_GPAQSEL1_GPIO2_M 0x30 // Select input qualification type
  325. // for GPIO2
  326. #define GPIO_GPAQSEL1_GPIO3_S 6
  327. #define GPIO_GPAQSEL1_GPIO3_M 0xC0 // Select input qualification type
  328. // for GPIO3
  329. #define GPIO_GPAQSEL1_GPIO4_S 8
  330. #define GPIO_GPAQSEL1_GPIO4_M 0x300 // Select input qualification type
  331. // for GPIO4
  332. #define GPIO_GPAQSEL1_GPIO5_S 10
  333. #define GPIO_GPAQSEL1_GPIO5_M 0xC00 // Select input qualification type
  334. // for GPIO5
  335. #define GPIO_GPAQSEL1_GPIO6_S 12
  336. #define GPIO_GPAQSEL1_GPIO6_M 0x3000 // Select input qualification type
  337. // for GPIO6
  338. #define GPIO_GPAQSEL1_GPIO7_S 14
  339. #define GPIO_GPAQSEL1_GPIO7_M 0xC000 // Select input qualification type
  340. // for GPIO7
  341. #define GPIO_GPAQSEL1_GPIO8_S 16
  342. #define GPIO_GPAQSEL1_GPIO8_M 0x30000 // Select input qualification type
  343. // for GPIO8
  344. #define GPIO_GPAQSEL1_GPIO9_S 18
  345. #define GPIO_GPAQSEL1_GPIO9_M 0xC0000 // Select input qualification type
  346. // for GPIO9
  347. #define GPIO_GPAQSEL1_GPIO10_S 20
  348. #define GPIO_GPAQSEL1_GPIO10_M 0x300000 // Select input qualification type
  349. // for GPIO10
  350. #define GPIO_GPAQSEL1_GPIO11_S 22
  351. #define GPIO_GPAQSEL1_GPIO11_M 0xC00000 // Select input qualification type
  352. // for GPIO11
  353. #define GPIO_GPAQSEL1_GPIO12_S 24
  354. #define GPIO_GPAQSEL1_GPIO12_M 0x3000000 // Select input qualification type
  355. // for GPIO12
  356. #define GPIO_GPAQSEL1_GPIO13_S 26
  357. #define GPIO_GPAQSEL1_GPIO13_M 0xC000000 // Select input qualification type
  358. // for GPIO13
  359. #define GPIO_GPAQSEL1_GPIO14_S 28
  360. #define GPIO_GPAQSEL1_GPIO14_M 0x30000000 // Select input qualification type
  361. // for GPIO14
  362. #define GPIO_GPAQSEL1_GPIO15_S 30
  363. #define GPIO_GPAQSEL1_GPIO15_M 0xC0000000 // Select input qualification type
  364. // for GPIO15
  365. //*****************************************************************************
  366. //
  367. // The following are defines for the bit fields in the GPAQSEL2 register
  368. //
  369. //*****************************************************************************
  370. #define GPIO_GPAQSEL2_GPIO16_S 0
  371. #define GPIO_GPAQSEL2_GPIO16_M 0x3 // Select input qualification type
  372. // for GPIO16
  373. #define GPIO_GPAQSEL2_GPIO17_S 2
  374. #define GPIO_GPAQSEL2_GPIO17_M 0xC // Select input qualification type
  375. // for GPIO17
  376. #define GPIO_GPAQSEL2_GPIO18_S 4
  377. #define GPIO_GPAQSEL2_GPIO18_M 0x30 // Select input qualification type
  378. // for GPIO18
  379. #define GPIO_GPAQSEL2_GPIO19_S 6
  380. #define GPIO_GPAQSEL2_GPIO19_M 0xC0 // Select input qualification type
  381. // for GPIO19
  382. #define GPIO_GPAQSEL2_GPIO20_S 8
  383. #define GPIO_GPAQSEL2_GPIO20_M 0x300 // Select input qualification type
  384. // for GPIO20
  385. #define GPIO_GPAQSEL2_GPIO21_S 10
  386. #define GPIO_GPAQSEL2_GPIO21_M 0xC00 // Select input qualification type
  387. // for GPIO21
  388. #define GPIO_GPAQSEL2_GPIO22_S 12
  389. #define GPIO_GPAQSEL2_GPIO22_M 0x3000 // Select input qualification type
  390. // for GPIO22
  391. #define GPIO_GPAQSEL2_GPIO23_S 14
  392. #define GPIO_GPAQSEL2_GPIO23_M 0xC000 // Select input qualification type
  393. // for GPIO23
  394. #define GPIO_GPAQSEL2_GPIO24_S 16
  395. #define GPIO_GPAQSEL2_GPIO24_M 0x30000 // Select input qualification type
  396. // for GPIO24
  397. #define GPIO_GPAQSEL2_GPIO25_S 18
  398. #define GPIO_GPAQSEL2_GPIO25_M 0xC0000 // Select input qualification type
  399. // for GPIO25
  400. #define GPIO_GPAQSEL2_GPIO26_S 20
  401. #define GPIO_GPAQSEL2_GPIO26_M 0x300000 // Select input qualification type
  402. // for GPIO26
  403. #define GPIO_GPAQSEL2_GPIO27_S 22
  404. #define GPIO_GPAQSEL2_GPIO27_M 0xC00000 // Select input qualification type
  405. // for GPIO27
  406. #define GPIO_GPAQSEL2_GPIO28_S 24
  407. #define GPIO_GPAQSEL2_GPIO28_M 0x3000000 // Select input qualification type
  408. // for GPIO28
  409. #define GPIO_GPAQSEL2_GPIO29_S 26
  410. #define GPIO_GPAQSEL2_GPIO29_M 0xC000000 // Select input qualification type
  411. // for GPIO29
  412. #define GPIO_GPAQSEL2_GPIO30_S 28
  413. #define GPIO_GPAQSEL2_GPIO30_M 0x30000000 // Select input qualification type
  414. // for GPIO30
  415. #define GPIO_GPAQSEL2_GPIO31_S 30
  416. #define GPIO_GPAQSEL2_GPIO31_M 0xC0000000 // Select input qualification type
  417. // for GPIO31
  418. //*****************************************************************************
  419. //
  420. // The following are defines for the bit fields in the GPAMUX1 register
  421. //
  422. //*****************************************************************************
  423. #define GPIO_GPAMUX1_GPIO0_S 0
  424. #define GPIO_GPAMUX1_GPIO0_M 0x3 // Defines pin-muxing selection
  425. // for GPIO0
  426. #define GPIO_GPAMUX1_GPIO1_S 2
  427. #define GPIO_GPAMUX1_GPIO1_M 0xC // Defines pin-muxing selection
  428. // for GPIO1
  429. #define GPIO_GPAMUX1_GPIO2_S 4
  430. #define GPIO_GPAMUX1_GPIO2_M 0x30 // Defines pin-muxing selection
  431. // for GPIO2
  432. #define GPIO_GPAMUX1_GPIO3_S 6
  433. #define GPIO_GPAMUX1_GPIO3_M 0xC0 // Defines pin-muxing selection
  434. // for GPIO3
  435. #define GPIO_GPAMUX1_GPIO4_S 8
  436. #define GPIO_GPAMUX1_GPIO4_M 0x300 // Defines pin-muxing selection
  437. // for GPIO4
  438. #define GPIO_GPAMUX1_GPIO5_S 10
  439. #define GPIO_GPAMUX1_GPIO5_M 0xC00 // Defines pin-muxing selection
  440. // for GPIO5
  441. #define GPIO_GPAMUX1_GPIO6_S 12
  442. #define GPIO_GPAMUX1_GPIO6_M 0x3000 // Defines pin-muxing selection
  443. // for GPIO6
  444. #define GPIO_GPAMUX1_GPIO7_S 14
  445. #define GPIO_GPAMUX1_GPIO7_M 0xC000 // Defines pin-muxing selection
  446. // for GPIO7
  447. #define GPIO_GPAMUX1_GPIO8_S 16
  448. #define GPIO_GPAMUX1_GPIO8_M 0x30000 // Defines pin-muxing selection
  449. // for GPIO8
  450. #define GPIO_GPAMUX1_GPIO9_S 18
  451. #define GPIO_GPAMUX1_GPIO9_M 0xC0000 // Defines pin-muxing selection
  452. // for GPIO9
  453. #define GPIO_GPAMUX1_GPIO10_S 20
  454. #define GPIO_GPAMUX1_GPIO10_M 0x300000 // Defines pin-muxing selection
  455. // for GPIO10
  456. #define GPIO_GPAMUX1_GPIO11_S 22
  457. #define GPIO_GPAMUX1_GPIO11_M 0xC00000 // Defines pin-muxing selection
  458. // for GPIO11
  459. #define GPIO_GPAMUX1_GPIO12_S 24
  460. #define GPIO_GPAMUX1_GPIO12_M 0x3000000 // Defines pin-muxing selection
  461. // for GPIO12
  462. #define GPIO_GPAMUX1_GPIO13_S 26
  463. #define GPIO_GPAMUX1_GPIO13_M 0xC000000 // Defines pin-muxing selection
  464. // for GPIO13
  465. #define GPIO_GPAMUX1_GPIO14_S 28
  466. #define GPIO_GPAMUX1_GPIO14_M 0x30000000 // Defines pin-muxing selection
  467. // for GPIO14
  468. #define GPIO_GPAMUX1_GPIO15_S 30
  469. #define GPIO_GPAMUX1_GPIO15_M 0xC0000000 // Defines pin-muxing selection
  470. // for GPIO15
  471. //*****************************************************************************
  472. //
  473. // The following are defines for the bit fields in the GPAMUX2 register
  474. //
  475. //*****************************************************************************
  476. #define GPIO_GPAMUX2_GPIO16_S 0
  477. #define GPIO_GPAMUX2_GPIO16_M 0x3 // Defines pin-muxing selection
  478. // for GPIO16
  479. #define GPIO_GPAMUX2_GPIO17_S 2
  480. #define GPIO_GPAMUX2_GPIO17_M 0xC // Defines pin-muxing selection
  481. // for GPIO17
  482. #define GPIO_GPAMUX2_GPIO18_S 4
  483. #define GPIO_GPAMUX2_GPIO18_M 0x30 // Defines pin-muxing selection
  484. // for GPIO18
  485. #define GPIO_GPAMUX2_GPIO19_S 6
  486. #define GPIO_GPAMUX2_GPIO19_M 0xC0 // Defines pin-muxing selection
  487. // for GPIO19
  488. #define GPIO_GPAMUX2_GPIO20_S 8
  489. #define GPIO_GPAMUX2_GPIO20_M 0x300 // Defines pin-muxing selection
  490. // for GPIO20
  491. #define GPIO_GPAMUX2_GPIO21_S 10
  492. #define GPIO_GPAMUX2_GPIO21_M 0xC00 // Defines pin-muxing selection
  493. // for GPIO21
  494. #define GPIO_GPAMUX2_GPIO22_S 12
  495. #define GPIO_GPAMUX2_GPIO22_M 0x3000 // Defines pin-muxing selection
  496. // for GPIO22
  497. #define GPIO_GPAMUX2_GPIO23_S 14
  498. #define GPIO_GPAMUX2_GPIO23_M 0xC000 // Defines pin-muxing selection
  499. // for GPIO23
  500. #define GPIO_GPAMUX2_GPIO24_S 16
  501. #define GPIO_GPAMUX2_GPIO24_M 0x30000 // Defines pin-muxing selection
  502. // for GPIO24
  503. #define GPIO_GPAMUX2_GPIO25_S 18
  504. #define GPIO_GPAMUX2_GPIO25_M 0xC0000 // Defines pin-muxing selection
  505. // for GPIO25
  506. #define GPIO_GPAMUX2_GPIO26_S 20
  507. #define GPIO_GPAMUX2_GPIO26_M 0x300000 // Defines pin-muxing selection
  508. // for GPIO26
  509. #define GPIO_GPAMUX2_GPIO27_S 22
  510. #define GPIO_GPAMUX2_GPIO27_M 0xC00000 // Defines pin-muxing selection
  511. // for GPIO27
  512. #define GPIO_GPAMUX2_GPIO28_S 24
  513. #define GPIO_GPAMUX2_GPIO28_M 0x3000000 // Defines pin-muxing selection
  514. // for GPIO28
  515. #define GPIO_GPAMUX2_GPIO29_S 26
  516. #define GPIO_GPAMUX2_GPIO29_M 0xC000000 // Defines pin-muxing selection
  517. // for GPIO29
  518. #define GPIO_GPAMUX2_GPIO30_S 28
  519. #define GPIO_GPAMUX2_GPIO30_M 0x30000000 // Defines pin-muxing selection
  520. // for GPIO30
  521. #define GPIO_GPAMUX2_GPIO31_S 30
  522. #define GPIO_GPAMUX2_GPIO31_M 0xC0000000 // Defines pin-muxing selection
  523. // for GPIO31
  524. //*****************************************************************************
  525. //
  526. // The following are defines for the bit fields in the GPADIR register
  527. //
  528. //*****************************************************************************
  529. #define GPIO_GPADIR_GPIO0 0x1 // Defines direction for this pin
  530. // in GPIO mode
  531. #define GPIO_GPADIR_GPIO1 0x2 // Defines direction for this pin
  532. // in GPIO mode
  533. #define GPIO_GPADIR_GPIO2 0x4 // Defines direction for this pin
  534. // in GPIO mode
  535. #define GPIO_GPADIR_GPIO3 0x8 // Defines direction for this pin
  536. // in GPIO mode
  537. #define GPIO_GPADIR_GPIO4 0x10 // Defines direction for this pin
  538. // in GPIO mode
  539. #define GPIO_GPADIR_GPIO5 0x20 // Defines direction for this pin
  540. // in GPIO mode
  541. #define GPIO_GPADIR_GPIO6 0x40 // Defines direction for this pin
  542. // in GPIO mode
  543. #define GPIO_GPADIR_GPIO7 0x80 // Defines direction for this pin
  544. // in GPIO mode
  545. #define GPIO_GPADIR_GPIO8 0x100 // Defines direction for this pin
  546. // in GPIO mode
  547. #define GPIO_GPADIR_GPIO9 0x200 // Defines direction for this pin
  548. // in GPIO mode
  549. #define GPIO_GPADIR_GPIO10 0x400 // Defines direction for this pin
  550. // in GPIO mode
  551. #define GPIO_GPADIR_GPIO11 0x800 // Defines direction for this pin
  552. // in GPIO mode
  553. #define GPIO_GPADIR_GPIO12 0x1000 // Defines direction for this pin
  554. // in GPIO mode
  555. #define GPIO_GPADIR_GPIO13 0x2000 // Defines direction for this pin
  556. // in GPIO mode
  557. #define GPIO_GPADIR_GPIO14 0x4000 // Defines direction for this pin
  558. // in GPIO mode
  559. #define GPIO_GPADIR_GPIO15 0x8000 // Defines direction for this pin
  560. // in GPIO mode
  561. #define GPIO_GPADIR_GPIO16 0x10000 // Defines direction for this pin
  562. // in GPIO mode
  563. #define GPIO_GPADIR_GPIO17 0x20000 // Defines direction for this pin
  564. // in GPIO mode
  565. #define GPIO_GPADIR_GPIO18 0x40000 // Defines direction for this pin
  566. // in GPIO mode
  567. #define GPIO_GPADIR_GPIO19 0x80000 // Defines direction for this pin
  568. // in GPIO mode
  569. #define GPIO_GPADIR_GPIO20 0x100000 // Defines direction for this pin
  570. // in GPIO mode
  571. #define GPIO_GPADIR_GPIO21 0x200000 // Defines direction for this pin
  572. // in GPIO mode
  573. #define GPIO_GPADIR_GPIO22 0x400000 // Defines direction for this pin
  574. // in GPIO mode
  575. #define GPIO_GPADIR_GPIO23 0x800000 // Defines direction for this pin
  576. // in GPIO mode
  577. #define GPIO_GPADIR_GPIO24 0x1000000 // Defines direction for this pin
  578. // in GPIO mode
  579. #define GPIO_GPADIR_GPIO25 0x2000000 // Defines direction for this pin
  580. // in GPIO mode
  581. #define GPIO_GPADIR_GPIO26 0x4000000 // Defines direction for this pin
  582. // in GPIO mode
  583. #define GPIO_GPADIR_GPIO27 0x8000000 // Defines direction for this pin
  584. // in GPIO mode
  585. #define GPIO_GPADIR_GPIO28 0x10000000 // Defines direction for this pin
  586. // in GPIO mode
  587. #define GPIO_GPADIR_GPIO29 0x20000000 // Defines direction for this pin
  588. // in GPIO mode
  589. #define GPIO_GPADIR_GPIO30 0x40000000 // Defines direction for this pin
  590. // in GPIO mode
  591. #define GPIO_GPADIR_GPIO31 0x80000000 // Defines direction for this pin
  592. // in GPIO mode
  593. //*****************************************************************************
  594. //
  595. // The following are defines for the bit fields in the GPAPUD register
  596. //
  597. //*****************************************************************************
  598. #define GPIO_GPAPUD_GPIO0 0x1 // Pull-Up Disable control for
  599. // this pin
  600. #define GPIO_GPAPUD_GPIO1 0x2 // Pull-Up Disable control for
  601. // this pin
  602. #define GPIO_GPAPUD_GPIO2 0x4 // Pull-Up Disable control for
  603. // this pin
  604. #define GPIO_GPAPUD_GPIO3 0x8 // Pull-Up Disable control for
  605. // this pin
  606. #define GPIO_GPAPUD_GPIO4 0x10 // Pull-Up Disable control for
  607. // this pin
  608. #define GPIO_GPAPUD_GPIO5 0x20 // Pull-Up Disable control for
  609. // this pin
  610. #define GPIO_GPAPUD_GPIO6 0x40 // Pull-Up Disable control for
  611. // this pin
  612. #define GPIO_GPAPUD_GPIO7 0x80 // Pull-Up Disable control for
  613. // this pin
  614. #define GPIO_GPAPUD_GPIO8 0x100 // Pull-Up Disable control for
  615. // this pin
  616. #define GPIO_GPAPUD_GPIO9 0x200 // Pull-Up Disable control for
  617. // this pin
  618. #define GPIO_GPAPUD_GPIO10 0x400 // Pull-Up Disable control for
  619. // this pin
  620. #define GPIO_GPAPUD_GPIO11 0x800 // Pull-Up Disable control for
  621. // this pin
  622. #define GPIO_GPAPUD_GPIO12 0x1000 // Pull-Up Disable control for
  623. // this pin
  624. #define GPIO_GPAPUD_GPIO13 0x2000 // Pull-Up Disable control for
  625. // this pin
  626. #define GPIO_GPAPUD_GPIO14 0x4000 // Pull-Up Disable control for
  627. // this pin
  628. #define GPIO_GPAPUD_GPIO15 0x8000 // Pull-Up Disable control for
  629. // this pin
  630. #define GPIO_GPAPUD_GPIO16 0x10000 // Pull-Up Disable control for
  631. // this pin
  632. #define GPIO_GPAPUD_GPIO17 0x20000 // Pull-Up Disable control for
  633. // this pin
  634. #define GPIO_GPAPUD_GPIO18 0x40000 // Pull-Up Disable control for
  635. // this pin
  636. #define GPIO_GPAPUD_GPIO19 0x80000 // Pull-Up Disable control for
  637. // this pin
  638. #define GPIO_GPAPUD_GPIO20 0x100000 // Pull-Up Disable control for
  639. // this pin
  640. #define GPIO_GPAPUD_GPIO21 0x200000 // Pull-Up Disable control for
  641. // this pin
  642. #define GPIO_GPAPUD_GPIO22 0x400000 // Pull-Up Disable control for
  643. // this pin
  644. #define GPIO_GPAPUD_GPIO23 0x800000 // Pull-Up Disable control for
  645. // this pin
  646. #define GPIO_GPAPUD_GPIO24 0x1000000 // Pull-Up Disable control for
  647. // this pin
  648. #define GPIO_GPAPUD_GPIO25 0x2000000 // Pull-Up Disable control for
  649. // this pin
  650. #define GPIO_GPAPUD_GPIO26 0x4000000 // Pull-Up Disable control for
  651. // this pin
  652. #define GPIO_GPAPUD_GPIO27 0x8000000 // Pull-Up Disable control for
  653. // this pin
  654. #define GPIO_GPAPUD_GPIO28 0x10000000 // Pull-Up Disable control for
  655. // this pin
  656. #define GPIO_GPAPUD_GPIO29 0x20000000 // Pull-Up Disable control for
  657. // this pin
  658. #define GPIO_GPAPUD_GPIO30 0x40000000 // Pull-Up Disable control for
  659. // this pin
  660. #define GPIO_GPAPUD_GPIO31 0x80000000 // Pull-Up Disable control for
  661. // this pin
  662. //*****************************************************************************
  663. //
  664. // The following are defines for the bit fields in the GPAINV register
  665. //
  666. //*****************************************************************************
  667. #define GPIO_GPAINV_GPIO0 0x1 // Input inversion control for
  668. // this pin
  669. #define GPIO_GPAINV_GPIO1 0x2 // Input inversion control for
  670. // this pin
  671. #define GPIO_GPAINV_GPIO2 0x4 // Input inversion control for
  672. // this pin
  673. #define GPIO_GPAINV_GPIO3 0x8 // Input inversion control for
  674. // this pin
  675. #define GPIO_GPAINV_GPIO4 0x10 // Input inversion control for
  676. // this pin
  677. #define GPIO_GPAINV_GPIO5 0x20 // Input inversion control for
  678. // this pin
  679. #define GPIO_GPAINV_GPIO6 0x40 // Input inversion control for
  680. // this pin
  681. #define GPIO_GPAINV_GPIO7 0x80 // Input inversion control for
  682. // this pin
  683. #define GPIO_GPAINV_GPIO8 0x100 // Input inversion control for
  684. // this pin
  685. #define GPIO_GPAINV_GPIO9 0x200 // Input inversion control for
  686. // this pin
  687. #define GPIO_GPAINV_GPIO10 0x400 // Input inversion control for
  688. // this pin
  689. #define GPIO_GPAINV_GPIO11 0x800 // Input inversion control for
  690. // this pin
  691. #define GPIO_GPAINV_GPIO12 0x1000 // Input inversion control for
  692. // this pin
  693. #define GPIO_GPAINV_GPIO13 0x2000 // Input inversion control for
  694. // this pin
  695. #define GPIO_GPAINV_GPIO14 0x4000 // Input inversion control for
  696. // this pin
  697. #define GPIO_GPAINV_GPIO15 0x8000 // Input inversion control for
  698. // this pin
  699. #define GPIO_GPAINV_GPIO16 0x10000 // Input inversion control for
  700. // this pin
  701. #define GPIO_GPAINV_GPIO17 0x20000 // Input inversion control for
  702. // this pin
  703. #define GPIO_GPAINV_GPIO18 0x40000 // Input inversion control for
  704. // this pin
  705. #define GPIO_GPAINV_GPIO19 0x80000 // Input inversion control for
  706. // this pin
  707. #define GPIO_GPAINV_GPIO20 0x100000 // Input inversion control for
  708. // this pin
  709. #define GPIO_GPAINV_GPIO21 0x200000 // Input inversion control for
  710. // this pin
  711. #define GPIO_GPAINV_GPIO22 0x400000 // Input inversion control for
  712. // this pin
  713. #define GPIO_GPAINV_GPIO23 0x800000 // Input inversion control for
  714. // this pin
  715. #define GPIO_GPAINV_GPIO24 0x1000000 // Input inversion control for
  716. // this pin
  717. #define GPIO_GPAINV_GPIO25 0x2000000 // Input inversion control for
  718. // this pin
  719. #define GPIO_GPAINV_GPIO26 0x4000000 // Input inversion control for
  720. // this pin
  721. #define GPIO_GPAINV_GPIO27 0x8000000 // Input inversion control for
  722. // this pin
  723. #define GPIO_GPAINV_GPIO28 0x10000000 // Input inversion control for
  724. // this pin
  725. #define GPIO_GPAINV_GPIO29 0x20000000 // Input inversion control for
  726. // this pin
  727. #define GPIO_GPAINV_GPIO30 0x40000000 // Input inversion control for
  728. // this pin
  729. #define GPIO_GPAINV_GPIO31 0x80000000 // Input inversion control for
  730. // this pin
  731. //*****************************************************************************
  732. //
  733. // The following are defines for the bit fields in the GPAODR register
  734. //
  735. //*****************************************************************************
  736. #define GPIO_GPAODR_GPIO0 0x1 // Outpout Open-Drain control for
  737. // this pin
  738. #define GPIO_GPAODR_GPIO1 0x2 // Outpout Open-Drain control for
  739. // this pin
  740. #define GPIO_GPAODR_GPIO2 0x4 // Outpout Open-Drain control for
  741. // this pin
  742. #define GPIO_GPAODR_GPIO3 0x8 // Outpout Open-Drain control for
  743. // this pin
  744. #define GPIO_GPAODR_GPIO4 0x10 // Outpout Open-Drain control for
  745. // this pin
  746. #define GPIO_GPAODR_GPIO5 0x20 // Outpout Open-Drain control for
  747. // this pin
  748. #define GPIO_GPAODR_GPIO6 0x40 // Outpout Open-Drain control for
  749. // this pin
  750. #define GPIO_GPAODR_GPIO7 0x80 // Outpout Open-Drain control for
  751. // this pin
  752. #define GPIO_GPAODR_GPIO8 0x100 // Outpout Open-Drain control for
  753. // this pin
  754. #define GPIO_GPAODR_GPIO9 0x200 // Outpout Open-Drain control for
  755. // this pin
  756. #define GPIO_GPAODR_GPIO10 0x400 // Outpout Open-Drain control for
  757. // this pin
  758. #define GPIO_GPAODR_GPIO11 0x800 // Outpout Open-Drain control for
  759. // this pin
  760. #define GPIO_GPAODR_GPIO12 0x1000 // Outpout Open-Drain control for
  761. // this pin
  762. #define GPIO_GPAODR_GPIO13 0x2000 // Outpout Open-Drain control for
  763. // this pin
  764. #define GPIO_GPAODR_GPIO14 0x4000 // Outpout Open-Drain control for
  765. // this pin
  766. #define GPIO_GPAODR_GPIO15 0x8000 // Outpout Open-Drain control for
  767. // this pin
  768. #define GPIO_GPAODR_GPIO16 0x10000 // Outpout Open-Drain control for
  769. // this pin
  770. #define GPIO_GPAODR_GPIO17 0x20000 // Outpout Open-Drain control for
  771. // this pin
  772. #define GPIO_GPAODR_GPIO18 0x40000 // Outpout Open-Drain control for
  773. // this pin
  774. #define GPIO_GPAODR_GPIO19 0x80000 // Outpout Open-Drain control for
  775. // this pin
  776. #define GPIO_GPAODR_GPIO20 0x100000 // Outpout Open-Drain control for
  777. // this pin
  778. #define GPIO_GPAODR_GPIO21 0x200000 // Outpout Open-Drain control for
  779. // this pin
  780. #define GPIO_GPAODR_GPIO22 0x400000 // Outpout Open-Drain control for
  781. // this pin
  782. #define GPIO_GPAODR_GPIO23 0x800000 // Outpout Open-Drain control for
  783. // this pin
  784. #define GPIO_GPAODR_GPIO24 0x1000000 // Outpout Open-Drain control for
  785. // this pin
  786. #define GPIO_GPAODR_GPIO25 0x2000000 // Outpout Open-Drain control for
  787. // this pin
  788. #define GPIO_GPAODR_GPIO26 0x4000000 // Outpout Open-Drain control for
  789. // this pin
  790. #define GPIO_GPAODR_GPIO27 0x8000000 // Outpout Open-Drain control for
  791. // this pin
  792. #define GPIO_GPAODR_GPIO28 0x10000000 // Outpout Open-Drain control for
  793. // this pin
  794. #define GPIO_GPAODR_GPIO29 0x20000000 // Outpout Open-Drain control for
  795. // this pin
  796. #define GPIO_GPAODR_GPIO30 0x40000000 // Outpout Open-Drain control for
  797. // this pin
  798. #define GPIO_GPAODR_GPIO31 0x80000000 // Outpout Open-Drain control for
  799. // this pin
  800. //*****************************************************************************
  801. //
  802. // The following are defines for the bit fields in the GPAGMUX1 register
  803. //
  804. //*****************************************************************************
  805. #define GPIO_GPAGMUX1_GPIO0_S 0
  806. #define GPIO_GPAGMUX1_GPIO0_M 0x3 // Defines pin-muxing selection
  807. // for GPIO0
  808. #define GPIO_GPAGMUX1_GPIO1_S 2
  809. #define GPIO_GPAGMUX1_GPIO1_M 0xC // Defines pin-muxing selection
  810. // for GPIO1
  811. #define GPIO_GPAGMUX1_GPIO2_S 4
  812. #define GPIO_GPAGMUX1_GPIO2_M 0x30 // Defines pin-muxing selection
  813. // for GPIO2
  814. #define GPIO_GPAGMUX1_GPIO3_S 6
  815. #define GPIO_GPAGMUX1_GPIO3_M 0xC0 // Defines pin-muxing selection
  816. // for GPIO3
  817. #define GPIO_GPAGMUX1_GPIO4_S 8
  818. #define GPIO_GPAGMUX1_GPIO4_M 0x300 // Defines pin-muxing selection
  819. // for GPIO4
  820. #define GPIO_GPAGMUX1_GPIO5_S 10
  821. #define GPIO_GPAGMUX1_GPIO5_M 0xC00 // Defines pin-muxing selection
  822. // for GPIO5
  823. #define GPIO_GPAGMUX1_GPIO6_S 12
  824. #define GPIO_GPAGMUX1_GPIO6_M 0x3000 // Defines pin-muxing selection
  825. // for GPIO6
  826. #define GPIO_GPAGMUX1_GPIO7_S 14
  827. #define GPIO_GPAGMUX1_GPIO7_M 0xC000 // Defines pin-muxing selection
  828. // for GPIO7
  829. #define GPIO_GPAGMUX1_GPIO8_S 16
  830. #define GPIO_GPAGMUX1_GPIO8_M 0x30000 // Defines pin-muxing selection
  831. // for GPIO8
  832. #define GPIO_GPAGMUX1_GPIO9_S 18
  833. #define GPIO_GPAGMUX1_GPIO9_M 0xC0000 // Defines pin-muxing selection
  834. // for GPIO9
  835. #define GPIO_GPAGMUX1_GPIO10_S 20
  836. #define GPIO_GPAGMUX1_GPIO10_M 0x300000 // Defines pin-muxing selection
  837. // for GPIO10
  838. #define GPIO_GPAGMUX1_GPIO11_S 22
  839. #define GPIO_GPAGMUX1_GPIO11_M 0xC00000 // Defines pin-muxing selection
  840. // for GPIO11
  841. #define GPIO_GPAGMUX1_GPIO12_S 24
  842. #define GPIO_GPAGMUX1_GPIO12_M 0x3000000 // Defines pin-muxing selection
  843. // for GPIO12
  844. #define GPIO_GPAGMUX1_GPIO13_S 26
  845. #define GPIO_GPAGMUX1_GPIO13_M 0xC000000 // Defines pin-muxing selection
  846. // for GPIO13
  847. #define GPIO_GPAGMUX1_GPIO14_S 28
  848. #define GPIO_GPAGMUX1_GPIO14_M 0x30000000 // Defines pin-muxing selection
  849. // for GPIO14
  850. #define GPIO_GPAGMUX1_GPIO15_S 30
  851. #define GPIO_GPAGMUX1_GPIO15_M 0xC0000000 // Defines pin-muxing selection
  852. // for GPIO15
  853. //*****************************************************************************
  854. //
  855. // The following are defines for the bit fields in the GPAGMUX2 register
  856. //
  857. //*****************************************************************************
  858. #define GPIO_GPAGMUX2_GPIO16_S 0
  859. #define GPIO_GPAGMUX2_GPIO16_M 0x3 // Defines pin-muxing selection
  860. // for GPIO16
  861. #define GPIO_GPAGMUX2_GPIO17_S 2
  862. #define GPIO_GPAGMUX2_GPIO17_M 0xC // Defines pin-muxing selection
  863. // for GPIO17
  864. #define GPIO_GPAGMUX2_GPIO18_S 4
  865. #define GPIO_GPAGMUX2_GPIO18_M 0x30 // Defines pin-muxing selection
  866. // for GPIO18
  867. #define GPIO_GPAGMUX2_GPIO19_S 6
  868. #define GPIO_GPAGMUX2_GPIO19_M 0xC0 // Defines pin-muxing selection
  869. // for GPIO19
  870. #define GPIO_GPAGMUX2_GPIO20_S 8
  871. #define GPIO_GPAGMUX2_GPIO20_M 0x300 // Defines pin-muxing selection
  872. // for GPIO20
  873. #define GPIO_GPAGMUX2_GPIO21_S 10
  874. #define GPIO_GPAGMUX2_GPIO21_M 0xC00 // Defines pin-muxing selection
  875. // for GPIO21
  876. #define GPIO_GPAGMUX2_GPIO22_S 12
  877. #define GPIO_GPAGMUX2_GPIO22_M 0x3000 // Defines pin-muxing selection
  878. // for GPIO22
  879. #define GPIO_GPAGMUX2_GPIO23_S 14
  880. #define GPIO_GPAGMUX2_GPIO23_M 0xC000 // Defines pin-muxing selection
  881. // for GPIO23
  882. #define GPIO_GPAGMUX2_GPIO24_S 16
  883. #define GPIO_GPAGMUX2_GPIO24_M 0x30000 // Defines pin-muxing selection
  884. // for GPIO24
  885. #define GPIO_GPAGMUX2_GPIO25_S 18
  886. #define GPIO_GPAGMUX2_GPIO25_M 0xC0000 // Defines pin-muxing selection
  887. // for GPIO25
  888. #define GPIO_GPAGMUX2_GPIO26_S 20
  889. #define GPIO_GPAGMUX2_GPIO26_M 0x300000 // Defines pin-muxing selection
  890. // for GPIO26
  891. #define GPIO_GPAGMUX2_GPIO27_S 22
  892. #define GPIO_GPAGMUX2_GPIO27_M 0xC00000 // Defines pin-muxing selection
  893. // for GPIO27
  894. #define GPIO_GPAGMUX2_GPIO28_S 24
  895. #define GPIO_GPAGMUX2_GPIO28_M 0x3000000 // Defines pin-muxing selection
  896. // for GPIO28
  897. #define GPIO_GPAGMUX2_GPIO29_S 26
  898. #define GPIO_GPAGMUX2_GPIO29_M 0xC000000 // Defines pin-muxing selection
  899. // for GPIO29
  900. #define GPIO_GPAGMUX2_GPIO30_S 28
  901. #define GPIO_GPAGMUX2_GPIO30_M 0x30000000 // Defines pin-muxing selection
  902. // for GPIO30
  903. #define GPIO_GPAGMUX2_GPIO31_S 30
  904. #define GPIO_GPAGMUX2_GPIO31_M 0xC0000000 // Defines pin-muxing selection
  905. // for GPIO31
  906. //*****************************************************************************
  907. //
  908. // The following are defines for the bit fields in the GPACSEL1 register
  909. //
  910. //*****************************************************************************
  911. #define GPIO_GPACSEL1_GPIO0_S 0
  912. #define GPIO_GPACSEL1_GPIO0_M 0xF // GPIO0 Master CPU Select
  913. #define GPIO_GPACSEL1_GPIO1_S 4
  914. #define GPIO_GPACSEL1_GPIO1_M 0xF0 // GPIO1 Master CPU Select
  915. #define GPIO_GPACSEL1_GPIO2_S 8
  916. #define GPIO_GPACSEL1_GPIO2_M 0xF00 // GPIO2 Master CPU Select
  917. #define GPIO_GPACSEL1_GPIO3_S 12
  918. #define GPIO_GPACSEL1_GPIO3_M 0xF000 // GPIO3 Master CPU Select
  919. #define GPIO_GPACSEL1_GPIO4_S 16
  920. #define GPIO_GPACSEL1_GPIO4_M 0xF0000 // GPIO4 Master CPU Select
  921. #define GPIO_GPACSEL1_GPIO5_S 20
  922. #define GPIO_GPACSEL1_GPIO5_M 0xF00000 // GPIO5 Master CPU Select
  923. #define GPIO_GPACSEL1_GPIO6_S 24
  924. #define GPIO_GPACSEL1_GPIO6_M 0xF000000 // GPIO6 Master CPU Select
  925. #define GPIO_GPACSEL1_GPIO7_S 28
  926. #define GPIO_GPACSEL1_GPIO7_M 0xF0000000 // GPIO7 Master CPU Select
  927. //*****************************************************************************
  928. //
  929. // The following are defines for the bit fields in the GPACSEL2 register
  930. //
  931. //*****************************************************************************
  932. #define GPIO_GPACSEL2_GPIO8_S 0
  933. #define GPIO_GPACSEL2_GPIO8_M 0xF // GPIO8 Master CPU Select
  934. #define GPIO_GPACSEL2_GPIO9_S 4
  935. #define GPIO_GPACSEL2_GPIO9_M 0xF0 // GPIO9 Master CPU Select
  936. #define GPIO_GPACSEL2_GPIO10_S 8
  937. #define GPIO_GPACSEL2_GPIO10_M 0xF00 // GPIO10 Master CPU Select
  938. #define GPIO_GPACSEL2_GPIO11_S 12
  939. #define GPIO_GPACSEL2_GPIO11_M 0xF000 // GPIO11 Master CPU Select
  940. #define GPIO_GPACSEL2_GPIO12_S 16
  941. #define GPIO_GPACSEL2_GPIO12_M 0xF0000 // GPIO12 Master CPU Select
  942. #define GPIO_GPACSEL2_GPIO13_S 20
  943. #define GPIO_GPACSEL2_GPIO13_M 0xF00000 // GPIO13 Master CPU Select
  944. #define GPIO_GPACSEL2_GPIO14_S 24
  945. #define GPIO_GPACSEL2_GPIO14_M 0xF000000 // GPIO14 Master CPU Select
  946. #define GPIO_GPACSEL2_GPIO15_S 28
  947. #define GPIO_GPACSEL2_GPIO15_M 0xF0000000 // GPIO15 Master CPU Select
  948. //*****************************************************************************
  949. //
  950. // The following are defines for the bit fields in the GPACSEL3 register
  951. //
  952. //*****************************************************************************
  953. #define GPIO_GPACSEL3_GPIO16_S 0
  954. #define GPIO_GPACSEL3_GPIO16_M 0xF // GPIO16 Master CPU Select
  955. #define GPIO_GPACSEL3_GPIO17_S 4
  956. #define GPIO_GPACSEL3_GPIO17_M 0xF0 // GPIO17 Master CPU Select
  957. #define GPIO_GPACSEL3_GPIO18_S 8
  958. #define GPIO_GPACSEL3_GPIO18_M 0xF00 // GPIO18 Master CPU Select
  959. #define GPIO_GPACSEL3_GPIO19_S 12
  960. #define GPIO_GPACSEL3_GPIO19_M 0xF000 // GPIO19 Master CPU Select
  961. #define GPIO_GPACSEL3_GPIO20_S 16
  962. #define GPIO_GPACSEL3_GPIO20_M 0xF0000 // GPIO20 Master CPU Select
  963. #define GPIO_GPACSEL3_GPIO21_S 20
  964. #define GPIO_GPACSEL3_GPIO21_M 0xF00000 // GPIO21 Master CPU Select
  965. #define GPIO_GPACSEL3_GPIO22_S 24
  966. #define GPIO_GPACSEL3_GPIO22_M 0xF000000 // GPIO22 Master CPU Select
  967. #define GPIO_GPACSEL3_GPIO23_S 28
  968. #define GPIO_GPACSEL3_GPIO23_M 0xF0000000 // GPIO23 Master CPU Select
  969. //*****************************************************************************
  970. //
  971. // The following are defines for the bit fields in the GPACSEL4 register
  972. //
  973. //*****************************************************************************
  974. #define GPIO_GPACSEL4_GPIO24_S 0
  975. #define GPIO_GPACSEL4_GPIO24_M 0xF // GPIO24 Master CPU Select
  976. #define GPIO_GPACSEL4_GPIO25_S 4
  977. #define GPIO_GPACSEL4_GPIO25_M 0xF0 // GPIO25 Master CPU Select
  978. #define GPIO_GPACSEL4_GPIO26_S 8
  979. #define GPIO_GPACSEL4_GPIO26_M 0xF00 // GPIO26 Master CPU Select
  980. #define GPIO_GPACSEL4_GPIO27_S 12
  981. #define GPIO_GPACSEL4_GPIO27_M 0xF000 // GPIO27 Master CPU Select
  982. #define GPIO_GPACSEL4_GPIO28_S 16
  983. #define GPIO_GPACSEL4_GPIO28_M 0xF0000 // GPIO28 Master CPU Select
  984. #define GPIO_GPACSEL4_GPIO29_S 20
  985. #define GPIO_GPACSEL4_GPIO29_M 0xF00000 // GPIO29 Master CPU Select
  986. #define GPIO_GPACSEL4_GPIO30_S 24
  987. #define GPIO_GPACSEL4_GPIO30_M 0xF000000 // GPIO30 Master CPU Select
  988. #define GPIO_GPACSEL4_GPIO31_S 28
  989. #define GPIO_GPACSEL4_GPIO31_M 0xF0000000 // GPIO31 Master CPU Select
  990. //*****************************************************************************
  991. //
  992. // The following are defines for the bit fields in the GPALOCK register
  993. //
  994. //*****************************************************************************
  995. #define GPIO_GPALOCK_GPIO0 0x1 // Configuration Lock bit for this
  996. // pin
  997. #define GPIO_GPALOCK_GPIO1 0x2 // Configuration Lock bit for this
  998. // pin
  999. #define GPIO_GPALOCK_GPIO2 0x4 // Configuration Lock bit for this
  1000. // pin
  1001. #define GPIO_GPALOCK_GPIO3 0x8 // Configuration Lock bit for this
  1002. // pin
  1003. #define GPIO_GPALOCK_GPIO4 0x10 // Configuration Lock bit for this
  1004. // pin
  1005. #define GPIO_GPALOCK_GPIO5 0x20 // Configuration Lock bit for this
  1006. // pin
  1007. #define GPIO_GPALOCK_GPIO6 0x40 // Configuration Lock bit for this
  1008. // pin
  1009. #define GPIO_GPALOCK_GPIO7 0x80 // Configuration Lock bit for this
  1010. // pin
  1011. #define GPIO_GPALOCK_GPIO8 0x100 // Configuration Lock bit for this
  1012. // pin
  1013. #define GPIO_GPALOCK_GPIO9 0x200 // Configuration Lock bit for this
  1014. // pin
  1015. #define GPIO_GPALOCK_GPIO10 0x400 // Configuration Lock bit for this
  1016. // pin
  1017. #define GPIO_GPALOCK_GPIO11 0x800 // Configuration Lock bit for this
  1018. // pin
  1019. #define GPIO_GPALOCK_GPIO12 0x1000 // Configuration Lock bit for this
  1020. // pin
  1021. #define GPIO_GPALOCK_GPIO13 0x2000 // Configuration Lock bit for this
  1022. // pin
  1023. #define GPIO_GPALOCK_GPIO14 0x4000 // Configuration Lock bit for this
  1024. // pin
  1025. #define GPIO_GPALOCK_GPIO15 0x8000 // Configuration Lock bit for this
  1026. // pin
  1027. #define GPIO_GPALOCK_GPIO16 0x10000 // Configuration Lock bit for this
  1028. // pin
  1029. #define GPIO_GPALOCK_GPIO17 0x20000 // Configuration Lock bit for this
  1030. // pin
  1031. #define GPIO_GPALOCK_GPIO18 0x40000 // Configuration Lock bit for this
  1032. // pin
  1033. #define GPIO_GPALOCK_GPIO19 0x80000 // Configuration Lock bit for this
  1034. // pin
  1035. #define GPIO_GPALOCK_GPIO20 0x100000 // Configuration Lock bit for this
  1036. // pin
  1037. #define GPIO_GPALOCK_GPIO21 0x200000 // Configuration Lock bit for this
  1038. // pin
  1039. #define GPIO_GPALOCK_GPIO22 0x400000 // Configuration Lock bit for this
  1040. // pin
  1041. #define GPIO_GPALOCK_GPIO23 0x800000 // Configuration Lock bit for this
  1042. // pin
  1043. #define GPIO_GPALOCK_GPIO24 0x1000000 // Configuration Lock bit for this
  1044. // pin
  1045. #define GPIO_GPALOCK_GPIO25 0x2000000 // Configuration Lock bit for this
  1046. // pin
  1047. #define GPIO_GPALOCK_GPIO26 0x4000000 // Configuration Lock bit for this
  1048. // pin
  1049. #define GPIO_GPALOCK_GPIO27 0x8000000 // Configuration Lock bit for this
  1050. // pin
  1051. #define GPIO_GPALOCK_GPIO28 0x10000000 // Configuration Lock bit for this
  1052. // pin
  1053. #define GPIO_GPALOCK_GPIO29 0x20000000 // Configuration Lock bit for this
  1054. // pin
  1055. #define GPIO_GPALOCK_GPIO30 0x40000000 // Configuration Lock bit for this
  1056. // pin
  1057. #define GPIO_GPALOCK_GPIO31 0x80000000 // Configuration Lock bit for this
  1058. // pin
  1059. //*****************************************************************************
  1060. //
  1061. // The following are defines for the bit fields in the GPACR register
  1062. //
  1063. //*****************************************************************************
  1064. #define GPIO_GPACR_GPIO0 0x1 // Configuration lock commit bit
  1065. // for this pin
  1066. #define GPIO_GPACR_GPIO1 0x2 // Configuration lock commit bit
  1067. // for this pin
  1068. #define GPIO_GPACR_GPIO2 0x4 // Configuration lock commit bit
  1069. // for this pin
  1070. #define GPIO_GPACR_GPIO3 0x8 // Configuration lock commit bit
  1071. // for this pin
  1072. #define GPIO_GPACR_GPIO4 0x10 // Configuration lock commit bit
  1073. // for this pin
  1074. #define GPIO_GPACR_GPIO5 0x20 // Configuration lock commit bit
  1075. // for this pin
  1076. #define GPIO_GPACR_GPIO6 0x40 // Configuration lock commit bit
  1077. // for this pin
  1078. #define GPIO_GPACR_GPIO7 0x80 // Configuration lock commit bit
  1079. // for this pin
  1080. #define GPIO_GPACR_GPIO8 0x100 // Configuration lock commit bit
  1081. // for this pin
  1082. #define GPIO_GPACR_GPIO9 0x200 // Configuration lock commit bit
  1083. // for this pin
  1084. #define GPIO_GPACR_GPIO10 0x400 // Configuration lock commit bit
  1085. // for this pin
  1086. #define GPIO_GPACR_GPIO11 0x800 // Configuration lock commit bit
  1087. // for this pin
  1088. #define GPIO_GPACR_GPIO12 0x1000 // Configuration lock commit bit
  1089. // for this pin
  1090. #define GPIO_GPACR_GPIO13 0x2000 // Configuration lock commit bit
  1091. // for this pin
  1092. #define GPIO_GPACR_GPIO14 0x4000 // Configuration lock commit bit
  1093. // for this pin
  1094. #define GPIO_GPACR_GPIO15 0x8000 // Configuration lock commit bit
  1095. // for this pin
  1096. #define GPIO_GPACR_GPIO16 0x10000 // Configuration lock commit bit
  1097. // for this pin
  1098. #define GPIO_GPACR_GPIO17 0x20000 // Configuration lock commit bit
  1099. // for this pin
  1100. #define GPIO_GPACR_GPIO18 0x40000 // Configuration lock commit bit
  1101. // for this pin
  1102. #define GPIO_GPACR_GPIO19 0x80000 // Configuration lock commit bit
  1103. // for this pin
  1104. #define GPIO_GPACR_GPIO20 0x100000 // Configuration lock commit bit
  1105. // for this pin
  1106. #define GPIO_GPACR_GPIO21 0x200000 // Configuration lock commit bit
  1107. // for this pin
  1108. #define GPIO_GPACR_GPIO22 0x400000 // Configuration lock commit bit
  1109. // for this pin
  1110. #define GPIO_GPACR_GPIO23 0x800000 // Configuration lock commit bit
  1111. // for this pin
  1112. #define GPIO_GPACR_GPIO24 0x1000000 // Configuration lock commit bit
  1113. // for this pin
  1114. #define GPIO_GPACR_GPIO25 0x2000000 // Configuration lock commit bit
  1115. // for this pin
  1116. #define GPIO_GPACR_GPIO26 0x4000000 // Configuration lock commit bit
  1117. // for this pin
  1118. #define GPIO_GPACR_GPIO27 0x8000000 // Configuration lock commit bit
  1119. // for this pin
  1120. #define GPIO_GPACR_GPIO28 0x10000000 // Configuration lock commit bit
  1121. // for this pin
  1122. #define GPIO_GPACR_GPIO29 0x20000000 // Configuration lock commit bit
  1123. // for this pin
  1124. #define GPIO_GPACR_GPIO30 0x40000000 // Configuration lock commit bit
  1125. // for this pin
  1126. #define GPIO_GPACR_GPIO31 0x80000000 // Configuration lock commit bit
  1127. // for this pin
  1128. //*****************************************************************************
  1129. //
  1130. // The following are defines for the bit fields in the GPBCTRL register
  1131. //
  1132. //*****************************************************************************
  1133. #define GPIO_GPBCTRL_QUALPRD0_S 0
  1134. #define GPIO_GPBCTRL_QUALPRD0_M 0xFF // Qualification sampling period
  1135. // for GPIO32 to GPIO39
  1136. #define GPIO_GPBCTRL_QUALPRD1_S 8
  1137. #define GPIO_GPBCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  1138. // for GPIO40 to GPIO47
  1139. #define GPIO_GPBCTRL_QUALPRD2_S 16
  1140. #define GPIO_GPBCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
  1141. // for GPIO48 to GPIO55
  1142. #define GPIO_GPBCTRL_QUALPRD3_S 24
  1143. #define GPIO_GPBCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
  1144. // for GPIO56 to GPIO63
  1145. //*****************************************************************************
  1146. //
  1147. // The following are defines for the bit fields in the GPBQSEL1 register
  1148. //
  1149. //*****************************************************************************
  1150. #define GPIO_GPBQSEL1_GPIO32_S 0
  1151. #define GPIO_GPBQSEL1_GPIO32_M 0x3 // Select input qualification type
  1152. // for GPIO32
  1153. #define GPIO_GPBQSEL1_GPIO33_S 2
  1154. #define GPIO_GPBQSEL1_GPIO33_M 0xC // Select input qualification type
  1155. // for GPIO33
  1156. #define GPIO_GPBQSEL1_GPIO34_S 4
  1157. #define GPIO_GPBQSEL1_GPIO34_M 0x30 // Select input qualification type
  1158. // for GPIO34
  1159. #define GPIO_GPBQSEL1_GPIO35_S 6
  1160. #define GPIO_GPBQSEL1_GPIO35_M 0xC0 // Select input qualification type
  1161. // for GPIO35
  1162. #define GPIO_GPBQSEL1_GPIO36_S 8
  1163. #define GPIO_GPBQSEL1_GPIO36_M 0x300 // Select input qualification type
  1164. // for GPIO36
  1165. #define GPIO_GPBQSEL1_GPIO37_S 10
  1166. #define GPIO_GPBQSEL1_GPIO37_M 0xC00 // Select input qualification type
  1167. // for GPIO37
  1168. #define GPIO_GPBQSEL1_GPIO38_S 12
  1169. #define GPIO_GPBQSEL1_GPIO38_M 0x3000 // Select input qualification type
  1170. // for GPIO38
  1171. #define GPIO_GPBQSEL1_GPIO39_S 14
  1172. #define GPIO_GPBQSEL1_GPIO39_M 0xC000 // Select input qualification type
  1173. // for GPIO39
  1174. #define GPIO_GPBQSEL1_GPIO40_S 16
  1175. #define GPIO_GPBQSEL1_GPIO40_M 0x30000 // Select input qualification type
  1176. // for GPIO40
  1177. #define GPIO_GPBQSEL1_GPIO41_S 18
  1178. #define GPIO_GPBQSEL1_GPIO41_M 0xC0000 // Select input qualification type
  1179. // for GPIO41
  1180. #define GPIO_GPBQSEL1_GPIO42_S 20
  1181. #define GPIO_GPBQSEL1_GPIO42_M 0x300000 // Select input qualification type
  1182. // for GPIO42
  1183. #define GPIO_GPBQSEL1_GPIO43_S 22
  1184. #define GPIO_GPBQSEL1_GPIO43_M 0xC00000 // Select input qualification type
  1185. // for GPIO43
  1186. #define GPIO_GPBQSEL1_GPIO44_S 24
  1187. #define GPIO_GPBQSEL1_GPIO44_M 0x3000000 // Select input qualification type
  1188. // for GPIO44
  1189. #define GPIO_GPBQSEL1_GPIO45_S 26
  1190. #define GPIO_GPBQSEL1_GPIO45_M 0xC000000 // Select input qualification type
  1191. // for GPIO45
  1192. #define GPIO_GPBQSEL1_GPIO46_S 28
  1193. #define GPIO_GPBQSEL1_GPIO46_M 0x30000000 // Select input qualification type
  1194. // for GPIO46
  1195. #define GPIO_GPBQSEL1_GPIO47_S 30
  1196. #define GPIO_GPBQSEL1_GPIO47_M 0xC0000000 // Select input qualification type
  1197. // for GPIO47
  1198. //*****************************************************************************
  1199. //
  1200. // The following are defines for the bit fields in the GPBQSEL2 register
  1201. //
  1202. //*****************************************************************************
  1203. #define GPIO_GPBQSEL2_GPIO48_S 0
  1204. #define GPIO_GPBQSEL2_GPIO48_M 0x3 // Select input qualification type
  1205. // for GPIO48
  1206. #define GPIO_GPBQSEL2_GPIO49_S 2
  1207. #define GPIO_GPBQSEL2_GPIO49_M 0xC // Select input qualification type
  1208. // for GPIO49
  1209. #define GPIO_GPBQSEL2_GPIO50_S 4
  1210. #define GPIO_GPBQSEL2_GPIO50_M 0x30 // Select input qualification type
  1211. // for GPIO50
  1212. #define GPIO_GPBQSEL2_GPIO51_S 6
  1213. #define GPIO_GPBQSEL2_GPIO51_M 0xC0 // Select input qualification type
  1214. // for GPIO51
  1215. #define GPIO_GPBQSEL2_GPIO52_S 8
  1216. #define GPIO_GPBQSEL2_GPIO52_M 0x300 // Select input qualification type
  1217. // for GPIO52
  1218. #define GPIO_GPBQSEL2_GPIO53_S 10
  1219. #define GPIO_GPBQSEL2_GPIO53_M 0xC00 // Select input qualification type
  1220. // for GPIO53
  1221. #define GPIO_GPBQSEL2_GPIO54_S 12
  1222. #define GPIO_GPBQSEL2_GPIO54_M 0x3000 // Select input qualification type
  1223. // for GPIO54
  1224. #define GPIO_GPBQSEL2_GPIO55_S 14
  1225. #define GPIO_GPBQSEL2_GPIO55_M 0xC000 // Select input qualification type
  1226. // for GPIO55
  1227. #define GPIO_GPBQSEL2_GPIO56_S 16
  1228. #define GPIO_GPBQSEL2_GPIO56_M 0x30000 // Select input qualification type
  1229. // for GPIO56
  1230. #define GPIO_GPBQSEL2_GPIO57_S 18
  1231. #define GPIO_GPBQSEL2_GPIO57_M 0xC0000 // Select input qualification type
  1232. // for GPIO57
  1233. #define GPIO_GPBQSEL2_GPIO58_S 20
  1234. #define GPIO_GPBQSEL2_GPIO58_M 0x300000 // Select input qualification type
  1235. // for GPIO58
  1236. #define GPIO_GPBQSEL2_GPIO59_S 22
  1237. #define GPIO_GPBQSEL2_GPIO59_M 0xC00000 // Select input qualification type
  1238. // for GPIO59
  1239. #define GPIO_GPBQSEL2_GPIO60_S 24
  1240. #define GPIO_GPBQSEL2_GPIO60_M 0x3000000 // Select input qualification type
  1241. // for GPIO60
  1242. #define GPIO_GPBQSEL2_GPIO61_S 26
  1243. #define GPIO_GPBQSEL2_GPIO61_M 0xC000000 // Select input qualification type
  1244. // for GPIO61
  1245. #define GPIO_GPBQSEL2_GPIO62_S 28
  1246. #define GPIO_GPBQSEL2_GPIO62_M 0x30000000 // Select input qualification type
  1247. // for GPIO62
  1248. #define GPIO_GPBQSEL2_GPIO63_S 30
  1249. #define GPIO_GPBQSEL2_GPIO63_M 0xC0000000 // Select input qualification type
  1250. // for GPIO63
  1251. //*****************************************************************************
  1252. //
  1253. // The following are defines for the bit fields in the GPBMUX1 register
  1254. //
  1255. //*****************************************************************************
  1256. #define GPIO_GPBMUX1_GPIO32_S 0
  1257. #define GPIO_GPBMUX1_GPIO32_M 0x3 // Defines pin-muxing selection
  1258. // for GPIO32
  1259. #define GPIO_GPBMUX1_GPIO33_S 2
  1260. #define GPIO_GPBMUX1_GPIO33_M 0xC // Defines pin-muxing selection
  1261. // for GPIO33
  1262. #define GPIO_GPBMUX1_GPIO34_S 4
  1263. #define GPIO_GPBMUX1_GPIO34_M 0x30 // Defines pin-muxing selection
  1264. // for GPIO34
  1265. #define GPIO_GPBMUX1_GPIO35_S 6
  1266. #define GPIO_GPBMUX1_GPIO35_M 0xC0 // Defines pin-muxing selection
  1267. // for GPIO35
  1268. #define GPIO_GPBMUX1_GPIO36_S 8
  1269. #define GPIO_GPBMUX1_GPIO36_M 0x300 // Defines pin-muxing selection
  1270. // for GPIO36
  1271. #define GPIO_GPBMUX1_GPIO37_S 10
  1272. #define GPIO_GPBMUX1_GPIO37_M 0xC00 // Defines pin-muxing selection
  1273. // for GPIO37
  1274. #define GPIO_GPBMUX1_GPIO38_S 12
  1275. #define GPIO_GPBMUX1_GPIO38_M 0x3000 // Defines pin-muxing selection
  1276. // for GPIO38
  1277. #define GPIO_GPBMUX1_GPIO39_S 14
  1278. #define GPIO_GPBMUX1_GPIO39_M 0xC000 // Defines pin-muxing selection
  1279. // for GPIO39
  1280. #define GPIO_GPBMUX1_GPIO40_S 16
  1281. #define GPIO_GPBMUX1_GPIO40_M 0x30000 // Defines pin-muxing selection
  1282. // for GPIO40
  1283. #define GPIO_GPBMUX1_GPIO41_S 18
  1284. #define GPIO_GPBMUX1_GPIO41_M 0xC0000 // Defines pin-muxing selection
  1285. // for GPIO41
  1286. #define GPIO_GPBMUX1_GPIO42_S 20
  1287. #define GPIO_GPBMUX1_GPIO42_M 0x300000 // Defines pin-muxing selection
  1288. // for GPIO42
  1289. #define GPIO_GPBMUX1_GPIO43_S 22
  1290. #define GPIO_GPBMUX1_GPIO43_M 0xC00000 // Defines pin-muxing selection
  1291. // for GPIO43
  1292. #define GPIO_GPBMUX1_GPIO44_S 24
  1293. #define GPIO_GPBMUX1_GPIO44_M 0x3000000 // Defines pin-muxing selection
  1294. // for GPIO44
  1295. #define GPIO_GPBMUX1_GPIO45_S 26
  1296. #define GPIO_GPBMUX1_GPIO45_M 0xC000000 // Defines pin-muxing selection
  1297. // for GPIO45
  1298. #define GPIO_GPBMUX1_GPIO46_S 28
  1299. #define GPIO_GPBMUX1_GPIO46_M 0x30000000 // Defines pin-muxing selection
  1300. // for GPIO46
  1301. #define GPIO_GPBMUX1_GPIO47_S 30
  1302. #define GPIO_GPBMUX1_GPIO47_M 0xC0000000 // Defines pin-muxing selection
  1303. // for GPIO47
  1304. //*****************************************************************************
  1305. //
  1306. // The following are defines for the bit fields in the GPBMUX2 register
  1307. //
  1308. //*****************************************************************************
  1309. #define GPIO_GPBMUX2_GPIO48_S 0
  1310. #define GPIO_GPBMUX2_GPIO48_M 0x3 // Defines pin-muxing selection
  1311. // for GPIO48
  1312. #define GPIO_GPBMUX2_GPIO49_S 2
  1313. #define GPIO_GPBMUX2_GPIO49_M 0xC // Defines pin-muxing selection
  1314. // for GPIO49
  1315. #define GPIO_GPBMUX2_GPIO50_S 4
  1316. #define GPIO_GPBMUX2_GPIO50_M 0x30 // Defines pin-muxing selection
  1317. // for GPIO50
  1318. #define GPIO_GPBMUX2_GPIO51_S 6
  1319. #define GPIO_GPBMUX2_GPIO51_M 0xC0 // Defines pin-muxing selection
  1320. // for GPIO51
  1321. #define GPIO_GPBMUX2_GPIO52_S 8
  1322. #define GPIO_GPBMUX2_GPIO52_M 0x300 // Defines pin-muxing selection
  1323. // for GPIO52
  1324. #define GPIO_GPBMUX2_GPIO53_S 10
  1325. #define GPIO_GPBMUX2_GPIO53_M 0xC00 // Defines pin-muxing selection
  1326. // for GPIO53
  1327. #define GPIO_GPBMUX2_GPIO54_S 12
  1328. #define GPIO_GPBMUX2_GPIO54_M 0x3000 // Defines pin-muxing selection
  1329. // for GPIO54
  1330. #define GPIO_GPBMUX2_GPIO55_S 14
  1331. #define GPIO_GPBMUX2_GPIO55_M 0xC000 // Defines pin-muxing selection
  1332. // for GPIO55
  1333. #define GPIO_GPBMUX2_GPIO56_S 16
  1334. #define GPIO_GPBMUX2_GPIO56_M 0x30000 // Defines pin-muxing selection
  1335. // for GPIO56
  1336. #define GPIO_GPBMUX2_GPIO57_S 18
  1337. #define GPIO_GPBMUX2_GPIO57_M 0xC0000 // Defines pin-muxing selection
  1338. // for GPIO57
  1339. #define GPIO_GPBMUX2_GPIO58_S 20
  1340. #define GPIO_GPBMUX2_GPIO58_M 0x300000 // Defines pin-muxing selection
  1341. // for GPIO58
  1342. #define GPIO_GPBMUX2_GPIO59_S 22
  1343. #define GPIO_GPBMUX2_GPIO59_M 0xC00000 // Defines pin-muxing selection
  1344. // for GPIO59
  1345. #define GPIO_GPBMUX2_GPIO60_S 24
  1346. #define GPIO_GPBMUX2_GPIO60_M 0x3000000 // Defines pin-muxing selection
  1347. // for GPIO60
  1348. #define GPIO_GPBMUX2_GPIO61_S 26
  1349. #define GPIO_GPBMUX2_GPIO61_M 0xC000000 // Defines pin-muxing selection
  1350. // for GPIO61
  1351. #define GPIO_GPBMUX2_GPIO62_S 28
  1352. #define GPIO_GPBMUX2_GPIO62_M 0x30000000 // Defines pin-muxing selection
  1353. // for GPIO62
  1354. #define GPIO_GPBMUX2_GPIO63_S 30
  1355. #define GPIO_GPBMUX2_GPIO63_M 0xC0000000 // Defines pin-muxing selection
  1356. // for GPIO63
  1357. //*****************************************************************************
  1358. //
  1359. // The following are defines for the bit fields in the GPBDIR register
  1360. //
  1361. //*****************************************************************************
  1362. #define GPIO_GPBDIR_GPIO32 0x1 // Defines direction for this pin
  1363. // in GPIO mode
  1364. #define GPIO_GPBDIR_GPIO33 0x2 // Defines direction for this pin
  1365. // in GPIO mode
  1366. #define GPIO_GPBDIR_GPIO34 0x4 // Defines direction for this pin
  1367. // in GPIO mode
  1368. #define GPIO_GPBDIR_GPIO35 0x8 // Defines direction for this pin
  1369. // in GPIO mode
  1370. #define GPIO_GPBDIR_GPIO36 0x10 // Defines direction for this pin
  1371. // in GPIO mode
  1372. #define GPIO_GPBDIR_GPIO37 0x20 // Defines direction for this pin
  1373. // in GPIO mode
  1374. #define GPIO_GPBDIR_GPIO38 0x40 // Defines direction for this pin
  1375. // in GPIO mode
  1376. #define GPIO_GPBDIR_GPIO39 0x80 // Defines direction for this pin
  1377. // in GPIO mode
  1378. #define GPIO_GPBDIR_GPIO40 0x100 // Defines direction for this pin
  1379. // in GPIO mode
  1380. #define GPIO_GPBDIR_GPIO41 0x200 // Defines direction for this pin
  1381. // in GPIO mode
  1382. #define GPIO_GPBDIR_GPIO42 0x400 // Defines direction for this pin
  1383. // in GPIO mode
  1384. #define GPIO_GPBDIR_GPIO43 0x800 // Defines direction for this pin
  1385. // in GPIO mode
  1386. #define GPIO_GPBDIR_GPIO44 0x1000 // Defines direction for this pin
  1387. // in GPIO mode
  1388. #define GPIO_GPBDIR_GPIO45 0x2000 // Defines direction for this pin
  1389. // in GPIO mode
  1390. #define GPIO_GPBDIR_GPIO46 0x4000 // Defines direction for this pin
  1391. // in GPIO mode
  1392. #define GPIO_GPBDIR_GPIO47 0x8000 // Defines direction for this pin
  1393. // in GPIO mode
  1394. #define GPIO_GPBDIR_GPIO48 0x10000 // Defines direction for this pin
  1395. // in GPIO mode
  1396. #define GPIO_GPBDIR_GPIO49 0x20000 // Defines direction for this pin
  1397. // in GPIO mode
  1398. #define GPIO_GPBDIR_GPIO50 0x40000 // Defines direction for this pin
  1399. // in GPIO mode
  1400. #define GPIO_GPBDIR_GPIO51 0x80000 // Defines direction for this pin
  1401. // in GPIO mode
  1402. #define GPIO_GPBDIR_GPIO52 0x100000 // Defines direction for this pin
  1403. // in GPIO mode
  1404. #define GPIO_GPBDIR_GPIO53 0x200000 // Defines direction for this pin
  1405. // in GPIO mode
  1406. #define GPIO_GPBDIR_GPIO54 0x400000 // Defines direction for this pin
  1407. // in GPIO mode
  1408. #define GPIO_GPBDIR_GPIO55 0x800000 // Defines direction for this pin
  1409. // in GPIO mode
  1410. #define GPIO_GPBDIR_GPIO56 0x1000000 // Defines direction for this pin
  1411. // in GPIO mode
  1412. #define GPIO_GPBDIR_GPIO57 0x2000000 // Defines direction for this pin
  1413. // in GPIO mode
  1414. #define GPIO_GPBDIR_GPIO58 0x4000000 // Defines direction for this pin
  1415. // in GPIO mode
  1416. #define GPIO_GPBDIR_GPIO59 0x8000000 // Defines direction for this pin
  1417. // in GPIO mode
  1418. #define GPIO_GPBDIR_GPIO60 0x10000000 // Defines direction for this pin
  1419. // in GPIO mode
  1420. #define GPIO_GPBDIR_GPIO61 0x20000000 // Defines direction for this pin
  1421. // in GPIO mode
  1422. #define GPIO_GPBDIR_GPIO62 0x40000000 // Defines direction for this pin
  1423. // in GPIO mode
  1424. #define GPIO_GPBDIR_GPIO63 0x80000000 // Defines direction for this pin
  1425. // in GPIO mode
  1426. //*****************************************************************************
  1427. //
  1428. // The following are defines for the bit fields in the GPBPUD register
  1429. //
  1430. //*****************************************************************************
  1431. #define GPIO_GPBPUD_GPIO32 0x1 // Pull-Up Disable control for
  1432. // this pin
  1433. #define GPIO_GPBPUD_GPIO33 0x2 // Pull-Up Disable control for
  1434. // this pin
  1435. #define GPIO_GPBPUD_GPIO34 0x4 // Pull-Up Disable control for
  1436. // this pin
  1437. #define GPIO_GPBPUD_GPIO35 0x8 // Pull-Up Disable control for
  1438. // this pin
  1439. #define GPIO_GPBPUD_GPIO36 0x10 // Pull-Up Disable control for
  1440. // this pin
  1441. #define GPIO_GPBPUD_GPIO37 0x20 // Pull-Up Disable control for
  1442. // this pin
  1443. #define GPIO_GPBPUD_GPIO38 0x40 // Pull-Up Disable control for
  1444. // this pin
  1445. #define GPIO_GPBPUD_GPIO39 0x80 // Pull-Up Disable control for
  1446. // this pin
  1447. #define GPIO_GPBPUD_GPIO40 0x100 // Pull-Up Disable control for
  1448. // this pin
  1449. #define GPIO_GPBPUD_GPIO41 0x200 // Pull-Up Disable control for
  1450. // this pin
  1451. #define GPIO_GPBPUD_GPIO42 0x400 // Pull-Up Disable control for
  1452. // this pin
  1453. #define GPIO_GPBPUD_GPIO43 0x800 // Pull-Up Disable control for
  1454. // this pin
  1455. #define GPIO_GPBPUD_GPIO44 0x1000 // Pull-Up Disable control for
  1456. // this pin
  1457. #define GPIO_GPBPUD_GPIO45 0x2000 // Pull-Up Disable control for
  1458. // this pin
  1459. #define GPIO_GPBPUD_GPIO46 0x4000 // Pull-Up Disable control for
  1460. // this pin
  1461. #define GPIO_GPBPUD_GPIO47 0x8000 // Pull-Up Disable control for
  1462. // this pin
  1463. #define GPIO_GPBPUD_GPIO48 0x10000 // Pull-Up Disable control for
  1464. // this pin
  1465. #define GPIO_GPBPUD_GPIO49 0x20000 // Pull-Up Disable control for
  1466. // this pin
  1467. #define GPIO_GPBPUD_GPIO50 0x40000 // Pull-Up Disable control for
  1468. // this pin
  1469. #define GPIO_GPBPUD_GPIO51 0x80000 // Pull-Up Disable control for
  1470. // this pin
  1471. #define GPIO_GPBPUD_GPIO52 0x100000 // Pull-Up Disable control for
  1472. // this pin
  1473. #define GPIO_GPBPUD_GPIO53 0x200000 // Pull-Up Disable control for
  1474. // this pin
  1475. #define GPIO_GPBPUD_GPIO54 0x400000 // Pull-Up Disable control for
  1476. // this pin
  1477. #define GPIO_GPBPUD_GPIO55 0x800000 // Pull-Up Disable control for
  1478. // this pin
  1479. #define GPIO_GPBPUD_GPIO56 0x1000000 // Pull-Up Disable control for
  1480. // this pin
  1481. #define GPIO_GPBPUD_GPIO57 0x2000000 // Pull-Up Disable control for
  1482. // this pin
  1483. #define GPIO_GPBPUD_GPIO58 0x4000000 // Pull-Up Disable control for
  1484. // this pin
  1485. #define GPIO_GPBPUD_GPIO59 0x8000000 // Pull-Up Disable control for
  1486. // this pin
  1487. #define GPIO_GPBPUD_GPIO60 0x10000000 // Pull-Up Disable control for
  1488. // this pin
  1489. #define GPIO_GPBPUD_GPIO61 0x20000000 // Pull-Up Disable control for
  1490. // this pin
  1491. #define GPIO_GPBPUD_GPIO62 0x40000000 // Pull-Up Disable control for
  1492. // this pin
  1493. #define GPIO_GPBPUD_GPIO63 0x80000000 // Pull-Up Disable control for
  1494. // this pin
  1495. //*****************************************************************************
  1496. //
  1497. // The following are defines for the bit fields in the GPBINV register
  1498. //
  1499. //*****************************************************************************
  1500. #define GPIO_GPBINV_GPIO32 0x1 // Input inversion control for
  1501. // this pin
  1502. #define GPIO_GPBINV_GPIO33 0x2 // Input inversion control for
  1503. // this pin
  1504. #define GPIO_GPBINV_GPIO34 0x4 // Input inversion control for
  1505. // this pin
  1506. #define GPIO_GPBINV_GPIO35 0x8 // Input inversion control for
  1507. // this pin
  1508. #define GPIO_GPBINV_GPIO36 0x10 // Input inversion control for
  1509. // this pin
  1510. #define GPIO_GPBINV_GPIO37 0x20 // Input inversion control for
  1511. // this pin
  1512. #define GPIO_GPBINV_GPIO38 0x40 // Input inversion control for
  1513. // this pin
  1514. #define GPIO_GPBINV_GPIO39 0x80 // Input inversion control for
  1515. // this pin
  1516. #define GPIO_GPBINV_GPIO40 0x100 // Input inversion control for
  1517. // this pin
  1518. #define GPIO_GPBINV_GPIO41 0x200 // Input inversion control for
  1519. // this pin
  1520. #define GPIO_GPBINV_GPIO42 0x400 // Input inversion control for
  1521. // this pin
  1522. #define GPIO_GPBINV_GPIO43 0x800 // Input inversion control for
  1523. // this pin
  1524. #define GPIO_GPBINV_GPIO44 0x1000 // Input inversion control for
  1525. // this pin
  1526. #define GPIO_GPBINV_GPIO45 0x2000 // Input inversion control for
  1527. // this pin
  1528. #define GPIO_GPBINV_GPIO46 0x4000 // Input inversion control for
  1529. // this pin
  1530. #define GPIO_GPBINV_GPIO47 0x8000 // Input inversion control for
  1531. // this pin
  1532. #define GPIO_GPBINV_GPIO48 0x10000 // Input inversion control for
  1533. // this pin
  1534. #define GPIO_GPBINV_GPIO49 0x20000 // Input inversion control for
  1535. // this pin
  1536. #define GPIO_GPBINV_GPIO50 0x40000 // Input inversion control for
  1537. // this pin
  1538. #define GPIO_GPBINV_GPIO51 0x80000 // Input inversion control for
  1539. // this pin
  1540. #define GPIO_GPBINV_GPIO52 0x100000 // Input inversion control for
  1541. // this pin
  1542. #define GPIO_GPBINV_GPIO53 0x200000 // Input inversion control for
  1543. // this pin
  1544. #define GPIO_GPBINV_GPIO54 0x400000 // Input inversion control for
  1545. // this pin
  1546. #define GPIO_GPBINV_GPIO55 0x800000 // Input inversion control for
  1547. // this pin
  1548. #define GPIO_GPBINV_GPIO56 0x1000000 // Input inversion control for
  1549. // this pin
  1550. #define GPIO_GPBINV_GPIO57 0x2000000 // Input inversion control for
  1551. // this pin
  1552. #define GPIO_GPBINV_GPIO58 0x4000000 // Input inversion control for
  1553. // this pin
  1554. #define GPIO_GPBINV_GPIO59 0x8000000 // Input inversion control for
  1555. // this pin
  1556. #define GPIO_GPBINV_GPIO60 0x10000000 // Input inversion control for
  1557. // this pin
  1558. #define GPIO_GPBINV_GPIO61 0x20000000 // Input inversion control for
  1559. // this pin
  1560. #define GPIO_GPBINV_GPIO62 0x40000000 // Input inversion control for
  1561. // this pin
  1562. #define GPIO_GPBINV_GPIO63 0x80000000 // Input inversion control for
  1563. // this pin
  1564. //*****************************************************************************
  1565. //
  1566. // The following are defines for the bit fields in the GPBODR register
  1567. //
  1568. //*****************************************************************************
  1569. #define GPIO_GPBODR_GPIO32 0x1 // Outpout Open-Drain control for
  1570. // this pin
  1571. #define GPIO_GPBODR_GPIO33 0x2 // Outpout Open-Drain control for
  1572. // this pin
  1573. #define GPIO_GPBODR_GPIO34 0x4 // Outpout Open-Drain control for
  1574. // this pin
  1575. #define GPIO_GPBODR_GPIO35 0x8 // Outpout Open-Drain control for
  1576. // this pin
  1577. #define GPIO_GPBODR_GPIO36 0x10 // Outpout Open-Drain control for
  1578. // this pin
  1579. #define GPIO_GPBODR_GPIO37 0x20 // Outpout Open-Drain control for
  1580. // this pin
  1581. #define GPIO_GPBODR_GPIO38 0x40 // Outpout Open-Drain control for
  1582. // this pin
  1583. #define GPIO_GPBODR_GPIO39 0x80 // Outpout Open-Drain control for
  1584. // this pin
  1585. #define GPIO_GPBODR_GPIO40 0x100 // Outpout Open-Drain control for
  1586. // this pin
  1587. #define GPIO_GPBODR_GPIO41 0x200 // Outpout Open-Drain control for
  1588. // this pin
  1589. #define GPIO_GPBODR_GPIO42 0x400 // Outpout Open-Drain control for
  1590. // this pin
  1591. #define GPIO_GPBODR_GPIO43 0x800 // Outpout Open-Drain control for
  1592. // this pin
  1593. #define GPIO_GPBODR_GPIO44 0x1000 // Outpout Open-Drain control for
  1594. // this pin
  1595. #define GPIO_GPBODR_GPIO45 0x2000 // Outpout Open-Drain control for
  1596. // this pin
  1597. #define GPIO_GPBODR_GPIO46 0x4000 // Outpout Open-Drain control for
  1598. // this pin
  1599. #define GPIO_GPBODR_GPIO47 0x8000 // Outpout Open-Drain control for
  1600. // this pin
  1601. #define GPIO_GPBODR_GPIO48 0x10000 // Outpout Open-Drain control for
  1602. // this pin
  1603. #define GPIO_GPBODR_GPIO49 0x20000 // Outpout Open-Drain control for
  1604. // this pin
  1605. #define GPIO_GPBODR_GPIO50 0x40000 // Outpout Open-Drain control for
  1606. // this pin
  1607. #define GPIO_GPBODR_GPIO51 0x80000 // Outpout Open-Drain control for
  1608. // this pin
  1609. #define GPIO_GPBODR_GPIO52 0x100000 // Outpout Open-Drain control for
  1610. // this pin
  1611. #define GPIO_GPBODR_GPIO53 0x200000 // Outpout Open-Drain control for
  1612. // this pin
  1613. #define GPIO_GPBODR_GPIO54 0x400000 // Outpout Open-Drain control for
  1614. // this pin
  1615. #define GPIO_GPBODR_GPIO55 0x800000 // Outpout Open-Drain control for
  1616. // this pin
  1617. #define GPIO_GPBODR_GPIO56 0x1000000 // Outpout Open-Drain control for
  1618. // this pin
  1619. #define GPIO_GPBODR_GPIO57 0x2000000 // Outpout Open-Drain control for
  1620. // this pin
  1621. #define GPIO_GPBODR_GPIO58 0x4000000 // Outpout Open-Drain control for
  1622. // this pin
  1623. #define GPIO_GPBODR_GPIO59 0x8000000 // Outpout Open-Drain control for
  1624. // this pin
  1625. #define GPIO_GPBODR_GPIO60 0x10000000 // Outpout Open-Drain control for
  1626. // this pin
  1627. #define GPIO_GPBODR_GPIO61 0x20000000 // Outpout Open-Drain control for
  1628. // this pin
  1629. #define GPIO_GPBODR_GPIO62 0x40000000 // Outpout Open-Drain control for
  1630. // this pin
  1631. #define GPIO_GPBODR_GPIO63 0x80000000 // Outpout Open-Drain control for
  1632. // this pin
  1633. //*****************************************************************************
  1634. //
  1635. // The following are defines for the bit fields in the GPBAMSEL register
  1636. //
  1637. //*****************************************************************************
  1638. #define GPIO_GPBAMSEL_GPIO42 0x400 // Analog Mode select for this pin
  1639. #define GPIO_GPBAMSEL_GPIO43 0x800 // Analog Mode select for this pin
  1640. #define GPIO_GPBAMSEL_GPIO46 0x4000 // Analog Mode select for this pin
  1641. #define GPIO_GPBAMSEL_GPIO47 0x8000 // Analog Mode select for this pin
  1642. //*****************************************************************************
  1643. //
  1644. // The following are defines for the bit fields in the GPBGMUX1 register
  1645. //
  1646. //*****************************************************************************
  1647. #define GPIO_GPBGMUX1_GPIO32_S 0
  1648. #define GPIO_GPBGMUX1_GPIO32_M 0x3 // Defines pin-muxing selection
  1649. // for GPIO32
  1650. #define GPIO_GPBGMUX1_GPIO33_S 2
  1651. #define GPIO_GPBGMUX1_GPIO33_M 0xC // Defines pin-muxing selection
  1652. // for GPIO33
  1653. #define GPIO_GPBGMUX1_GPIO34_S 4
  1654. #define GPIO_GPBGMUX1_GPIO34_M 0x30 // Defines pin-muxing selection
  1655. // for GPIO34
  1656. #define GPIO_GPBGMUX1_GPIO35_S 6
  1657. #define GPIO_GPBGMUX1_GPIO35_M 0xC0 // Defines pin-muxing selection
  1658. // for GPIO35
  1659. #define GPIO_GPBGMUX1_GPIO36_S 8
  1660. #define GPIO_GPBGMUX1_GPIO36_M 0x300 // Defines pin-muxing selection
  1661. // for GPIO36
  1662. #define GPIO_GPBGMUX1_GPIO37_S 10
  1663. #define GPIO_GPBGMUX1_GPIO37_M 0xC00 // Defines pin-muxing selection
  1664. // for GPIO37
  1665. #define GPIO_GPBGMUX1_GPIO38_S 12
  1666. #define GPIO_GPBGMUX1_GPIO38_M 0x3000 // Defines pin-muxing selection
  1667. // for GPIO38
  1668. #define GPIO_GPBGMUX1_GPIO39_S 14
  1669. #define GPIO_GPBGMUX1_GPIO39_M 0xC000 // Defines pin-muxing selection
  1670. // for GPIO39
  1671. #define GPIO_GPBGMUX1_GPIO40_S 16
  1672. #define GPIO_GPBGMUX1_GPIO40_M 0x30000 // Defines pin-muxing selection
  1673. // for GPIO40
  1674. #define GPIO_GPBGMUX1_GPIO41_S 18
  1675. #define GPIO_GPBGMUX1_GPIO41_M 0xC0000 // Defines pin-muxing selection
  1676. // for GPIO41
  1677. #define GPIO_GPBGMUX1_GPIO42_S 20
  1678. #define GPIO_GPBGMUX1_GPIO42_M 0x300000 // Defines pin-muxing selection
  1679. // for GPIO42
  1680. #define GPIO_GPBGMUX1_GPIO43_S 22
  1681. #define GPIO_GPBGMUX1_GPIO43_M 0xC00000 // Defines pin-muxing selection
  1682. // for GPIO43
  1683. #define GPIO_GPBGMUX1_GPIO44_S 24
  1684. #define GPIO_GPBGMUX1_GPIO44_M 0x3000000 // Defines pin-muxing selection
  1685. // for GPIO44
  1686. #define GPIO_GPBGMUX1_GPIO45_S 26
  1687. #define GPIO_GPBGMUX1_GPIO45_M 0xC000000 // Defines pin-muxing selection
  1688. // for GPIO45
  1689. #define GPIO_GPBGMUX1_GPIO46_S 28
  1690. #define GPIO_GPBGMUX1_GPIO46_M 0x30000000 // Defines pin-muxing selection
  1691. // for GPIO46
  1692. #define GPIO_GPBGMUX1_GPIO47_S 30
  1693. #define GPIO_GPBGMUX1_GPIO47_M 0xC0000000 // Defines pin-muxing selection
  1694. // for GPIO47
  1695. //*****************************************************************************
  1696. //
  1697. // The following are defines for the bit fields in the GPBGMUX2 register
  1698. //
  1699. //*****************************************************************************
  1700. #define GPIO_GPBGMUX2_GPIO48_S 0
  1701. #define GPIO_GPBGMUX2_GPIO48_M 0x3 // Defines pin-muxing selection
  1702. // for GPIO48
  1703. #define GPIO_GPBGMUX2_GPIO49_S 2
  1704. #define GPIO_GPBGMUX2_GPIO49_M 0xC // Defines pin-muxing selection
  1705. // for GPIO49
  1706. #define GPIO_GPBGMUX2_GPIO50_S 4
  1707. #define GPIO_GPBGMUX2_GPIO50_M 0x30 // Defines pin-muxing selection
  1708. // for GPIO50
  1709. #define GPIO_GPBGMUX2_GPIO51_S 6
  1710. #define GPIO_GPBGMUX2_GPIO51_M 0xC0 // Defines pin-muxing selection
  1711. // for GPIO51
  1712. #define GPIO_GPBGMUX2_GPIO52_S 8
  1713. #define GPIO_GPBGMUX2_GPIO52_M 0x300 // Defines pin-muxing selection
  1714. // for GPIO52
  1715. #define GPIO_GPBGMUX2_GPIO53_S 10
  1716. #define GPIO_GPBGMUX2_GPIO53_M 0xC00 // Defines pin-muxing selection
  1717. // for GPIO53
  1718. #define GPIO_GPBGMUX2_GPIO54_S 12
  1719. #define GPIO_GPBGMUX2_GPIO54_M 0x3000 // Defines pin-muxing selection
  1720. // for GPIO54
  1721. #define GPIO_GPBGMUX2_GPIO55_S 14
  1722. #define GPIO_GPBGMUX2_GPIO55_M 0xC000 // Defines pin-muxing selection
  1723. // for GPIO55
  1724. #define GPIO_GPBGMUX2_GPIO56_S 16
  1725. #define GPIO_GPBGMUX2_GPIO56_M 0x30000 // Defines pin-muxing selection
  1726. // for GPIO56
  1727. #define GPIO_GPBGMUX2_GPIO57_S 18
  1728. #define GPIO_GPBGMUX2_GPIO57_M 0xC0000 // Defines pin-muxing selection
  1729. // for GPIO57
  1730. #define GPIO_GPBGMUX2_GPIO58_S 20
  1731. #define GPIO_GPBGMUX2_GPIO58_M 0x300000 // Defines pin-muxing selection
  1732. // for GPIO58
  1733. #define GPIO_GPBGMUX2_GPIO59_S 22
  1734. #define GPIO_GPBGMUX2_GPIO59_M 0xC00000 // Defines pin-muxing selection
  1735. // for GPIO59
  1736. #define GPIO_GPBGMUX2_GPIO60_S 24
  1737. #define GPIO_GPBGMUX2_GPIO60_M 0x3000000 // Defines pin-muxing selection
  1738. // for GPIO60
  1739. #define GPIO_GPBGMUX2_GPIO61_S 26
  1740. #define GPIO_GPBGMUX2_GPIO61_M 0xC000000 // Defines pin-muxing selection
  1741. // for GPIO61
  1742. #define GPIO_GPBGMUX2_GPIO62_S 28
  1743. #define GPIO_GPBGMUX2_GPIO62_M 0x30000000 // Defines pin-muxing selection
  1744. // for GPIO62
  1745. #define GPIO_GPBGMUX2_GPIO63_S 30
  1746. #define GPIO_GPBGMUX2_GPIO63_M 0xC0000000 // Defines pin-muxing selection
  1747. // for GPIO63
  1748. //*****************************************************************************
  1749. //
  1750. // The following are defines for the bit fields in the GPBCSEL1 register
  1751. //
  1752. //*****************************************************************************
  1753. #define GPIO_GPBCSEL1_GPIO32_S 0
  1754. #define GPIO_GPBCSEL1_GPIO32_M 0xF // GPIO32 Master CPU Select
  1755. #define GPIO_GPBCSEL1_GPIO33_S 4
  1756. #define GPIO_GPBCSEL1_GPIO33_M 0xF0 // GPIO33 Master CPU Select
  1757. #define GPIO_GPBCSEL1_GPIO34_S 8
  1758. #define GPIO_GPBCSEL1_GPIO34_M 0xF00 // GPIO34 Master CPU Select
  1759. #define GPIO_GPBCSEL1_GPIO35_S 12
  1760. #define GPIO_GPBCSEL1_GPIO35_M 0xF000 // GPIO35 Master CPU Select
  1761. #define GPIO_GPBCSEL1_GPIO36_S 16
  1762. #define GPIO_GPBCSEL1_GPIO36_M 0xF0000 // GPIO36 Master CPU Select
  1763. #define GPIO_GPBCSEL1_GPIO37_S 20
  1764. #define GPIO_GPBCSEL1_GPIO37_M 0xF00000 // GPIO37 Master CPU Select
  1765. #define GPIO_GPBCSEL1_GPIO38_S 24
  1766. #define GPIO_GPBCSEL1_GPIO38_M 0xF000000 // GPIO38 Master CPU Select
  1767. #define GPIO_GPBCSEL1_GPIO39_S 28
  1768. #define GPIO_GPBCSEL1_GPIO39_M 0xF0000000 // GPIO39 Master CPU Select
  1769. //*****************************************************************************
  1770. //
  1771. // The following are defines for the bit fields in the GPBCSEL2 register
  1772. //
  1773. //*****************************************************************************
  1774. #define GPIO_GPBCSEL2_GPIO40_S 0
  1775. #define GPIO_GPBCSEL2_GPIO40_M 0xF // GPIO40 Master CPU Select
  1776. #define GPIO_GPBCSEL2_GPIO41_S 4
  1777. #define GPIO_GPBCSEL2_GPIO41_M 0xF0 // GPIO41 Master CPU Select
  1778. #define GPIO_GPBCSEL2_GPIO42_S 8
  1779. #define GPIO_GPBCSEL2_GPIO42_M 0xF00 // GPIO42 Master CPU Select
  1780. #define GPIO_GPBCSEL2_GPIO43_S 12
  1781. #define GPIO_GPBCSEL2_GPIO43_M 0xF000 // GPIO43 Master CPU Select
  1782. #define GPIO_GPBCSEL2_GPIO44_S 16
  1783. #define GPIO_GPBCSEL2_GPIO44_M 0xF0000 // GPIO44 Master CPU Select
  1784. #define GPIO_GPBCSEL2_GPIO45_S 20
  1785. #define GPIO_GPBCSEL2_GPIO45_M 0xF00000 // GPIO45 Master CPU Select
  1786. #define GPIO_GPBCSEL2_GPIO46_S 24
  1787. #define GPIO_GPBCSEL2_GPIO46_M 0xF000000 // GPIO46 Master CPU Select
  1788. #define GPIO_GPBCSEL2_GPIO47_S 28
  1789. #define GPIO_GPBCSEL2_GPIO47_M 0xF0000000 // GPIO47 Master CPU Select
  1790. //*****************************************************************************
  1791. //
  1792. // The following are defines for the bit fields in the GPBCSEL3 register
  1793. //
  1794. //*****************************************************************************
  1795. #define GPIO_GPBCSEL3_GPIO48_S 0
  1796. #define GPIO_GPBCSEL3_GPIO48_M 0xF // GPIO48 Master CPU Select
  1797. #define GPIO_GPBCSEL3_GPIO49_S 4
  1798. #define GPIO_GPBCSEL3_GPIO49_M 0xF0 // GPIO49 Master CPU Select
  1799. #define GPIO_GPBCSEL3_GPIO50_S 8
  1800. #define GPIO_GPBCSEL3_GPIO50_M 0xF00 // GPIO50 Master CPU Select
  1801. #define GPIO_GPBCSEL3_GPIO51_S 12
  1802. #define GPIO_GPBCSEL3_GPIO51_M 0xF000 // GPIO51 Master CPU Select
  1803. #define GPIO_GPBCSEL3_GPIO52_S 16
  1804. #define GPIO_GPBCSEL3_GPIO52_M 0xF0000 // GPIO52 Master CPU Select
  1805. #define GPIO_GPBCSEL3_GPIO53_S 20
  1806. #define GPIO_GPBCSEL3_GPIO53_M 0xF00000 // GPIO53 Master CPU Select
  1807. #define GPIO_GPBCSEL3_GPIO54_S 24
  1808. #define GPIO_GPBCSEL3_GPIO54_M 0xF000000 // GPIO54 Master CPU Select
  1809. #define GPIO_GPBCSEL3_GPIO55_S 28
  1810. #define GPIO_GPBCSEL3_GPIO55_M 0xF0000000 // GPIO55 Master CPU Select
  1811. //*****************************************************************************
  1812. //
  1813. // The following are defines for the bit fields in the GPBCSEL4 register
  1814. //
  1815. //*****************************************************************************
  1816. #define GPIO_GPBCSEL4_GPIO56_S 0
  1817. #define GPIO_GPBCSEL4_GPIO56_M 0xF // GPIO56 Master CPU Select
  1818. #define GPIO_GPBCSEL4_GPIO57_S 4
  1819. #define GPIO_GPBCSEL4_GPIO57_M 0xF0 // GPIO57 Master CPU Select
  1820. #define GPIO_GPBCSEL4_GPIO58_S 8
  1821. #define GPIO_GPBCSEL4_GPIO58_M 0xF00 // GPIO58 Master CPU Select
  1822. #define GPIO_GPBCSEL4_GPIO59_S 12
  1823. #define GPIO_GPBCSEL4_GPIO59_M 0xF000 // GPIO59 Master CPU Select
  1824. #define GPIO_GPBCSEL4_GPIO60_S 16
  1825. #define GPIO_GPBCSEL4_GPIO60_M 0xF0000 // GPIO60 Master CPU Select
  1826. #define GPIO_GPBCSEL4_GPIO61_S 20
  1827. #define GPIO_GPBCSEL4_GPIO61_M 0xF00000 // GPIO61 Master CPU Select
  1828. #define GPIO_GPBCSEL4_GPIO62_S 24
  1829. #define GPIO_GPBCSEL4_GPIO62_M 0xF000000 // GPIO62 Master CPU Select
  1830. #define GPIO_GPBCSEL4_GPIO63_S 28
  1831. #define GPIO_GPBCSEL4_GPIO63_M 0xF0000000 // GPIO63 Master CPU Select
  1832. //*****************************************************************************
  1833. //
  1834. // The following are defines for the bit fields in the GPBLOCK register
  1835. //
  1836. //*****************************************************************************
  1837. #define GPIO_GPBLOCK_GPIO32 0x1 // Configuration Lock bit for this
  1838. // pin
  1839. #define GPIO_GPBLOCK_GPIO33 0x2 // Configuration Lock bit for this
  1840. // pin
  1841. #define GPIO_GPBLOCK_GPIO34 0x4 // Configuration Lock bit for this
  1842. // pin
  1843. #define GPIO_GPBLOCK_GPIO35 0x8 // Configuration Lock bit for this
  1844. // pin
  1845. #define GPIO_GPBLOCK_GPIO36 0x10 // Configuration Lock bit for this
  1846. // pin
  1847. #define GPIO_GPBLOCK_GPIO37 0x20 // Configuration Lock bit for this
  1848. // pin
  1849. #define GPIO_GPBLOCK_GPIO38 0x40 // Configuration Lock bit for this
  1850. // pin
  1851. #define GPIO_GPBLOCK_GPIO39 0x80 // Configuration Lock bit for this
  1852. // pin
  1853. #define GPIO_GPBLOCK_GPIO40 0x100 // Configuration Lock bit for this
  1854. // pin
  1855. #define GPIO_GPBLOCK_GPIO41 0x200 // Configuration Lock bit for this
  1856. // pin
  1857. #define GPIO_GPBLOCK_GPIO42 0x400 // Configuration Lock bit for this
  1858. // pin
  1859. #define GPIO_GPBLOCK_GPIO43 0x800 // Configuration Lock bit for this
  1860. // pin
  1861. #define GPIO_GPBLOCK_GPIO44 0x1000 // Configuration Lock bit for this
  1862. // pin
  1863. #define GPIO_GPBLOCK_GPIO45 0x2000 // Configuration Lock bit for this
  1864. // pin
  1865. #define GPIO_GPBLOCK_GPIO46 0x4000 // Configuration Lock bit for this
  1866. // pin
  1867. #define GPIO_GPBLOCK_GPIO47 0x8000 // Configuration Lock bit for this
  1868. // pin
  1869. #define GPIO_GPBLOCK_GPIO48 0x10000 // Configuration Lock bit for this
  1870. // pin
  1871. #define GPIO_GPBLOCK_GPIO49 0x20000 // Configuration Lock bit for this
  1872. // pin
  1873. #define GPIO_GPBLOCK_GPIO50 0x40000 // Configuration Lock bit for this
  1874. // pin
  1875. #define GPIO_GPBLOCK_GPIO51 0x80000 // Configuration Lock bit for this
  1876. // pin
  1877. #define GPIO_GPBLOCK_GPIO52 0x100000 // Configuration Lock bit for this
  1878. // pin
  1879. #define GPIO_GPBLOCK_GPIO53 0x200000 // Configuration Lock bit for this
  1880. // pin
  1881. #define GPIO_GPBLOCK_GPIO54 0x400000 // Configuration Lock bit for this
  1882. // pin
  1883. #define GPIO_GPBLOCK_GPIO55 0x800000 // Configuration Lock bit for this
  1884. // pin
  1885. #define GPIO_GPBLOCK_GPIO56 0x1000000 // Configuration Lock bit for this
  1886. // pin
  1887. #define GPIO_GPBLOCK_GPIO57 0x2000000 // Configuration Lock bit for this
  1888. // pin
  1889. #define GPIO_GPBLOCK_GPIO58 0x4000000 // Configuration Lock bit for this
  1890. // pin
  1891. #define GPIO_GPBLOCK_GPIO59 0x8000000 // Configuration Lock bit for this
  1892. // pin
  1893. #define GPIO_GPBLOCK_GPIO60 0x10000000 // Configuration Lock bit for this
  1894. // pin
  1895. #define GPIO_GPBLOCK_GPIO61 0x20000000 // Configuration Lock bit for this
  1896. // pin
  1897. #define GPIO_GPBLOCK_GPIO62 0x40000000 // Configuration Lock bit for this
  1898. // pin
  1899. #define GPIO_GPBLOCK_GPIO63 0x80000000 // Configuration Lock bit for this
  1900. // pin
  1901. //*****************************************************************************
  1902. //
  1903. // The following are defines for the bit fields in the GPBCR register
  1904. //
  1905. //*****************************************************************************
  1906. #define GPIO_GPBCR_GPIO32 0x1 // Configuration lock commit bit
  1907. // for this pin
  1908. #define GPIO_GPBCR_GPIO33 0x2 // Configuration lock commit bit
  1909. // for this pin
  1910. #define GPIO_GPBCR_GPIO34 0x4 // Configuration lock commit bit
  1911. // for this pin
  1912. #define GPIO_GPBCR_GPIO35 0x8 // Configuration lock commit bit
  1913. // for this pin
  1914. #define GPIO_GPBCR_GPIO36 0x10 // Configuration lock commit bit
  1915. // for this pin
  1916. #define GPIO_GPBCR_GPIO37 0x20 // Configuration lock commit bit
  1917. // for this pin
  1918. #define GPIO_GPBCR_GPIO38 0x40 // Configuration lock commit bit
  1919. // for this pin
  1920. #define GPIO_GPBCR_GPIO39 0x80 // Configuration lock commit bit
  1921. // for this pin
  1922. #define GPIO_GPBCR_GPIO40 0x100 // Configuration lock commit bit
  1923. // for this pin
  1924. #define GPIO_GPBCR_GPIO41 0x200 // Configuration lock commit bit
  1925. // for this pin
  1926. #define GPIO_GPBCR_GPIO42 0x400 // Configuration lock commit bit
  1927. // for this pin
  1928. #define GPIO_GPBCR_GPIO43 0x800 // Configuration lock commit bit
  1929. // for this pin
  1930. #define GPIO_GPBCR_GPIO44 0x1000 // Configuration lock commit bit
  1931. // for this pin
  1932. #define GPIO_GPBCR_GPIO45 0x2000 // Configuration lock commit bit
  1933. // for this pin
  1934. #define GPIO_GPBCR_GPIO46 0x4000 // Configuration lock commit bit
  1935. // for this pin
  1936. #define GPIO_GPBCR_GPIO47 0x8000 // Configuration lock commit bit
  1937. // for this pin
  1938. #define GPIO_GPBCR_GPIO48 0x10000 // Configuration lock commit bit
  1939. // for this pin
  1940. #define GPIO_GPBCR_GPIO49 0x20000 // Configuration lock commit bit
  1941. // for this pin
  1942. #define GPIO_GPBCR_GPIO50 0x40000 // Configuration lock commit bit
  1943. // for this pin
  1944. #define GPIO_GPBCR_GPIO51 0x80000 // Configuration lock commit bit
  1945. // for this pin
  1946. #define GPIO_GPBCR_GPIO52 0x100000 // Configuration lock commit bit
  1947. // for this pin
  1948. #define GPIO_GPBCR_GPIO53 0x200000 // Configuration lock commit bit
  1949. // for this pin
  1950. #define GPIO_GPBCR_GPIO54 0x400000 // Configuration lock commit bit
  1951. // for this pin
  1952. #define GPIO_GPBCR_GPIO55 0x800000 // Configuration lock commit bit
  1953. // for this pin
  1954. #define GPIO_GPBCR_GPIO56 0x1000000 // Configuration lock commit bit
  1955. // for this pin
  1956. #define GPIO_GPBCR_GPIO57 0x2000000 // Configuration lock commit bit
  1957. // for this pin
  1958. #define GPIO_GPBCR_GPIO58 0x4000000 // Configuration lock commit bit
  1959. // for this pin
  1960. #define GPIO_GPBCR_GPIO59 0x8000000 // Configuration lock commit bit
  1961. // for this pin
  1962. #define GPIO_GPBCR_GPIO60 0x10000000 // Configuration lock commit bit
  1963. // for this pin
  1964. #define GPIO_GPBCR_GPIO61 0x20000000 // Configuration lock commit bit
  1965. // for this pin
  1966. #define GPIO_GPBCR_GPIO62 0x40000000 // Configuration lock commit bit
  1967. // for this pin
  1968. #define GPIO_GPBCR_GPIO63 0x80000000 // Configuration lock commit bit
  1969. // for this pin
  1970. //*****************************************************************************
  1971. //
  1972. // The following are defines for the bit fields in the GPCCTRL register
  1973. //
  1974. //*****************************************************************************
  1975. #define GPIO_GPCCTRL_QUALPRD0_S 0
  1976. #define GPIO_GPCCTRL_QUALPRD0_M 0xFF // Qualification sampling period
  1977. // for GPIO64 to GPIO71
  1978. #define GPIO_GPCCTRL_QUALPRD1_S 8
  1979. #define GPIO_GPCCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  1980. // for GPIO72 to GPIO79
  1981. #define GPIO_GPCCTRL_QUALPRD2_S 16
  1982. #define GPIO_GPCCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
  1983. // for GPIO80 to GPIO87
  1984. #define GPIO_GPCCTRL_QUALPRD3_S 24
  1985. #define GPIO_GPCCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
  1986. // for GPIO88 to GPIO95
  1987. //*****************************************************************************
  1988. //
  1989. // The following are defines for the bit fields in the GPCQSEL1 register
  1990. //
  1991. //*****************************************************************************
  1992. #define GPIO_GPCQSEL1_GPIO64_S 0
  1993. #define GPIO_GPCQSEL1_GPIO64_M 0x3 // Select input qualification type
  1994. // for GPIO64
  1995. #define GPIO_GPCQSEL1_GPIO65_S 2
  1996. #define GPIO_GPCQSEL1_GPIO65_M 0xC // Select input qualification type
  1997. // for GPIO65
  1998. #define GPIO_GPCQSEL1_GPIO66_S 4
  1999. #define GPIO_GPCQSEL1_GPIO66_M 0x30 // Select input qualification type
  2000. // for GPIO66
  2001. #define GPIO_GPCQSEL1_GPIO67_S 6
  2002. #define GPIO_GPCQSEL1_GPIO67_M 0xC0 // Select input qualification type
  2003. // for GPIO67
  2004. #define GPIO_GPCQSEL1_GPIO68_S 8
  2005. #define GPIO_GPCQSEL1_GPIO68_M 0x300 // Select input qualification type
  2006. // for GPIO68
  2007. #define GPIO_GPCQSEL1_GPIO69_S 10
  2008. #define GPIO_GPCQSEL1_GPIO69_M 0xC00 // Select input qualification type
  2009. // for GPIO69
  2010. #define GPIO_GPCQSEL1_GPIO70_S 12
  2011. #define GPIO_GPCQSEL1_GPIO70_M 0x3000 // Select input qualification type
  2012. // for GPIO70
  2013. #define GPIO_GPCQSEL1_GPIO71_S 14
  2014. #define GPIO_GPCQSEL1_GPIO71_M 0xC000 // Select input qualification type
  2015. // for GPIO71
  2016. #define GPIO_GPCQSEL1_GPIO72_S 16
  2017. #define GPIO_GPCQSEL1_GPIO72_M 0x30000 // Select input qualification type
  2018. // for GPIO72
  2019. #define GPIO_GPCQSEL1_GPIO73_S 18
  2020. #define GPIO_GPCQSEL1_GPIO73_M 0xC0000 // Select input qualification type
  2021. // for GPIO73
  2022. #define GPIO_GPCQSEL1_GPIO74_S 20
  2023. #define GPIO_GPCQSEL1_GPIO74_M 0x300000 // Select input qualification type
  2024. // for GPIO74
  2025. #define GPIO_GPCQSEL1_GPIO75_S 22
  2026. #define GPIO_GPCQSEL1_GPIO75_M 0xC00000 // Select input qualification type
  2027. // for GPIO75
  2028. #define GPIO_GPCQSEL1_GPIO76_S 24
  2029. #define GPIO_GPCQSEL1_GPIO76_M 0x3000000 // Select input qualification type
  2030. // for GPIO76
  2031. #define GPIO_GPCQSEL1_GPIO77_S 26
  2032. #define GPIO_GPCQSEL1_GPIO77_M 0xC000000 // Select input qualification type
  2033. // for GPIO77
  2034. #define GPIO_GPCQSEL1_GPIO78_S 28
  2035. #define GPIO_GPCQSEL1_GPIO78_M 0x30000000 // Select input qualification type
  2036. // for GPIO78
  2037. #define GPIO_GPCQSEL1_GPIO79_S 30
  2038. #define GPIO_GPCQSEL1_GPIO79_M 0xC0000000 // Select input qualification type
  2039. // for GPIO79
  2040. //*****************************************************************************
  2041. //
  2042. // The following are defines for the bit fields in the GPCQSEL2 register
  2043. //
  2044. //*****************************************************************************
  2045. #define GPIO_GPCQSEL2_GPIO80_S 0
  2046. #define GPIO_GPCQSEL2_GPIO80_M 0x3 // Select input qualification type
  2047. // for GPIO80
  2048. #define GPIO_GPCQSEL2_GPIO81_S 2
  2049. #define GPIO_GPCQSEL2_GPIO81_M 0xC // Select input qualification type
  2050. // for GPIO81
  2051. #define GPIO_GPCQSEL2_GPIO82_S 4
  2052. #define GPIO_GPCQSEL2_GPIO82_M 0x30 // Select input qualification type
  2053. // for GPIO82
  2054. #define GPIO_GPCQSEL2_GPIO83_S 6
  2055. #define GPIO_GPCQSEL2_GPIO83_M 0xC0 // Select input qualification type
  2056. // for GPIO83
  2057. #define GPIO_GPCQSEL2_GPIO84_S 8
  2058. #define GPIO_GPCQSEL2_GPIO84_M 0x300 // Select input qualification type
  2059. // for GPIO84
  2060. #define GPIO_GPCQSEL2_GPIO85_S 10
  2061. #define GPIO_GPCQSEL2_GPIO85_M 0xC00 // Select input qualification type
  2062. // for GPIO85
  2063. #define GPIO_GPCQSEL2_GPIO86_S 12
  2064. #define GPIO_GPCQSEL2_GPIO86_M 0x3000 // Select input qualification type
  2065. // for GPIO86
  2066. #define GPIO_GPCQSEL2_GPIO87_S 14
  2067. #define GPIO_GPCQSEL2_GPIO87_M 0xC000 // Select input qualification type
  2068. // for GPIO87
  2069. #define GPIO_GPCQSEL2_GPIO88_S 16
  2070. #define GPIO_GPCQSEL2_GPIO88_M 0x30000 // Select input qualification type
  2071. // for GPIO88
  2072. #define GPIO_GPCQSEL2_GPIO89_S 18
  2073. #define GPIO_GPCQSEL2_GPIO89_M 0xC0000 // Select input qualification type
  2074. // for GPIO89
  2075. #define GPIO_GPCQSEL2_GPIO90_S 20
  2076. #define GPIO_GPCQSEL2_GPIO90_M 0x300000 // Select input qualification type
  2077. // for GPIO90
  2078. #define GPIO_GPCQSEL2_GPIO91_S 22
  2079. #define GPIO_GPCQSEL2_GPIO91_M 0xC00000 // Select input qualification type
  2080. // for GPIO91
  2081. #define GPIO_GPCQSEL2_GPIO92_S 24
  2082. #define GPIO_GPCQSEL2_GPIO92_M 0x3000000 // Select input qualification type
  2083. // for GPIO92
  2084. #define GPIO_GPCQSEL2_GPIO93_S 26
  2085. #define GPIO_GPCQSEL2_GPIO93_M 0xC000000 // Select input qualification type
  2086. // for GPIO93
  2087. #define GPIO_GPCQSEL2_GPIO94_S 28
  2088. #define GPIO_GPCQSEL2_GPIO94_M 0x30000000 // Select input qualification type
  2089. // for GPIO94
  2090. #define GPIO_GPCQSEL2_GPIO95_S 30
  2091. #define GPIO_GPCQSEL2_GPIO95_M 0xC0000000 // Select input qualification type
  2092. // for GPIO95
  2093. //*****************************************************************************
  2094. //
  2095. // The following are defines for the bit fields in the GPCMUX1 register
  2096. //
  2097. //*****************************************************************************
  2098. #define GPIO_GPCMUX1_GPIO64_S 0
  2099. #define GPIO_GPCMUX1_GPIO64_M 0x3 // Defines pin-muxing selection
  2100. // for GPIO64
  2101. #define GPIO_GPCMUX1_GPIO65_S 2
  2102. #define GPIO_GPCMUX1_GPIO65_M 0xC // Defines pin-muxing selection
  2103. // for GPIO65
  2104. #define GPIO_GPCMUX1_GPIO66_S 4
  2105. #define GPIO_GPCMUX1_GPIO66_M 0x30 // Defines pin-muxing selection
  2106. // for GPIO66
  2107. #define GPIO_GPCMUX1_GPIO67_S 6
  2108. #define GPIO_GPCMUX1_GPIO67_M 0xC0 // Defines pin-muxing selection
  2109. // for GPIO67
  2110. #define GPIO_GPCMUX1_GPIO68_S 8
  2111. #define GPIO_GPCMUX1_GPIO68_M 0x300 // Defines pin-muxing selection
  2112. // for GPIO68
  2113. #define GPIO_GPCMUX1_GPIO69_S 10
  2114. #define GPIO_GPCMUX1_GPIO69_M 0xC00 // Defines pin-muxing selection
  2115. // for GPIO69
  2116. #define GPIO_GPCMUX1_GPIO70_S 12
  2117. #define GPIO_GPCMUX1_GPIO70_M 0x3000 // Defines pin-muxing selection
  2118. // for GPIO70
  2119. #define GPIO_GPCMUX1_GPIO71_S 14
  2120. #define GPIO_GPCMUX1_GPIO71_M 0xC000 // Defines pin-muxing selection
  2121. // for GPIO71
  2122. #define GPIO_GPCMUX1_GPIO72_S 16
  2123. #define GPIO_GPCMUX1_GPIO72_M 0x30000 // Defines pin-muxing selection
  2124. // for GPIO72
  2125. #define GPIO_GPCMUX1_GPIO73_S 18
  2126. #define GPIO_GPCMUX1_GPIO73_M 0xC0000 // Defines pin-muxing selection
  2127. // for GPIO73
  2128. #define GPIO_GPCMUX1_GPIO74_S 20
  2129. #define GPIO_GPCMUX1_GPIO74_M 0x300000 // Defines pin-muxing selection
  2130. // for GPIO74
  2131. #define GPIO_GPCMUX1_GPIO75_S 22
  2132. #define GPIO_GPCMUX1_GPIO75_M 0xC00000 // Defines pin-muxing selection
  2133. // for GPIO75
  2134. #define GPIO_GPCMUX1_GPIO76_S 24
  2135. #define GPIO_GPCMUX1_GPIO76_M 0x3000000 // Defines pin-muxing selection
  2136. // for GPIO76
  2137. #define GPIO_GPCMUX1_GPIO77_S 26
  2138. #define GPIO_GPCMUX1_GPIO77_M 0xC000000 // Defines pin-muxing selection
  2139. // for GPIO77
  2140. #define GPIO_GPCMUX1_GPIO78_S 28
  2141. #define GPIO_GPCMUX1_GPIO78_M 0x30000000 // Defines pin-muxing selection
  2142. // for GPIO78
  2143. #define GPIO_GPCMUX1_GPIO79_S 30
  2144. #define GPIO_GPCMUX1_GPIO79_M 0xC0000000 // Defines pin-muxing selection
  2145. // for GPIO79
  2146. //*****************************************************************************
  2147. //
  2148. // The following are defines for the bit fields in the GPCMUX2 register
  2149. //
  2150. //*****************************************************************************
  2151. #define GPIO_GPCMUX2_GPIO80_S 0
  2152. #define GPIO_GPCMUX2_GPIO80_M 0x3 // Defines pin-muxing selection
  2153. // for GPIO80
  2154. #define GPIO_GPCMUX2_GPIO81_S 2
  2155. #define GPIO_GPCMUX2_GPIO81_M 0xC // Defines pin-muxing selection
  2156. // for GPIO81
  2157. #define GPIO_GPCMUX2_GPIO82_S 4
  2158. #define GPIO_GPCMUX2_GPIO82_M 0x30 // Defines pin-muxing selection
  2159. // for GPIO82
  2160. #define GPIO_GPCMUX2_GPIO83_S 6
  2161. #define GPIO_GPCMUX2_GPIO83_M 0xC0 // Defines pin-muxing selection
  2162. // for GPIO83
  2163. #define GPIO_GPCMUX2_GPIO84_S 8
  2164. #define GPIO_GPCMUX2_GPIO84_M 0x300 // Defines pin-muxing selection
  2165. // for GPIO84
  2166. #define GPIO_GPCMUX2_GPIO85_S 10
  2167. #define GPIO_GPCMUX2_GPIO85_M 0xC00 // Defines pin-muxing selection
  2168. // for GPIO85
  2169. #define GPIO_GPCMUX2_GPIO86_S 12
  2170. #define GPIO_GPCMUX2_GPIO86_M 0x3000 // Defines pin-muxing selection
  2171. // for GPIO86
  2172. #define GPIO_GPCMUX2_GPIO87_S 14
  2173. #define GPIO_GPCMUX2_GPIO87_M 0xC000 // Defines pin-muxing selection
  2174. // for GPIO87
  2175. #define GPIO_GPCMUX2_GPIO88_S 16
  2176. #define GPIO_GPCMUX2_GPIO88_M 0x30000 // Defines pin-muxing selection
  2177. // for GPIO88
  2178. #define GPIO_GPCMUX2_GPIO89_S 18
  2179. #define GPIO_GPCMUX2_GPIO89_M 0xC0000 // Defines pin-muxing selection
  2180. // for GPIO89
  2181. #define GPIO_GPCMUX2_GPIO90_S 20
  2182. #define GPIO_GPCMUX2_GPIO90_M 0x300000 // Defines pin-muxing selection
  2183. // for GPIO90
  2184. #define GPIO_GPCMUX2_GPIO91_S 22
  2185. #define GPIO_GPCMUX2_GPIO91_M 0xC00000 // Defines pin-muxing selection
  2186. // for GPIO91
  2187. #define GPIO_GPCMUX2_GPIO92_S 24
  2188. #define GPIO_GPCMUX2_GPIO92_M 0x3000000 // Defines pin-muxing selection
  2189. // for GPIO92
  2190. #define GPIO_GPCMUX2_GPIO93_S 26
  2191. #define GPIO_GPCMUX2_GPIO93_M 0xC000000 // Defines pin-muxing selection
  2192. // for GPIO93
  2193. #define GPIO_GPCMUX2_GPIO94_S 28
  2194. #define GPIO_GPCMUX2_GPIO94_M 0x30000000 // Defines pin-muxing selection
  2195. // for GPIO94
  2196. #define GPIO_GPCMUX2_GPIO95_S 30
  2197. #define GPIO_GPCMUX2_GPIO95_M 0xC0000000 // Defines pin-muxing selection
  2198. // for GPIO95
  2199. //*****************************************************************************
  2200. //
  2201. // The following are defines for the bit fields in the GPCDIR register
  2202. //
  2203. //*****************************************************************************
  2204. #define GPIO_GPCDIR_GPIO64 0x1 // Defines direction for this pin
  2205. // in GPIO mode
  2206. #define GPIO_GPCDIR_GPIO65 0x2 // Defines direction for this pin
  2207. // in GPIO mode
  2208. #define GPIO_GPCDIR_GPIO66 0x4 // Defines direction for this pin
  2209. // in GPIO mode
  2210. #define GPIO_GPCDIR_GPIO67 0x8 // Defines direction for this pin
  2211. // in GPIO mode
  2212. #define GPIO_GPCDIR_GPIO68 0x10 // Defines direction for this pin
  2213. // in GPIO mode
  2214. #define GPIO_GPCDIR_GPIO69 0x20 // Defines direction for this pin
  2215. // in GPIO mode
  2216. #define GPIO_GPCDIR_GPIO70 0x40 // Defines direction for this pin
  2217. // in GPIO mode
  2218. #define GPIO_GPCDIR_GPIO71 0x80 // Defines direction for this pin
  2219. // in GPIO mode
  2220. #define GPIO_GPCDIR_GPIO72 0x100 // Defines direction for this pin
  2221. // in GPIO mode
  2222. #define GPIO_GPCDIR_GPIO73 0x200 // Defines direction for this pin
  2223. // in GPIO mode
  2224. #define GPIO_GPCDIR_GPIO74 0x400 // Defines direction for this pin
  2225. // in GPIO mode
  2226. #define GPIO_GPCDIR_GPIO75 0x800 // Defines direction for this pin
  2227. // in GPIO mode
  2228. #define GPIO_GPCDIR_GPIO76 0x1000 // Defines direction for this pin
  2229. // in GPIO mode
  2230. #define GPIO_GPCDIR_GPIO77 0x2000 // Defines direction for this pin
  2231. // in GPIO mode
  2232. #define GPIO_GPCDIR_GPIO78 0x4000 // Defines direction for this pin
  2233. // in GPIO mode
  2234. #define GPIO_GPCDIR_GPIO79 0x8000 // Defines direction for this pin
  2235. // in GPIO mode
  2236. #define GPIO_GPCDIR_GPIO80 0x10000 // Defines direction for this pin
  2237. // in GPIO mode
  2238. #define GPIO_GPCDIR_GPIO81 0x20000 // Defines direction for this pin
  2239. // in GPIO mode
  2240. #define GPIO_GPCDIR_GPIO82 0x40000 // Defines direction for this pin
  2241. // in GPIO mode
  2242. #define GPIO_GPCDIR_GPIO83 0x80000 // Defines direction for this pin
  2243. // in GPIO mode
  2244. #define GPIO_GPCDIR_GPIO84 0x100000 // Defines direction for this pin
  2245. // in GPIO mode
  2246. #define GPIO_GPCDIR_GPIO85 0x200000 // Defines direction for this pin
  2247. // in GPIO mode
  2248. #define GPIO_GPCDIR_GPIO86 0x400000 // Defines direction for this pin
  2249. // in GPIO mode
  2250. #define GPIO_GPCDIR_GPIO87 0x800000 // Defines direction for this pin
  2251. // in GPIO mode
  2252. #define GPIO_GPCDIR_GPIO88 0x1000000 // Defines direction for this pin
  2253. // in GPIO mode
  2254. #define GPIO_GPCDIR_GPIO89 0x2000000 // Defines direction for this pin
  2255. // in GPIO mode
  2256. #define GPIO_GPCDIR_GPIO90 0x4000000 // Defines direction for this pin
  2257. // in GPIO mode
  2258. #define GPIO_GPCDIR_GPIO91 0x8000000 // Defines direction for this pin
  2259. // in GPIO mode
  2260. #define GPIO_GPCDIR_GPIO92 0x10000000 // Defines direction for this pin
  2261. // in GPIO mode
  2262. #define GPIO_GPCDIR_GPIO93 0x20000000 // Defines direction for this pin
  2263. // in GPIO mode
  2264. #define GPIO_GPCDIR_GPIO94 0x40000000 // Defines direction for this pin
  2265. // in GPIO mode
  2266. #define GPIO_GPCDIR_GPIO95 0x80000000 // Defines direction for this pin
  2267. // in GPIO mode
  2268. //*****************************************************************************
  2269. //
  2270. // The following are defines for the bit fields in the GPCPUD register
  2271. //
  2272. //*****************************************************************************
  2273. #define GPIO_GPCPUD_GPIO64 0x1 // Pull-Up Disable control for
  2274. // this pin
  2275. #define GPIO_GPCPUD_GPIO65 0x2 // Pull-Up Disable control for
  2276. // this pin
  2277. #define GPIO_GPCPUD_GPIO66 0x4 // Pull-Up Disable control for
  2278. // this pin
  2279. #define GPIO_GPCPUD_GPIO67 0x8 // Pull-Up Disable control for
  2280. // this pin
  2281. #define GPIO_GPCPUD_GPIO68 0x10 // Pull-Up Disable control for
  2282. // this pin
  2283. #define GPIO_GPCPUD_GPIO69 0x20 // Pull-Up Disable control for
  2284. // this pin
  2285. #define GPIO_GPCPUD_GPIO70 0x40 // Pull-Up Disable control for
  2286. // this pin
  2287. #define GPIO_GPCPUD_GPIO71 0x80 // Pull-Up Disable control for
  2288. // this pin
  2289. #define GPIO_GPCPUD_GPIO72 0x100 // Pull-Up Disable control for
  2290. // this pin
  2291. #define GPIO_GPCPUD_GPIO73 0x200 // Pull-Up Disable control for
  2292. // this pin
  2293. #define GPIO_GPCPUD_GPIO74 0x400 // Pull-Up Disable control for
  2294. // this pin
  2295. #define GPIO_GPCPUD_GPIO75 0x800 // Pull-Up Disable control for
  2296. // this pin
  2297. #define GPIO_GPCPUD_GPIO76 0x1000 // Pull-Up Disable control for
  2298. // this pin
  2299. #define GPIO_GPCPUD_GPIO77 0x2000 // Pull-Up Disable control for
  2300. // this pin
  2301. #define GPIO_GPCPUD_GPIO78 0x4000 // Pull-Up Disable control for
  2302. // this pin
  2303. #define GPIO_GPCPUD_GPIO79 0x8000 // Pull-Up Disable control for
  2304. // this pin
  2305. #define GPIO_GPCPUD_GPIO80 0x10000 // Pull-Up Disable control for
  2306. // this pin
  2307. #define GPIO_GPCPUD_GPIO81 0x20000 // Pull-Up Disable control for
  2308. // this pin
  2309. #define GPIO_GPCPUD_GPIO82 0x40000 // Pull-Up Disable control for
  2310. // this pin
  2311. #define GPIO_GPCPUD_GPIO83 0x80000 // Pull-Up Disable control for
  2312. // this pin
  2313. #define GPIO_GPCPUD_GPIO84 0x100000 // Pull-Up Disable control for
  2314. // this pin
  2315. #define GPIO_GPCPUD_GPIO85 0x200000 // Pull-Up Disable control for
  2316. // this pin
  2317. #define GPIO_GPCPUD_GPIO86 0x400000 // Pull-Up Disable control for
  2318. // this pin
  2319. #define GPIO_GPCPUD_GPIO87 0x800000 // Pull-Up Disable control for
  2320. // this pin
  2321. #define GPIO_GPCPUD_GPIO88 0x1000000 // Pull-Up Disable control for
  2322. // this pin
  2323. #define GPIO_GPCPUD_GPIO89 0x2000000 // Pull-Up Disable control for
  2324. // this pin
  2325. #define GPIO_GPCPUD_GPIO90 0x4000000 // Pull-Up Disable control for
  2326. // this pin
  2327. #define GPIO_GPCPUD_GPIO91 0x8000000 // Pull-Up Disable control for
  2328. // this pin
  2329. #define GPIO_GPCPUD_GPIO92 0x10000000 // Pull-Up Disable control for
  2330. // this pin
  2331. #define GPIO_GPCPUD_GPIO93 0x20000000 // Pull-Up Disable control for
  2332. // this pin
  2333. #define GPIO_GPCPUD_GPIO94 0x40000000 // Pull-Up Disable control for
  2334. // this pin
  2335. #define GPIO_GPCPUD_GPIO95 0x80000000 // Pull-Up Disable control for
  2336. // this pin
  2337. //*****************************************************************************
  2338. //
  2339. // The following are defines for the bit fields in the GPCINV register
  2340. //
  2341. //*****************************************************************************
  2342. #define GPIO_GPCINV_GPIO64 0x1 // Input inversion control for
  2343. // this pin
  2344. #define GPIO_GPCINV_GPIO65 0x2 // Input inversion control for
  2345. // this pin
  2346. #define GPIO_GPCINV_GPIO66 0x4 // Input inversion control for
  2347. // this pin
  2348. #define GPIO_GPCINV_GPIO67 0x8 // Input inversion control for
  2349. // this pin
  2350. #define GPIO_GPCINV_GPIO68 0x10 // Input inversion control for
  2351. // this pin
  2352. #define GPIO_GPCINV_GPIO69 0x20 // Input inversion control for
  2353. // this pin
  2354. #define GPIO_GPCINV_GPIO70 0x40 // Input inversion control for
  2355. // this pin
  2356. #define GPIO_GPCINV_GPIO71 0x80 // Input inversion control for
  2357. // this pin
  2358. #define GPIO_GPCINV_GPIO72 0x100 // Input inversion control for
  2359. // this pin
  2360. #define GPIO_GPCINV_GPIO73 0x200 // Input inversion control for
  2361. // this pin
  2362. #define GPIO_GPCINV_GPIO74 0x400 // Input inversion control for
  2363. // this pin
  2364. #define GPIO_GPCINV_GPIO75 0x800 // Input inversion control for
  2365. // this pin
  2366. #define GPIO_GPCINV_GPIO76 0x1000 // Input inversion control for
  2367. // this pin
  2368. #define GPIO_GPCINV_GPIO77 0x2000 // Input inversion control for
  2369. // this pin
  2370. #define GPIO_GPCINV_GPIO78 0x4000 // Input inversion control for
  2371. // this pin
  2372. #define GPIO_GPCINV_GPIO79 0x8000 // Input inversion control for
  2373. // this pin
  2374. #define GPIO_GPCINV_GPIO80 0x10000 // Input inversion control for
  2375. // this pin
  2376. #define GPIO_GPCINV_GPIO81 0x20000 // Input inversion control for
  2377. // this pin
  2378. #define GPIO_GPCINV_GPIO82 0x40000 // Input inversion control for
  2379. // this pin
  2380. #define GPIO_GPCINV_GPIO83 0x80000 // Input inversion control for
  2381. // this pin
  2382. #define GPIO_GPCINV_GPIO84 0x100000 // Input inversion control for
  2383. // this pin
  2384. #define GPIO_GPCINV_GPIO85 0x200000 // Input inversion control for
  2385. // this pin
  2386. #define GPIO_GPCINV_GPIO86 0x400000 // Input inversion control for
  2387. // this pin
  2388. #define GPIO_GPCINV_GPIO87 0x800000 // Input inversion control for
  2389. // this pin
  2390. #define GPIO_GPCINV_GPIO88 0x1000000 // Input inversion control for
  2391. // this pin
  2392. #define GPIO_GPCINV_GPIO89 0x2000000 // Input inversion control for
  2393. // this pin
  2394. #define GPIO_GPCINV_GPIO90 0x4000000 // Input inversion control for
  2395. // this pin
  2396. #define GPIO_GPCINV_GPIO91 0x8000000 // Input inversion control for
  2397. // this pin
  2398. #define GPIO_GPCINV_GPIO92 0x10000000 // Input inversion control for
  2399. // this pin
  2400. #define GPIO_GPCINV_GPIO93 0x20000000 // Input inversion control for
  2401. // this pin
  2402. #define GPIO_GPCINV_GPIO94 0x40000000 // Input inversion control for
  2403. // this pin
  2404. #define GPIO_GPCINV_GPIO95 0x80000000 // Input inversion control for
  2405. // this pin
  2406. //*****************************************************************************
  2407. //
  2408. // The following are defines for the bit fields in the GPCODR register
  2409. //
  2410. //*****************************************************************************
  2411. #define GPIO_GPCODR_GPIO64 0x1 // Outpout Open-Drain control for
  2412. // this pin
  2413. #define GPIO_GPCODR_GPIO65 0x2 // Outpout Open-Drain control for
  2414. // this pin
  2415. #define GPIO_GPCODR_GPIO66 0x4 // Outpout Open-Drain control for
  2416. // this pin
  2417. #define GPIO_GPCODR_GPIO67 0x8 // Outpout Open-Drain control for
  2418. // this pin
  2419. #define GPIO_GPCODR_GPIO68 0x10 // Outpout Open-Drain control for
  2420. // this pin
  2421. #define GPIO_GPCODR_GPIO69 0x20 // Outpout Open-Drain control for
  2422. // this pin
  2423. #define GPIO_GPCODR_GPIO70 0x40 // Outpout Open-Drain control for
  2424. // this pin
  2425. #define GPIO_GPCODR_GPIO71 0x80 // Outpout Open-Drain control for
  2426. // this pin
  2427. #define GPIO_GPCODR_GPIO72 0x100 // Outpout Open-Drain control for
  2428. // this pin
  2429. #define GPIO_GPCODR_GPIO73 0x200 // Outpout Open-Drain control for
  2430. // this pin
  2431. #define GPIO_GPCODR_GPIO74 0x400 // Outpout Open-Drain control for
  2432. // this pin
  2433. #define GPIO_GPCODR_GPIO75 0x800 // Outpout Open-Drain control for
  2434. // this pin
  2435. #define GPIO_GPCODR_GPIO76 0x1000 // Outpout Open-Drain control for
  2436. // this pin
  2437. #define GPIO_GPCODR_GPIO77 0x2000 // Outpout Open-Drain control for
  2438. // this pin
  2439. #define GPIO_GPCODR_GPIO78 0x4000 // Outpout Open-Drain control for
  2440. // this pin
  2441. #define GPIO_GPCODR_GPIO79 0x8000 // Outpout Open-Drain control for
  2442. // this pin
  2443. #define GPIO_GPCODR_GPIO80 0x10000 // Outpout Open-Drain control for
  2444. // this pin
  2445. #define GPIO_GPCODR_GPIO81 0x20000 // Outpout Open-Drain control for
  2446. // this pin
  2447. #define GPIO_GPCODR_GPIO82 0x40000 // Outpout Open-Drain control for
  2448. // this pin
  2449. #define GPIO_GPCODR_GPIO83 0x80000 // Outpout Open-Drain control for
  2450. // this pin
  2451. #define GPIO_GPCODR_GPIO84 0x100000 // Outpout Open-Drain control for
  2452. // this pin
  2453. #define GPIO_GPCODR_GPIO85 0x200000 // Outpout Open-Drain control for
  2454. // this pin
  2455. #define GPIO_GPCODR_GPIO86 0x400000 // Outpout Open-Drain control for
  2456. // this pin
  2457. #define GPIO_GPCODR_GPIO87 0x800000 // Outpout Open-Drain control for
  2458. // this pin
  2459. #define GPIO_GPCODR_GPIO88 0x1000000 // Outpout Open-Drain control for
  2460. // this pin
  2461. #define GPIO_GPCODR_GPIO89 0x2000000 // Outpout Open-Drain control for
  2462. // this pin
  2463. #define GPIO_GPCODR_GPIO90 0x4000000 // Outpout Open-Drain control for
  2464. // this pin
  2465. #define GPIO_GPCODR_GPIO91 0x8000000 // Outpout Open-Drain control for
  2466. // this pin
  2467. #define GPIO_GPCODR_GPIO92 0x10000000 // Outpout Open-Drain control for
  2468. // this pin
  2469. #define GPIO_GPCODR_GPIO93 0x20000000 // Outpout Open-Drain control for
  2470. // this pin
  2471. #define GPIO_GPCODR_GPIO94 0x40000000 // Outpout Open-Drain control for
  2472. // this pin
  2473. #define GPIO_GPCODR_GPIO95 0x80000000 // Outpout Open-Drain control for
  2474. // this pin
  2475. //*****************************************************************************
  2476. //
  2477. // The following are defines for the bit fields in the GPCGMUX1 register
  2478. //
  2479. //*****************************************************************************
  2480. #define GPIO_GPCGMUX1_GPIO64_S 0
  2481. #define GPIO_GPCGMUX1_GPIO64_M 0x3 // Defines pin-muxing selection
  2482. // for GPIO64
  2483. #define GPIO_GPCGMUX1_GPIO65_S 2
  2484. #define GPIO_GPCGMUX1_GPIO65_M 0xC // Defines pin-muxing selection
  2485. // for GPIO65
  2486. #define GPIO_GPCGMUX1_GPIO66_S 4
  2487. #define GPIO_GPCGMUX1_GPIO66_M 0x30 // Defines pin-muxing selection
  2488. // for GPIO66
  2489. #define GPIO_GPCGMUX1_GPIO67_S 6
  2490. #define GPIO_GPCGMUX1_GPIO67_M 0xC0 // Defines pin-muxing selection
  2491. // for GPIO67
  2492. #define GPIO_GPCGMUX1_GPIO68_S 8
  2493. #define GPIO_GPCGMUX1_GPIO68_M 0x300 // Defines pin-muxing selection
  2494. // for GPIO68
  2495. #define GPIO_GPCGMUX1_GPIO69_S 10
  2496. #define GPIO_GPCGMUX1_GPIO69_M 0xC00 // Defines pin-muxing selection
  2497. // for GPIO69
  2498. #define GPIO_GPCGMUX1_GPIO70_S 12
  2499. #define GPIO_GPCGMUX1_GPIO70_M 0x3000 // Defines pin-muxing selection
  2500. // for GPIO70
  2501. #define GPIO_GPCGMUX1_GPIO71_S 14
  2502. #define GPIO_GPCGMUX1_GPIO71_M 0xC000 // Defines pin-muxing selection
  2503. // for GPIO71
  2504. #define GPIO_GPCGMUX1_GPIO72_S 16
  2505. #define GPIO_GPCGMUX1_GPIO72_M 0x30000 // Defines pin-muxing selection
  2506. // for GPIO72
  2507. #define GPIO_GPCGMUX1_GPIO73_S 18
  2508. #define GPIO_GPCGMUX1_GPIO73_M 0xC0000 // Defines pin-muxing selection
  2509. // for GPIO73
  2510. #define GPIO_GPCGMUX1_GPIO74_S 20
  2511. #define GPIO_GPCGMUX1_GPIO74_M 0x300000 // Defines pin-muxing selection
  2512. // for GPIO74
  2513. #define GPIO_GPCGMUX1_GPIO75_S 22
  2514. #define GPIO_GPCGMUX1_GPIO75_M 0xC00000 // Defines pin-muxing selection
  2515. // for GPIO75
  2516. #define GPIO_GPCGMUX1_GPIO76_S 24
  2517. #define GPIO_GPCGMUX1_GPIO76_M 0x3000000 // Defines pin-muxing selection
  2518. // for GPIO76
  2519. #define GPIO_GPCGMUX1_GPIO77_S 26
  2520. #define GPIO_GPCGMUX1_GPIO77_M 0xC000000 // Defines pin-muxing selection
  2521. // for GPIO77
  2522. #define GPIO_GPCGMUX1_GPIO78_S 28
  2523. #define GPIO_GPCGMUX1_GPIO78_M 0x30000000 // Defines pin-muxing selection
  2524. // for GPIO78
  2525. #define GPIO_GPCGMUX1_GPIO79_S 30
  2526. #define GPIO_GPCGMUX1_GPIO79_M 0xC0000000 // Defines pin-muxing selection
  2527. // for GPIO79
  2528. //*****************************************************************************
  2529. //
  2530. // The following are defines for the bit fields in the GPCGMUX2 register
  2531. //
  2532. //*****************************************************************************
  2533. #define GPIO_GPCGMUX2_GPIO80_S 0
  2534. #define GPIO_GPCGMUX2_GPIO80_M 0x3 // Defines pin-muxing selection
  2535. // for GPIO80
  2536. #define GPIO_GPCGMUX2_GPIO81_S 2
  2537. #define GPIO_GPCGMUX2_GPIO81_M 0xC // Defines pin-muxing selection
  2538. // for GPIO81
  2539. #define GPIO_GPCGMUX2_GPIO82_S 4
  2540. #define GPIO_GPCGMUX2_GPIO82_M 0x30 // Defines pin-muxing selection
  2541. // for GPIO82
  2542. #define GPIO_GPCGMUX2_GPIO83_S 6
  2543. #define GPIO_GPCGMUX2_GPIO83_M 0xC0 // Defines pin-muxing selection
  2544. // for GPIO83
  2545. #define GPIO_GPCGMUX2_GPIO84_S 8
  2546. #define GPIO_GPCGMUX2_GPIO84_M 0x300 // Defines pin-muxing selection
  2547. // for GPIO84
  2548. #define GPIO_GPCGMUX2_GPIO85_S 10
  2549. #define GPIO_GPCGMUX2_GPIO85_M 0xC00 // Defines pin-muxing selection
  2550. // for GPIO85
  2551. #define GPIO_GPCGMUX2_GPIO86_S 12
  2552. #define GPIO_GPCGMUX2_GPIO86_M 0x3000 // Defines pin-muxing selection
  2553. // for GPIO86
  2554. #define GPIO_GPCGMUX2_GPIO87_S 14
  2555. #define GPIO_GPCGMUX2_GPIO87_M 0xC000 // Defines pin-muxing selection
  2556. // for GPIO87
  2557. #define GPIO_GPCGMUX2_GPIO88_S 16
  2558. #define GPIO_GPCGMUX2_GPIO88_M 0x30000 // Defines pin-muxing selection
  2559. // for GPIO88
  2560. #define GPIO_GPCGMUX2_GPIO89_S 18
  2561. #define GPIO_GPCGMUX2_GPIO89_M 0xC0000 // Defines pin-muxing selection
  2562. // for GPIO89
  2563. #define GPIO_GPCGMUX2_GPIO90_S 20
  2564. #define GPIO_GPCGMUX2_GPIO90_M 0x300000 // Defines pin-muxing selection
  2565. // for GPIO90
  2566. #define GPIO_GPCGMUX2_GPIO91_S 22
  2567. #define GPIO_GPCGMUX2_GPIO91_M 0xC00000 // Defines pin-muxing selection
  2568. // for GPIO91
  2569. #define GPIO_GPCGMUX2_GPIO92_S 24
  2570. #define GPIO_GPCGMUX2_GPIO92_M 0x3000000 // Defines pin-muxing selection
  2571. // for GPIO92
  2572. #define GPIO_GPCGMUX2_GPIO93_S 26
  2573. #define GPIO_GPCGMUX2_GPIO93_M 0xC000000 // Defines pin-muxing selection
  2574. // for GPIO93
  2575. #define GPIO_GPCGMUX2_GPIO94_S 28
  2576. #define GPIO_GPCGMUX2_GPIO94_M 0x30000000 // Defines pin-muxing selection
  2577. // for GPIO94
  2578. #define GPIO_GPCGMUX2_GPIO95_S 30
  2579. #define GPIO_GPCGMUX2_GPIO95_M 0xC0000000 // Defines pin-muxing selection
  2580. // for GPIO95
  2581. //*****************************************************************************
  2582. //
  2583. // The following are defines for the bit fields in the GPCCSEL1 register
  2584. //
  2585. //*****************************************************************************
  2586. #define GPIO_GPCCSEL1_GPIO64_S 0
  2587. #define GPIO_GPCCSEL1_GPIO64_M 0xF // GPIO64 Master CPU Select
  2588. #define GPIO_GPCCSEL1_GPIO65_S 4
  2589. #define GPIO_GPCCSEL1_GPIO65_M 0xF0 // GPIO65 Master CPU Select
  2590. #define GPIO_GPCCSEL1_GPIO66_S 8
  2591. #define GPIO_GPCCSEL1_GPIO66_M 0xF00 // GPIO66 Master CPU Select
  2592. #define GPIO_GPCCSEL1_GPIO67_S 12
  2593. #define GPIO_GPCCSEL1_GPIO67_M 0xF000 // GPIO67 Master CPU Select
  2594. #define GPIO_GPCCSEL1_GPIO68_S 16
  2595. #define GPIO_GPCCSEL1_GPIO68_M 0xF0000 // GPIO68 Master CPU Select
  2596. #define GPIO_GPCCSEL1_GPIO69_S 20
  2597. #define GPIO_GPCCSEL1_GPIO69_M 0xF00000 // GPIO69 Master CPU Select
  2598. #define GPIO_GPCCSEL1_GPIO70_S 24
  2599. #define GPIO_GPCCSEL1_GPIO70_M 0xF000000 // GPIO70 Master CPU Select
  2600. #define GPIO_GPCCSEL1_GPIO71_S 28
  2601. #define GPIO_GPCCSEL1_GPIO71_M 0xF0000000 // GPIO71 Master CPU Select
  2602. //*****************************************************************************
  2603. //
  2604. // The following are defines for the bit fields in the GPCCSEL2 register
  2605. //
  2606. //*****************************************************************************
  2607. #define GPIO_GPCCSEL2_GPIO72_S 0
  2608. #define GPIO_GPCCSEL2_GPIO72_M 0xF // GPIO72 Master CPU Select
  2609. #define GPIO_GPCCSEL2_GPIO73_S 4
  2610. #define GPIO_GPCCSEL2_GPIO73_M 0xF0 // GPIO73 Master CPU Select
  2611. #define GPIO_GPCCSEL2_GPIO74_S 8
  2612. #define GPIO_GPCCSEL2_GPIO74_M 0xF00 // GPIO74 Master CPU Select
  2613. #define GPIO_GPCCSEL2_GPIO75_S 12
  2614. #define GPIO_GPCCSEL2_GPIO75_M 0xF000 // GPIO75 Master CPU Select
  2615. #define GPIO_GPCCSEL2_GPIO76_S 16
  2616. #define GPIO_GPCCSEL2_GPIO76_M 0xF0000 // GPIO76 Master CPU Select
  2617. #define GPIO_GPCCSEL2_GPIO77_S 20
  2618. #define GPIO_GPCCSEL2_GPIO77_M 0xF00000 // GPIO77 Master CPU Select
  2619. #define GPIO_GPCCSEL2_GPIO78_S 24
  2620. #define GPIO_GPCCSEL2_GPIO78_M 0xF000000 // GPIO78 Master CPU Select
  2621. #define GPIO_GPCCSEL2_GPIO79_S 28
  2622. #define GPIO_GPCCSEL2_GPIO79_M 0xF0000000 // GPIO79 Master CPU Select
  2623. //*****************************************************************************
  2624. //
  2625. // The following are defines for the bit fields in the GPCCSEL3 register
  2626. //
  2627. //*****************************************************************************
  2628. #define GPIO_GPCCSEL3_GPIO80_S 0
  2629. #define GPIO_GPCCSEL3_GPIO80_M 0xF // GPIO80 Master CPU Select
  2630. #define GPIO_GPCCSEL3_GPIO81_S 4
  2631. #define GPIO_GPCCSEL3_GPIO81_M 0xF0 // GPIO81 Master CPU Select
  2632. #define GPIO_GPCCSEL3_GPIO82_S 8
  2633. #define GPIO_GPCCSEL3_GPIO82_M 0xF00 // GPIO82 Master CPU Select
  2634. #define GPIO_GPCCSEL3_GPIO83_S 12
  2635. #define GPIO_GPCCSEL3_GPIO83_M 0xF000 // GPIO83 Master CPU Select
  2636. #define GPIO_GPCCSEL3_GPIO84_S 16
  2637. #define GPIO_GPCCSEL3_GPIO84_M 0xF0000 // GPIO84 Master CPU Select
  2638. #define GPIO_GPCCSEL3_GPIO85_S 20
  2639. #define GPIO_GPCCSEL3_GPIO85_M 0xF00000 // GPIO85 Master CPU Select
  2640. #define GPIO_GPCCSEL3_GPIO86_S 24
  2641. #define GPIO_GPCCSEL3_GPIO86_M 0xF000000 // GPIO86 Master CPU Select
  2642. #define GPIO_GPCCSEL3_GPIO87_S 28
  2643. #define GPIO_GPCCSEL3_GPIO87_M 0xF0000000 // GPIO87 Master CPU Select
  2644. //*****************************************************************************
  2645. //
  2646. // The following are defines for the bit fields in the GPCCSEL4 register
  2647. //
  2648. //*****************************************************************************
  2649. #define GPIO_GPCCSEL4_GPIO88_S 0
  2650. #define GPIO_GPCCSEL4_GPIO88_M 0xF // GPIO88 Master CPU Select
  2651. #define GPIO_GPCCSEL4_GPIO89_S 4
  2652. #define GPIO_GPCCSEL4_GPIO89_M 0xF0 // GPIO89 Master CPU Select
  2653. #define GPIO_GPCCSEL4_GPIO90_S 8
  2654. #define GPIO_GPCCSEL4_GPIO90_M 0xF00 // GPIO90 Master CPU Select
  2655. #define GPIO_GPCCSEL4_GPIO91_S 12
  2656. #define GPIO_GPCCSEL4_GPIO91_M 0xF000 // GPIO91 Master CPU Select
  2657. #define GPIO_GPCCSEL4_GPIO92_S 16
  2658. #define GPIO_GPCCSEL4_GPIO92_M 0xF0000 // GPIO92 Master CPU Select
  2659. #define GPIO_GPCCSEL4_GPIO93_S 20
  2660. #define GPIO_GPCCSEL4_GPIO93_M 0xF00000 // GPIO93 Master CPU Select
  2661. #define GPIO_GPCCSEL4_GPIO94_S 24
  2662. #define GPIO_GPCCSEL4_GPIO94_M 0xF000000 // GPIO94 Master CPU Select
  2663. #define GPIO_GPCCSEL4_GPIO95_S 28
  2664. #define GPIO_GPCCSEL4_GPIO95_M 0xF0000000 // GPIO95 Master CPU Select
  2665. //*****************************************************************************
  2666. //
  2667. // The following are defines for the bit fields in the GPCLOCK register
  2668. //
  2669. //*****************************************************************************
  2670. #define GPIO_GPCLOCK_GPIO64 0x1 // Configuration Lock bit for this
  2671. // pin
  2672. #define GPIO_GPCLOCK_GPIO65 0x2 // Configuration Lock bit for this
  2673. // pin
  2674. #define GPIO_GPCLOCK_GPIO66 0x4 // Configuration Lock bit for this
  2675. // pin
  2676. #define GPIO_GPCLOCK_GPIO67 0x8 // Configuration Lock bit for this
  2677. // pin
  2678. #define GPIO_GPCLOCK_GPIO68 0x10 // Configuration Lock bit for this
  2679. // pin
  2680. #define GPIO_GPCLOCK_GPIO69 0x20 // Configuration Lock bit for this
  2681. // pin
  2682. #define GPIO_GPCLOCK_GPIO70 0x40 // Configuration Lock bit for this
  2683. // pin
  2684. #define GPIO_GPCLOCK_GPIO71 0x80 // Configuration Lock bit for this
  2685. // pin
  2686. #define GPIO_GPCLOCK_GPIO72 0x100 // Configuration Lock bit for this
  2687. // pin
  2688. #define GPIO_GPCLOCK_GPIO73 0x200 // Configuration Lock bit for this
  2689. // pin
  2690. #define GPIO_GPCLOCK_GPIO74 0x400 // Configuration Lock bit for this
  2691. // pin
  2692. #define GPIO_GPCLOCK_GPIO75 0x800 // Configuration Lock bit for this
  2693. // pin
  2694. #define GPIO_GPCLOCK_GPIO76 0x1000 // Configuration Lock bit for this
  2695. // pin
  2696. #define GPIO_GPCLOCK_GPIO77 0x2000 // Configuration Lock bit for this
  2697. // pin
  2698. #define GPIO_GPCLOCK_GPIO78 0x4000 // Configuration Lock bit for this
  2699. // pin
  2700. #define GPIO_GPCLOCK_GPIO79 0x8000 // Configuration Lock bit for this
  2701. // pin
  2702. #define GPIO_GPCLOCK_GPIO80 0x10000 // Configuration Lock bit for this
  2703. // pin
  2704. #define GPIO_GPCLOCK_GPIO81 0x20000 // Configuration Lock bit for this
  2705. // pin
  2706. #define GPIO_GPCLOCK_GPIO82 0x40000 // Configuration Lock bit for this
  2707. // pin
  2708. #define GPIO_GPCLOCK_GPIO83 0x80000 // Configuration Lock bit for this
  2709. // pin
  2710. #define GPIO_GPCLOCK_GPIO84 0x100000 // Configuration Lock bit for this
  2711. // pin
  2712. #define GPIO_GPCLOCK_GPIO85 0x200000 // Configuration Lock bit for this
  2713. // pin
  2714. #define GPIO_GPCLOCK_GPIO86 0x400000 // Configuration Lock bit for this
  2715. // pin
  2716. #define GPIO_GPCLOCK_GPIO87 0x800000 // Configuration Lock bit for this
  2717. // pin
  2718. #define GPIO_GPCLOCK_GPIO88 0x1000000 // Configuration Lock bit for this
  2719. // pin
  2720. #define GPIO_GPCLOCK_GPIO89 0x2000000 // Configuration Lock bit for this
  2721. // pin
  2722. #define GPIO_GPCLOCK_GPIO90 0x4000000 // Configuration Lock bit for this
  2723. // pin
  2724. #define GPIO_GPCLOCK_GPIO91 0x8000000 // Configuration Lock bit for this
  2725. // pin
  2726. #define GPIO_GPCLOCK_GPIO92 0x10000000 // Configuration Lock bit for this
  2727. // pin
  2728. #define GPIO_GPCLOCK_GPIO93 0x20000000 // Configuration Lock bit for this
  2729. // pin
  2730. #define GPIO_GPCLOCK_GPIO94 0x40000000 // Configuration Lock bit for this
  2731. // pin
  2732. #define GPIO_GPCLOCK_GPIO95 0x80000000 // Configuration Lock bit for this
  2733. // pin
  2734. //*****************************************************************************
  2735. //
  2736. // The following are defines for the bit fields in the GPCCR register
  2737. //
  2738. //*****************************************************************************
  2739. #define GPIO_GPCCR_GPIO64 0x1 // Configuration lock commit bit
  2740. // for this pin
  2741. #define GPIO_GPCCR_GPIO65 0x2 // Configuration lock commit bit
  2742. // for this pin
  2743. #define GPIO_GPCCR_GPIO66 0x4 // Configuration lock commit bit
  2744. // for this pin
  2745. #define GPIO_GPCCR_GPIO67 0x8 // Configuration lock commit bit
  2746. // for this pin
  2747. #define GPIO_GPCCR_GPIO68 0x10 // Configuration lock commit bit
  2748. // for this pin
  2749. #define GPIO_GPCCR_GPIO69 0x20 // Configuration lock commit bit
  2750. // for this pin
  2751. #define GPIO_GPCCR_GPIO70 0x40 // Configuration lock commit bit
  2752. // for this pin
  2753. #define GPIO_GPCCR_GPIO71 0x80 // Configuration lock commit bit
  2754. // for this pin
  2755. #define GPIO_GPCCR_GPIO72 0x100 // Configuration lock commit bit
  2756. // for this pin
  2757. #define GPIO_GPCCR_GPIO73 0x200 // Configuration lock commit bit
  2758. // for this pin
  2759. #define GPIO_GPCCR_GPIO74 0x400 // Configuration lock commit bit
  2760. // for this pin
  2761. #define GPIO_GPCCR_GPIO75 0x800 // Configuration lock commit bit
  2762. // for this pin
  2763. #define GPIO_GPCCR_GPIO76 0x1000 // Configuration lock commit bit
  2764. // for this pin
  2765. #define GPIO_GPCCR_GPIO77 0x2000 // Configuration lock commit bit
  2766. // for this pin
  2767. #define GPIO_GPCCR_GPIO78 0x4000 // Configuration lock commit bit
  2768. // for this pin
  2769. #define GPIO_GPCCR_GPIO79 0x8000 // Configuration lock commit bit
  2770. // for this pin
  2771. #define GPIO_GPCCR_GPIO80 0x10000 // Configuration lock commit bit
  2772. // for this pin
  2773. #define GPIO_GPCCR_GPIO81 0x20000 // Configuration lock commit bit
  2774. // for this pin
  2775. #define GPIO_GPCCR_GPIO82 0x40000 // Configuration lock commit bit
  2776. // for this pin
  2777. #define GPIO_GPCCR_GPIO83 0x80000 // Configuration lock commit bit
  2778. // for this pin
  2779. #define GPIO_GPCCR_GPIO84 0x100000 // Configuration lock commit bit
  2780. // for this pin
  2781. #define GPIO_GPCCR_GPIO85 0x200000 // Configuration lock commit bit
  2782. // for this pin
  2783. #define GPIO_GPCCR_GPIO86 0x400000 // Configuration lock commit bit
  2784. // for this pin
  2785. #define GPIO_GPCCR_GPIO87 0x800000 // Configuration lock commit bit
  2786. // for this pin
  2787. #define GPIO_GPCCR_GPIO88 0x1000000 // Configuration lock commit bit
  2788. // for this pin
  2789. #define GPIO_GPCCR_GPIO89 0x2000000 // Configuration lock commit bit
  2790. // for this pin
  2791. #define GPIO_GPCCR_GPIO90 0x4000000 // Configuration lock commit bit
  2792. // for this pin
  2793. #define GPIO_GPCCR_GPIO91 0x8000000 // Configuration lock commit bit
  2794. // for this pin
  2795. #define GPIO_GPCCR_GPIO92 0x10000000 // Configuration lock commit bit
  2796. // for this pin
  2797. #define GPIO_GPCCR_GPIO93 0x20000000 // Configuration lock commit bit
  2798. // for this pin
  2799. #define GPIO_GPCCR_GPIO94 0x40000000 // Configuration lock commit bit
  2800. // for this pin
  2801. #define GPIO_GPCCR_GPIO95 0x80000000 // Configuration lock commit bit
  2802. // for this pin
  2803. //*****************************************************************************
  2804. //
  2805. // The following are defines for the bit fields in the GPDCTRL register
  2806. //
  2807. //*****************************************************************************
  2808. #define GPIO_GPDCTRL_QUALPRD0_S 0
  2809. #define GPIO_GPDCTRL_QUALPRD0_M 0xFF // Qualification sampling period
  2810. // for GPIO96 to GPIO103
  2811. #define GPIO_GPDCTRL_QUALPRD1_S 8
  2812. #define GPIO_GPDCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  2813. // for GPIO104 to GPIO111
  2814. #define GPIO_GPDCTRL_QUALPRD2_S 16
  2815. #define GPIO_GPDCTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
  2816. // for GPIO112 to GPIO119
  2817. #define GPIO_GPDCTRL_QUALPRD3_S 24
  2818. #define GPIO_GPDCTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
  2819. // for GPIO120 to GPIO127
  2820. //*****************************************************************************
  2821. //
  2822. // The following are defines for the bit fields in the GPDQSEL1 register
  2823. //
  2824. //*****************************************************************************
  2825. #define GPIO_GPDQSEL1_GPIO96_S 0
  2826. #define GPIO_GPDQSEL1_GPIO96_M 0x3 // Select input qualification type
  2827. // for GPIO96
  2828. #define GPIO_GPDQSEL1_GPIO97_S 2
  2829. #define GPIO_GPDQSEL1_GPIO97_M 0xC // Select input qualification type
  2830. // for GPIO97
  2831. #define GPIO_GPDQSEL1_GPIO98_S 4
  2832. #define GPIO_GPDQSEL1_GPIO98_M 0x30 // Select input qualification type
  2833. // for GPIO98
  2834. #define GPIO_GPDQSEL1_GPIO99_S 6
  2835. #define GPIO_GPDQSEL1_GPIO99_M 0xC0 // Select input qualification type
  2836. // for GPIO99
  2837. #define GPIO_GPDQSEL1_GPIO100_S 8
  2838. #define GPIO_GPDQSEL1_GPIO100_M 0x300 // Select input qualification type
  2839. // for GPIO100
  2840. #define GPIO_GPDQSEL1_GPIO101_S 10
  2841. #define GPIO_GPDQSEL1_GPIO101_M 0xC00 // Select input qualification type
  2842. // for GPIO101
  2843. #define GPIO_GPDQSEL1_GPIO102_S 12
  2844. #define GPIO_GPDQSEL1_GPIO102_M 0x3000 // Select input qualification type
  2845. // for GPIO102
  2846. #define GPIO_GPDQSEL1_GPIO103_S 14
  2847. #define GPIO_GPDQSEL1_GPIO103_M 0xC000 // Select input qualification type
  2848. // for GPIO103
  2849. #define GPIO_GPDQSEL1_GPIO104_S 16
  2850. #define GPIO_GPDQSEL1_GPIO104_M 0x30000 // Select input qualification type
  2851. // for GPIO104
  2852. #define GPIO_GPDQSEL1_GPIO105_S 18
  2853. #define GPIO_GPDQSEL1_GPIO105_M 0xC0000 // Select input qualification type
  2854. // for GPIO105
  2855. #define GPIO_GPDQSEL1_GPIO106_S 20
  2856. #define GPIO_GPDQSEL1_GPIO106_M 0x300000 // Select input qualification type
  2857. // for GPIO106
  2858. #define GPIO_GPDQSEL1_GPIO107_S 22
  2859. #define GPIO_GPDQSEL1_GPIO107_M 0xC00000 // Select input qualification type
  2860. // for GPIO107
  2861. #define GPIO_GPDQSEL1_GPIO108_S 24
  2862. #define GPIO_GPDQSEL1_GPIO108_M 0x3000000 // Select input qualification type
  2863. // for GPIO108
  2864. #define GPIO_GPDQSEL1_GPIO109_S 26
  2865. #define GPIO_GPDQSEL1_GPIO109_M 0xC000000 // Select input qualification type
  2866. // for GPIO109
  2867. #define GPIO_GPDQSEL1_GPIO110_S 28
  2868. #define GPIO_GPDQSEL1_GPIO110_M 0x30000000 // Select input qualification type
  2869. // for GPIO110
  2870. #define GPIO_GPDQSEL1_GPIO111_S 30
  2871. #define GPIO_GPDQSEL1_GPIO111_M 0xC0000000 // Select input qualification type
  2872. // for GPIO111
  2873. //*****************************************************************************
  2874. //
  2875. // The following are defines for the bit fields in the GPDQSEL2 register
  2876. //
  2877. //*****************************************************************************
  2878. #define GPIO_GPDQSEL2_GPIO112_S 0
  2879. #define GPIO_GPDQSEL2_GPIO112_M 0x3 // Select input qualification type
  2880. // for GPIO112
  2881. #define GPIO_GPDQSEL2_GPIO113_S 2
  2882. #define GPIO_GPDQSEL2_GPIO113_M 0xC // Select input qualification type
  2883. // for GPIO113
  2884. #define GPIO_GPDQSEL2_GPIO114_S 4
  2885. #define GPIO_GPDQSEL2_GPIO114_M 0x30 // Select input qualification type
  2886. // for GPIO114
  2887. #define GPIO_GPDQSEL2_GPIO115_S 6
  2888. #define GPIO_GPDQSEL2_GPIO115_M 0xC0 // Select input qualification type
  2889. // for GPIO115
  2890. #define GPIO_GPDQSEL2_GPIO116_S 8
  2891. #define GPIO_GPDQSEL2_GPIO116_M 0x300 // Select input qualification type
  2892. // for GPIO116
  2893. #define GPIO_GPDQSEL2_GPIO117_S 10
  2894. #define GPIO_GPDQSEL2_GPIO117_M 0xC00 // Select input qualification type
  2895. // for GPIO117
  2896. #define GPIO_GPDQSEL2_GPIO118_S 12
  2897. #define GPIO_GPDQSEL2_GPIO118_M 0x3000 // Select input qualification type
  2898. // for GPIO118
  2899. #define GPIO_GPDQSEL2_GPIO119_S 14
  2900. #define GPIO_GPDQSEL2_GPIO119_M 0xC000 // Select input qualification type
  2901. // for GPIO119
  2902. #define GPIO_GPDQSEL2_GPIO120_S 16
  2903. #define GPIO_GPDQSEL2_GPIO120_M 0x30000 // Select input qualification type
  2904. // for GPIO120
  2905. #define GPIO_GPDQSEL2_GPIO121_S 18
  2906. #define GPIO_GPDQSEL2_GPIO121_M 0xC0000 // Select input qualification type
  2907. // for GPIO121
  2908. #define GPIO_GPDQSEL2_GPIO122_S 20
  2909. #define GPIO_GPDQSEL2_GPIO122_M 0x300000 // Select input qualification type
  2910. // for GPIO122
  2911. #define GPIO_GPDQSEL2_GPIO123_S 22
  2912. #define GPIO_GPDQSEL2_GPIO123_M 0xC00000 // Select input qualification type
  2913. // for GPIO123
  2914. #define GPIO_GPDQSEL2_GPIO124_S 24
  2915. #define GPIO_GPDQSEL2_GPIO124_M 0x3000000 // Select input qualification type
  2916. // for GPIO124
  2917. #define GPIO_GPDQSEL2_GPIO125_S 26
  2918. #define GPIO_GPDQSEL2_GPIO125_M 0xC000000 // Select input qualification type
  2919. // for GPIO125
  2920. #define GPIO_GPDQSEL2_GPIO126_S 28
  2921. #define GPIO_GPDQSEL2_GPIO126_M 0x30000000 // Select input qualification type
  2922. // for GPIO126
  2923. #define GPIO_GPDQSEL2_GPIO127_S 30
  2924. #define GPIO_GPDQSEL2_GPIO127_M 0xC0000000 // Select input qualification type
  2925. // for GPIO127
  2926. //*****************************************************************************
  2927. //
  2928. // The following are defines for the bit fields in the GPDMUX1 register
  2929. //
  2930. //*****************************************************************************
  2931. #define GPIO_GPDMUX1_GPIO96_S 0
  2932. #define GPIO_GPDMUX1_GPIO96_M 0x3 // Defines pin-muxing selection
  2933. // for GPIO96
  2934. #define GPIO_GPDMUX1_GPIO97_S 2
  2935. #define GPIO_GPDMUX1_GPIO97_M 0xC // Defines pin-muxing selection
  2936. // for GPIO97
  2937. #define GPIO_GPDMUX1_GPIO98_S 4
  2938. #define GPIO_GPDMUX1_GPIO98_M 0x30 // Defines pin-muxing selection
  2939. // for GPIO98
  2940. #define GPIO_GPDMUX1_GPIO99_S 6
  2941. #define GPIO_GPDMUX1_GPIO99_M 0xC0 // Defines pin-muxing selection
  2942. // for GPIO99
  2943. #define GPIO_GPDMUX1_GPIO100_S 8
  2944. #define GPIO_GPDMUX1_GPIO100_M 0x300 // Defines pin-muxing selection
  2945. // for GPIO100
  2946. #define GPIO_GPDMUX1_GPIO101_S 10
  2947. #define GPIO_GPDMUX1_GPIO101_M 0xC00 // Defines pin-muxing selection
  2948. // for GPIO101
  2949. #define GPIO_GPDMUX1_GPIO102_S 12
  2950. #define GPIO_GPDMUX1_GPIO102_M 0x3000 // Defines pin-muxing selection
  2951. // for GPIO102
  2952. #define GPIO_GPDMUX1_GPIO103_S 14
  2953. #define GPIO_GPDMUX1_GPIO103_M 0xC000 // Defines pin-muxing selection
  2954. // for GPIO103
  2955. #define GPIO_GPDMUX1_GPIO104_S 16
  2956. #define GPIO_GPDMUX1_GPIO104_M 0x30000 // Defines pin-muxing selection
  2957. // for GPIO104
  2958. #define GPIO_GPDMUX1_GPIO105_S 18
  2959. #define GPIO_GPDMUX1_GPIO105_M 0xC0000 // Defines pin-muxing selection
  2960. // for GPIO105
  2961. #define GPIO_GPDMUX1_GPIO106_S 20
  2962. #define GPIO_GPDMUX1_GPIO106_M 0x300000 // Defines pin-muxing selection
  2963. // for GPIO106
  2964. #define GPIO_GPDMUX1_GPIO107_S 22
  2965. #define GPIO_GPDMUX1_GPIO107_M 0xC00000 // Defines pin-muxing selection
  2966. // for GPIO107
  2967. #define GPIO_GPDMUX1_GPIO108_S 24
  2968. #define GPIO_GPDMUX1_GPIO108_M 0x3000000 // Defines pin-muxing selection
  2969. // for GPIO108
  2970. #define GPIO_GPDMUX1_GPIO109_S 26
  2971. #define GPIO_GPDMUX1_GPIO109_M 0xC000000 // Defines pin-muxing selection
  2972. // for GPIO109
  2973. #define GPIO_GPDMUX1_GPIO110_S 28
  2974. #define GPIO_GPDMUX1_GPIO110_M 0x30000000 // Defines pin-muxing selection
  2975. // for GPIO110
  2976. #define GPIO_GPDMUX1_GPIO111_S 30
  2977. #define GPIO_GPDMUX1_GPIO111_M 0xC0000000 // Defines pin-muxing selection
  2978. // for GPIO111
  2979. //*****************************************************************************
  2980. //
  2981. // The following are defines for the bit fields in the GPDMUX2 register
  2982. //
  2983. //*****************************************************************************
  2984. #define GPIO_GPDMUX2_GPIO112_S 0
  2985. #define GPIO_GPDMUX2_GPIO112_M 0x3 // Defines pin-muxing selection
  2986. // for GPIO112
  2987. #define GPIO_GPDMUX2_GPIO113_S 2
  2988. #define GPIO_GPDMUX2_GPIO113_M 0xC // Defines pin-muxing selection
  2989. // for GPIO113
  2990. #define GPIO_GPDMUX2_GPIO114_S 4
  2991. #define GPIO_GPDMUX2_GPIO114_M 0x30 // Defines pin-muxing selection
  2992. // for GPIO114
  2993. #define GPIO_GPDMUX2_GPIO115_S 6
  2994. #define GPIO_GPDMUX2_GPIO115_M 0xC0 // Defines pin-muxing selection
  2995. // for GPIO115
  2996. #define GPIO_GPDMUX2_GPIO116_S 8
  2997. #define GPIO_GPDMUX2_GPIO116_M 0x300 // Defines pin-muxing selection
  2998. // for GPIO116
  2999. #define GPIO_GPDMUX2_GPIO117_S 10
  3000. #define GPIO_GPDMUX2_GPIO117_M 0xC00 // Defines pin-muxing selection
  3001. // for GPIO117
  3002. #define GPIO_GPDMUX2_GPIO118_S 12
  3003. #define GPIO_GPDMUX2_GPIO118_M 0x3000 // Defines pin-muxing selection
  3004. // for GPIO118
  3005. #define GPIO_GPDMUX2_GPIO119_S 14
  3006. #define GPIO_GPDMUX2_GPIO119_M 0xC000 // Defines pin-muxing selection
  3007. // for GPIO119
  3008. #define GPIO_GPDMUX2_GPIO120_S 16
  3009. #define GPIO_GPDMUX2_GPIO120_M 0x30000 // Defines pin-muxing selection
  3010. // for GPIO120
  3011. #define GPIO_GPDMUX2_GPIO121_S 18
  3012. #define GPIO_GPDMUX2_GPIO121_M 0xC0000 // Defines pin-muxing selection
  3013. // for GPIO121
  3014. #define GPIO_GPDMUX2_GPIO122_S 20
  3015. #define GPIO_GPDMUX2_GPIO122_M 0x300000 // Defines pin-muxing selection
  3016. // for GPIO122
  3017. #define GPIO_GPDMUX2_GPIO123_S 22
  3018. #define GPIO_GPDMUX2_GPIO123_M 0xC00000 // Defines pin-muxing selection
  3019. // for GPIO123
  3020. #define GPIO_GPDMUX2_GPIO124_S 24
  3021. #define GPIO_GPDMUX2_GPIO124_M 0x3000000 // Defines pin-muxing selection
  3022. // for GPIO124
  3023. #define GPIO_GPDMUX2_GPIO125_S 26
  3024. #define GPIO_GPDMUX2_GPIO125_M 0xC000000 // Defines pin-muxing selection
  3025. // for GPIO125
  3026. #define GPIO_GPDMUX2_GPIO126_S 28
  3027. #define GPIO_GPDMUX2_GPIO126_M 0x30000000 // Defines pin-muxing selection
  3028. // for GPIO126
  3029. #define GPIO_GPDMUX2_GPIO127_S 30
  3030. #define GPIO_GPDMUX2_GPIO127_M 0xC0000000 // Defines pin-muxing selection
  3031. // for GPIO127
  3032. //*****************************************************************************
  3033. //
  3034. // The following are defines for the bit fields in the GPDDIR register
  3035. //
  3036. //*****************************************************************************
  3037. #define GPIO_GPDDIR_GPIO96 0x1 // Defines direction for this pin
  3038. // in GPIO mode
  3039. #define GPIO_GPDDIR_GPIO97 0x2 // Defines direction for this pin
  3040. // in GPIO mode
  3041. #define GPIO_GPDDIR_GPIO98 0x4 // Defines direction for this pin
  3042. // in GPIO mode
  3043. #define GPIO_GPDDIR_GPIO99 0x8 // Defines direction for this pin
  3044. // in GPIO mode
  3045. #define GPIO_GPDDIR_GPIO100 0x10 // Defines direction for this pin
  3046. // in GPIO mode
  3047. #define GPIO_GPDDIR_GPIO101 0x20 // Defines direction for this pin
  3048. // in GPIO mode
  3049. #define GPIO_GPDDIR_GPIO102 0x40 // Defines direction for this pin
  3050. // in GPIO mode
  3051. #define GPIO_GPDDIR_GPIO103 0x80 // Defines direction for this pin
  3052. // in GPIO mode
  3053. #define GPIO_GPDDIR_GPIO104 0x100 // Defines direction for this pin
  3054. // in GPIO mode
  3055. #define GPIO_GPDDIR_GPIO105 0x200 // Defines direction for this pin
  3056. // in GPIO mode
  3057. #define GPIO_GPDDIR_GPIO106 0x400 // Defines direction for this pin
  3058. // in GPIO mode
  3059. #define GPIO_GPDDIR_GPIO107 0x800 // Defines direction for this pin
  3060. // in GPIO mode
  3061. #define GPIO_GPDDIR_GPIO108 0x1000 // Defines direction for this pin
  3062. // in GPIO mode
  3063. #define GPIO_GPDDIR_GPIO109 0x2000 // Defines direction for this pin
  3064. // in GPIO mode
  3065. #define GPIO_GPDDIR_GPIO110 0x4000 // Defines direction for this pin
  3066. // in GPIO mode
  3067. #define GPIO_GPDDIR_GPIO111 0x8000 // Defines direction for this pin
  3068. // in GPIO mode
  3069. #define GPIO_GPDDIR_GPIO112 0x10000 // Defines direction for this pin
  3070. // in GPIO mode
  3071. #define GPIO_GPDDIR_GPIO113 0x20000 // Defines direction for this pin
  3072. // in GPIO mode
  3073. #define GPIO_GPDDIR_GPIO114 0x40000 // Defines direction for this pin
  3074. // in GPIO mode
  3075. #define GPIO_GPDDIR_GPIO115 0x80000 // Defines direction for this pin
  3076. // in GPIO mode
  3077. #define GPIO_GPDDIR_GPIO116 0x100000 // Defines direction for this pin
  3078. // in GPIO mode
  3079. #define GPIO_GPDDIR_GPIO117 0x200000 // Defines direction for this pin
  3080. // in GPIO mode
  3081. #define GPIO_GPDDIR_GPIO118 0x400000 // Defines direction for this pin
  3082. // in GPIO mode
  3083. #define GPIO_GPDDIR_GPIO119 0x800000 // Defines direction for this pin
  3084. // in GPIO mode
  3085. #define GPIO_GPDDIR_GPIO120 0x1000000 // Defines direction for this pin
  3086. // in GPIO mode
  3087. #define GPIO_GPDDIR_GPIO121 0x2000000 // Defines direction for this pin
  3088. // in GPIO mode
  3089. #define GPIO_GPDDIR_GPIO122 0x4000000 // Defines direction for this pin
  3090. // in GPIO mode
  3091. #define GPIO_GPDDIR_GPIO123 0x8000000 // Defines direction for this pin
  3092. // in GPIO mode
  3093. #define GPIO_GPDDIR_GPIO124 0x10000000 // Defines direction for this pin
  3094. // in GPIO mode
  3095. #define GPIO_GPDDIR_GPIO125 0x20000000 // Defines direction for this pin
  3096. // in GPIO mode
  3097. #define GPIO_GPDDIR_GPIO126 0x40000000 // Defines direction for this pin
  3098. // in GPIO mode
  3099. #define GPIO_GPDDIR_GPIO127 0x80000000 // Defines direction for this pin
  3100. // in GPIO mode
  3101. //*****************************************************************************
  3102. //
  3103. // The following are defines for the bit fields in the GPDPUD register
  3104. //
  3105. //*****************************************************************************
  3106. #define GPIO_GPDPUD_GPIO96 0x1 // Pull-Up Disable control for
  3107. // this pin
  3108. #define GPIO_GPDPUD_GPIO97 0x2 // Pull-Up Disable control for
  3109. // this pin
  3110. #define GPIO_GPDPUD_GPIO98 0x4 // Pull-Up Disable control for
  3111. // this pin
  3112. #define GPIO_GPDPUD_GPIO99 0x8 // Pull-Up Disable control for
  3113. // this pin
  3114. #define GPIO_GPDPUD_GPIO100 0x10 // Pull-Up Disable control for
  3115. // this pin
  3116. #define GPIO_GPDPUD_GPIO101 0x20 // Pull-Up Disable control for
  3117. // this pin
  3118. #define GPIO_GPDPUD_GPIO102 0x40 // Pull-Up Disable control for
  3119. // this pin
  3120. #define GPIO_GPDPUD_GPIO103 0x80 // Pull-Up Disable control for
  3121. // this pin
  3122. #define GPIO_GPDPUD_GPIO104 0x100 // Pull-Up Disable control for
  3123. // this pin
  3124. #define GPIO_GPDPUD_GPIO105 0x200 // Pull-Up Disable control for
  3125. // this pin
  3126. #define GPIO_GPDPUD_GPIO106 0x400 // Pull-Up Disable control for
  3127. // this pin
  3128. #define GPIO_GPDPUD_GPIO107 0x800 // Pull-Up Disable control for
  3129. // this pin
  3130. #define GPIO_GPDPUD_GPIO108 0x1000 // Pull-Up Disable control for
  3131. // this pin
  3132. #define GPIO_GPDPUD_GPIO109 0x2000 // Pull-Up Disable control for
  3133. // this pin
  3134. #define GPIO_GPDPUD_GPIO110 0x4000 // Pull-Up Disable control for
  3135. // this pin
  3136. #define GPIO_GPDPUD_GPIO111 0x8000 // Pull-Up Disable control for
  3137. // this pin
  3138. #define GPIO_GPDPUD_GPIO112 0x10000 // Pull-Up Disable control for
  3139. // this pin
  3140. #define GPIO_GPDPUD_GPIO113 0x20000 // Pull-Up Disable control for
  3141. // this pin
  3142. #define GPIO_GPDPUD_GPIO114 0x40000 // Pull-Up Disable control for
  3143. // this pin
  3144. #define GPIO_GPDPUD_GPIO115 0x80000 // Pull-Up Disable control for
  3145. // this pin
  3146. #define GPIO_GPDPUD_GPIO116 0x100000 // Pull-Up Disable control for
  3147. // this pin
  3148. #define GPIO_GPDPUD_GPIO117 0x200000 // Pull-Up Disable control for
  3149. // this pin
  3150. #define GPIO_GPDPUD_GPIO118 0x400000 // Pull-Up Disable control for
  3151. // this pin
  3152. #define GPIO_GPDPUD_GPIO119 0x800000 // Pull-Up Disable control for
  3153. // this pin
  3154. #define GPIO_GPDPUD_GPIO120 0x1000000 // Pull-Up Disable control for
  3155. // this pin
  3156. #define GPIO_GPDPUD_GPIO121 0x2000000 // Pull-Up Disable control for
  3157. // this pin
  3158. #define GPIO_GPDPUD_GPIO122 0x4000000 // Pull-Up Disable control for
  3159. // this pin
  3160. #define GPIO_GPDPUD_GPIO123 0x8000000 // Pull-Up Disable control for
  3161. // this pin
  3162. #define GPIO_GPDPUD_GPIO124 0x10000000 // Pull-Up Disable control for
  3163. // this pin
  3164. #define GPIO_GPDPUD_GPIO125 0x20000000 // Pull-Up Disable control for
  3165. // this pin
  3166. #define GPIO_GPDPUD_GPIO126 0x40000000 // Pull-Up Disable control for
  3167. // this pin
  3168. #define GPIO_GPDPUD_GPIO127 0x80000000 // Pull-Up Disable control for
  3169. // this pin
  3170. //*****************************************************************************
  3171. //
  3172. // The following are defines for the bit fields in the GPDINV register
  3173. //
  3174. //*****************************************************************************
  3175. #define GPIO_GPDINV_GPIO96 0x1 // Input inversion control for
  3176. // this pin
  3177. #define GPIO_GPDINV_GPIO97 0x2 // Input inversion control for
  3178. // this pin
  3179. #define GPIO_GPDINV_GPIO98 0x4 // Input inversion control for
  3180. // this pin
  3181. #define GPIO_GPDINV_GPIO99 0x8 // Input inversion control for
  3182. // this pin
  3183. #define GPIO_GPDINV_GPIO100 0x10 // Input inversion control for
  3184. // this pin
  3185. #define GPIO_GPDINV_GPIO101 0x20 // Input inversion control for
  3186. // this pin
  3187. #define GPIO_GPDINV_GPIO102 0x40 // Input inversion control for
  3188. // this pin
  3189. #define GPIO_GPDINV_GPIO103 0x80 // Input inversion control for
  3190. // this pin
  3191. #define GPIO_GPDINV_GPIO104 0x100 // Input inversion control for
  3192. // this pin
  3193. #define GPIO_GPDINV_GPIO105 0x200 // Input inversion control for
  3194. // this pin
  3195. #define GPIO_GPDINV_GPIO106 0x400 // Input inversion control for
  3196. // this pin
  3197. #define GPIO_GPDINV_GPIO107 0x800 // Input inversion control for
  3198. // this pin
  3199. #define GPIO_GPDINV_GPIO108 0x1000 // Input inversion control for
  3200. // this pin
  3201. #define GPIO_GPDINV_GPIO109 0x2000 // Input inversion control for
  3202. // this pin
  3203. #define GPIO_GPDINV_GPIO110 0x4000 // Input inversion control for
  3204. // this pin
  3205. #define GPIO_GPDINV_GPIO111 0x8000 // Input inversion control for
  3206. // this pin
  3207. #define GPIO_GPDINV_GPIO112 0x10000 // Input inversion control for
  3208. // this pin
  3209. #define GPIO_GPDINV_GPIO113 0x20000 // Input inversion control for
  3210. // this pin
  3211. #define GPIO_GPDINV_GPIO114 0x40000 // Input inversion control for
  3212. // this pin
  3213. #define GPIO_GPDINV_GPIO115 0x80000 // Input inversion control for
  3214. // this pin
  3215. #define GPIO_GPDINV_GPIO116 0x100000 // Input inversion control for
  3216. // this pin
  3217. #define GPIO_GPDINV_GPIO117 0x200000 // Input inversion control for
  3218. // this pin
  3219. #define GPIO_GPDINV_GPIO118 0x400000 // Input inversion control for
  3220. // this pin
  3221. #define GPIO_GPDINV_GPIO119 0x800000 // Input inversion control for
  3222. // this pin
  3223. #define GPIO_GPDINV_GPIO120 0x1000000 // Input inversion control for
  3224. // this pin
  3225. #define GPIO_GPDINV_GPIO121 0x2000000 // Input inversion control for
  3226. // this pin
  3227. #define GPIO_GPDINV_GPIO122 0x4000000 // Input inversion control for
  3228. // this pin
  3229. #define GPIO_GPDINV_GPIO123 0x8000000 // Input inversion control for
  3230. // this pin
  3231. #define GPIO_GPDINV_GPIO124 0x10000000 // Input inversion control for
  3232. // this pin
  3233. #define GPIO_GPDINV_GPIO125 0x20000000 // Input inversion control for
  3234. // this pin
  3235. #define GPIO_GPDINV_GPIO126 0x40000000 // Input inversion control for
  3236. // this pin
  3237. #define GPIO_GPDINV_GPIO127 0x80000000 // Input inversion control for
  3238. // this pin
  3239. //*****************************************************************************
  3240. //
  3241. // The following are defines for the bit fields in the GPDODR register
  3242. //
  3243. //*****************************************************************************
  3244. #define GPIO_GPDODR_GPIO96 0x1 // Outpout Open-Drain control for
  3245. // this pin
  3246. #define GPIO_GPDODR_GPIO97 0x2 // Outpout Open-Drain control for
  3247. // this pin
  3248. #define GPIO_GPDODR_GPIO98 0x4 // Outpout Open-Drain control for
  3249. // this pin
  3250. #define GPIO_GPDODR_GPIO99 0x8 // Outpout Open-Drain control for
  3251. // this pin
  3252. #define GPIO_GPDODR_GPIO100 0x10 // Outpout Open-Drain control for
  3253. // this pin
  3254. #define GPIO_GPDODR_GPIO101 0x20 // Outpout Open-Drain control for
  3255. // this pin
  3256. #define GPIO_GPDODR_GPIO102 0x40 // Outpout Open-Drain control for
  3257. // this pin
  3258. #define GPIO_GPDODR_GPIO103 0x80 // Outpout Open-Drain control for
  3259. // this pin
  3260. #define GPIO_GPDODR_GPIO104 0x100 // Outpout Open-Drain control for
  3261. // this pin
  3262. #define GPIO_GPDODR_GPIO105 0x200 // Outpout Open-Drain control for
  3263. // this pin
  3264. #define GPIO_GPDODR_GPIO106 0x400 // Outpout Open-Drain control for
  3265. // this pin
  3266. #define GPIO_GPDODR_GPIO107 0x800 // Outpout Open-Drain control for
  3267. // this pin
  3268. #define GPIO_GPDODR_GPIO108 0x1000 // Outpout Open-Drain control for
  3269. // this pin
  3270. #define GPIO_GPDODR_GPIO109 0x2000 // Outpout Open-Drain control for
  3271. // this pin
  3272. #define GPIO_GPDODR_GPIO110 0x4000 // Outpout Open-Drain control for
  3273. // this pin
  3274. #define GPIO_GPDODR_GPIO111 0x8000 // Outpout Open-Drain control for
  3275. // this pin
  3276. #define GPIO_GPDODR_GPIO112 0x10000 // Outpout Open-Drain control for
  3277. // this pin
  3278. #define GPIO_GPDODR_GPIO113 0x20000 // Outpout Open-Drain control for
  3279. // this pin
  3280. #define GPIO_GPDODR_GPIO114 0x40000 // Outpout Open-Drain control for
  3281. // this pin
  3282. #define GPIO_GPDODR_GPIO115 0x80000 // Outpout Open-Drain control for
  3283. // this pin
  3284. #define GPIO_GPDODR_GPIO116 0x100000 // Outpout Open-Drain control for
  3285. // this pin
  3286. #define GPIO_GPDODR_GPIO117 0x200000 // Outpout Open-Drain control for
  3287. // this pin
  3288. #define GPIO_GPDODR_GPIO118 0x400000 // Outpout Open-Drain control for
  3289. // this pin
  3290. #define GPIO_GPDODR_GPIO119 0x800000 // Outpout Open-Drain control for
  3291. // this pin
  3292. #define GPIO_GPDODR_GPIO120 0x1000000 // Outpout Open-Drain control for
  3293. // this pin
  3294. #define GPIO_GPDODR_GPIO121 0x2000000 // Outpout Open-Drain control for
  3295. // this pin
  3296. #define GPIO_GPDODR_GPIO122 0x4000000 // Outpout Open-Drain control for
  3297. // this pin
  3298. #define GPIO_GPDODR_GPIO123 0x8000000 // Outpout Open-Drain control for
  3299. // this pin
  3300. #define GPIO_GPDODR_GPIO124 0x10000000 // Outpout Open-Drain control for
  3301. // this pin
  3302. #define GPIO_GPDODR_GPIO125 0x20000000 // Outpout Open-Drain control for
  3303. // this pin
  3304. #define GPIO_GPDODR_GPIO126 0x40000000 // Outpout Open-Drain control for
  3305. // this pin
  3306. #define GPIO_GPDODR_GPIO127 0x80000000 // Outpout Open-Drain control for
  3307. // this pin
  3308. //*****************************************************************************
  3309. //
  3310. // The following are defines for the bit fields in the GPDGMUX1 register
  3311. //
  3312. //*****************************************************************************
  3313. #define GPIO_GPDGMUX1_GPIO96_S 0
  3314. #define GPIO_GPDGMUX1_GPIO96_M 0x3 // Defines pin-muxing selection
  3315. // for GPIO96
  3316. #define GPIO_GPDGMUX1_GPIO97_S 2
  3317. #define GPIO_GPDGMUX1_GPIO97_M 0xC // Defines pin-muxing selection
  3318. // for GPIO97
  3319. #define GPIO_GPDGMUX1_GPIO98_S 4
  3320. #define GPIO_GPDGMUX1_GPIO98_M 0x30 // Defines pin-muxing selection
  3321. // for GPIO98
  3322. #define GPIO_GPDGMUX1_GPIO99_S 6
  3323. #define GPIO_GPDGMUX1_GPIO99_M 0xC0 // Defines pin-muxing selection
  3324. // for GPIO99
  3325. #define GPIO_GPDGMUX1_GPIO100_S 8
  3326. #define GPIO_GPDGMUX1_GPIO100_M 0x300 // Defines pin-muxing selection
  3327. // for GPIO100
  3328. #define GPIO_GPDGMUX1_GPIO101_S 10
  3329. #define GPIO_GPDGMUX1_GPIO101_M 0xC00 // Defines pin-muxing selection
  3330. // for GPIO101
  3331. #define GPIO_GPDGMUX1_GPIO102_S 12
  3332. #define GPIO_GPDGMUX1_GPIO102_M 0x3000 // Defines pin-muxing selection
  3333. // for GPIO102
  3334. #define GPIO_GPDGMUX1_GPIO103_S 14
  3335. #define GPIO_GPDGMUX1_GPIO103_M 0xC000 // Defines pin-muxing selection
  3336. // for GPIO103
  3337. #define GPIO_GPDGMUX1_GPIO104_S 16
  3338. #define GPIO_GPDGMUX1_GPIO104_M 0x30000 // Defines pin-muxing selection
  3339. // for GPIO104
  3340. #define GPIO_GPDGMUX1_GPIO105_S 18
  3341. #define GPIO_GPDGMUX1_GPIO105_M 0xC0000 // Defines pin-muxing selection
  3342. // for GPIO105
  3343. #define GPIO_GPDGMUX1_GPIO106_S 20
  3344. #define GPIO_GPDGMUX1_GPIO106_M 0x300000 // Defines pin-muxing selection
  3345. // for GPIO106
  3346. #define GPIO_GPDGMUX1_GPIO107_S 22
  3347. #define GPIO_GPDGMUX1_GPIO107_M 0xC00000 // Defines pin-muxing selection
  3348. // for GPIO107
  3349. #define GPIO_GPDGMUX1_GPIO108_S 24
  3350. #define GPIO_GPDGMUX1_GPIO108_M 0x3000000 // Defines pin-muxing selection
  3351. // for GPIO108
  3352. #define GPIO_GPDGMUX1_GPIO109_S 26
  3353. #define GPIO_GPDGMUX1_GPIO109_M 0xC000000 // Defines pin-muxing selection
  3354. // for GPIO109
  3355. #define GPIO_GPDGMUX1_GPIO110_S 28
  3356. #define GPIO_GPDGMUX1_GPIO110_M 0x30000000 // Defines pin-muxing selection
  3357. // for GPIO110
  3358. #define GPIO_GPDGMUX1_GPIO111_S 30
  3359. #define GPIO_GPDGMUX1_GPIO111_M 0xC0000000 // Defines pin-muxing selection
  3360. // for GPIO111
  3361. //*****************************************************************************
  3362. //
  3363. // The following are defines for the bit fields in the GPDGMUX2 register
  3364. //
  3365. //*****************************************************************************
  3366. #define GPIO_GPDGMUX2_GPIO112_S 0
  3367. #define GPIO_GPDGMUX2_GPIO112_M 0x3 // Defines pin-muxing selection
  3368. // for GPIO112
  3369. #define GPIO_GPDGMUX2_GPIO113_S 2
  3370. #define GPIO_GPDGMUX2_GPIO113_M 0xC // Defines pin-muxing selection
  3371. // for GPIO113
  3372. #define GPIO_GPDGMUX2_GPIO114_S 4
  3373. #define GPIO_GPDGMUX2_GPIO114_M 0x30 // Defines pin-muxing selection
  3374. // for GPIO114
  3375. #define GPIO_GPDGMUX2_GPIO115_S 6
  3376. #define GPIO_GPDGMUX2_GPIO115_M 0xC0 // Defines pin-muxing selection
  3377. // for GPIO115
  3378. #define GPIO_GPDGMUX2_GPIO116_S 8
  3379. #define GPIO_GPDGMUX2_GPIO116_M 0x300 // Defines pin-muxing selection
  3380. // for GPIO116
  3381. #define GPIO_GPDGMUX2_GPIO117_S 10
  3382. #define GPIO_GPDGMUX2_GPIO117_M 0xC00 // Defines pin-muxing selection
  3383. // for GPIO117
  3384. #define GPIO_GPDGMUX2_GPIO118_S 12
  3385. #define GPIO_GPDGMUX2_GPIO118_M 0x3000 // Defines pin-muxing selection
  3386. // for GPIO118
  3387. #define GPIO_GPDGMUX2_GPIO119_S 14
  3388. #define GPIO_GPDGMUX2_GPIO119_M 0xC000 // Defines pin-muxing selection
  3389. // for GPIO119
  3390. #define GPIO_GPDGMUX2_GPIO120_S 16
  3391. #define GPIO_GPDGMUX2_GPIO120_M 0x30000 // Defines pin-muxing selection
  3392. // for GPIO120
  3393. #define GPIO_GPDGMUX2_GPIO121_S 18
  3394. #define GPIO_GPDGMUX2_GPIO121_M 0xC0000 // Defines pin-muxing selection
  3395. // for GPIO121
  3396. #define GPIO_GPDGMUX2_GPIO122_S 20
  3397. #define GPIO_GPDGMUX2_GPIO122_M 0x300000 // Defines pin-muxing selection
  3398. // for GPIO122
  3399. #define GPIO_GPDGMUX2_GPIO123_S 22
  3400. #define GPIO_GPDGMUX2_GPIO123_M 0xC00000 // Defines pin-muxing selection
  3401. // for GPIO123
  3402. #define GPIO_GPDGMUX2_GPIO124_S 24
  3403. #define GPIO_GPDGMUX2_GPIO124_M 0x3000000 // Defines pin-muxing selection
  3404. // for GPIO124
  3405. #define GPIO_GPDGMUX2_GPIO125_S 26
  3406. #define GPIO_GPDGMUX2_GPIO125_M 0xC000000 // Defines pin-muxing selection
  3407. // for GPIO125
  3408. #define GPIO_GPDGMUX2_GPIO126_S 28
  3409. #define GPIO_GPDGMUX2_GPIO126_M 0x30000000 // Defines pin-muxing selection
  3410. // for GPIO126
  3411. #define GPIO_GPDGMUX2_GPIO127_S 30
  3412. #define GPIO_GPDGMUX2_GPIO127_M 0xC0000000 // Defines pin-muxing selection
  3413. // for GPIO127
  3414. //*****************************************************************************
  3415. //
  3416. // The following are defines for the bit fields in the GPDCSEL1 register
  3417. //
  3418. //*****************************************************************************
  3419. #define GPIO_GPDCSEL1_GPIO96_S 0
  3420. #define GPIO_GPDCSEL1_GPIO96_M 0xF // GPIO96 Master CPU Select
  3421. #define GPIO_GPDCSEL1_GPIO97_S 4
  3422. #define GPIO_GPDCSEL1_GPIO97_M 0xF0 // GPIO97 Master CPU Select
  3423. #define GPIO_GPDCSEL1_GPIO98_S 8
  3424. #define GPIO_GPDCSEL1_GPIO98_M 0xF00 // GPIO98 Master CPU Select
  3425. #define GPIO_GPDCSEL1_GPIO99_S 12
  3426. #define GPIO_GPDCSEL1_GPIO99_M 0xF000 // GPIO99 Master CPU Select
  3427. #define GPIO_GPDCSEL1_GPIO100_S 16
  3428. #define GPIO_GPDCSEL1_GPIO100_M 0xF0000 // GPIO100 Master CPU Select
  3429. #define GPIO_GPDCSEL1_GPIO101_S 20
  3430. #define GPIO_GPDCSEL1_GPIO101_M 0xF00000 // GPIO101 Master CPU Select
  3431. #define GPIO_GPDCSEL1_GPIO102_S 24
  3432. #define GPIO_GPDCSEL1_GPIO102_M 0xF000000 // GPIO102 Master CPU Select
  3433. #define GPIO_GPDCSEL1_GPIO103_S 28
  3434. #define GPIO_GPDCSEL1_GPIO103_M 0xF0000000 // GPIO103 Master CPU Select
  3435. //*****************************************************************************
  3436. //
  3437. // The following are defines for the bit fields in the GPDCSEL2 register
  3438. //
  3439. //*****************************************************************************
  3440. #define GPIO_GPDCSEL2_GPIO104_S 0
  3441. #define GPIO_GPDCSEL2_GPIO104_M 0xF // GPIO104 Master CPU Select
  3442. #define GPIO_GPDCSEL2_GPIO105_S 4
  3443. #define GPIO_GPDCSEL2_GPIO105_M 0xF0 // GPIO105 Master CPU Select
  3444. #define GPIO_GPDCSEL2_GPIO106_S 8
  3445. #define GPIO_GPDCSEL2_GPIO106_M 0xF00 // GPIO106 Master CPU Select
  3446. #define GPIO_GPDCSEL2_GPIO107_S 12
  3447. #define GPIO_GPDCSEL2_GPIO107_M 0xF000 // GPIO107 Master CPU Select
  3448. #define GPIO_GPDCSEL2_GPIO108_S 16
  3449. #define GPIO_GPDCSEL2_GPIO108_M 0xF0000 // GPIO108 Master CPU Select
  3450. #define GPIO_GPDCSEL2_GPIO109_S 20
  3451. #define GPIO_GPDCSEL2_GPIO109_M 0xF00000 // GPIO109 Master CPU Select
  3452. #define GPIO_GPDCSEL2_GPIO110_S 24
  3453. #define GPIO_GPDCSEL2_GPIO110_M 0xF000000 // GPIO110 Master CPU Select
  3454. #define GPIO_GPDCSEL2_GPIO111_S 28
  3455. #define GPIO_GPDCSEL2_GPIO111_M 0xF0000000 // GPIO111 Master CPU Select
  3456. //*****************************************************************************
  3457. //
  3458. // The following are defines for the bit fields in the GPDCSEL3 register
  3459. //
  3460. //*****************************************************************************
  3461. #define GPIO_GPDCSEL3_GPIO112_S 0
  3462. #define GPIO_GPDCSEL3_GPIO112_M 0xF // GPIO112 Master CPU Select
  3463. #define GPIO_GPDCSEL3_GPIO113_S 4
  3464. #define GPIO_GPDCSEL3_GPIO113_M 0xF0 // GPIO113 Master CPU Select
  3465. #define GPIO_GPDCSEL3_GPIO114_S 8
  3466. #define GPIO_GPDCSEL3_GPIO114_M 0xF00 // GPIO114 Master CPU Select
  3467. #define GPIO_GPDCSEL3_GPIO115_S 12
  3468. #define GPIO_GPDCSEL3_GPIO115_M 0xF000 // GPIO115 Master CPU Select
  3469. #define GPIO_GPDCSEL3_GPIO116_S 16
  3470. #define GPIO_GPDCSEL3_GPIO116_M 0xF0000 // GPIO116 Master CPU Select
  3471. #define GPIO_GPDCSEL3_GPIO117_S 20
  3472. #define GPIO_GPDCSEL3_GPIO117_M 0xF00000 // GPIO117 Master CPU Select
  3473. #define GPIO_GPDCSEL3_GPIO118_S 24
  3474. #define GPIO_GPDCSEL3_GPIO118_M 0xF000000 // GPIO118 Master CPU Select
  3475. #define GPIO_GPDCSEL3_GPIO119_S 28
  3476. #define GPIO_GPDCSEL3_GPIO119_M 0xF0000000 // GPIO119 Master CPU Select
  3477. //*****************************************************************************
  3478. //
  3479. // The following are defines for the bit fields in the GPDCSEL4 register
  3480. //
  3481. //*****************************************************************************
  3482. #define GPIO_GPDCSEL4_GPIO120_S 0
  3483. #define GPIO_GPDCSEL4_GPIO120_M 0xF // GPIO120 Master CPU Select
  3484. #define GPIO_GPDCSEL4_GPIO121_S 4
  3485. #define GPIO_GPDCSEL4_GPIO121_M 0xF0 // GPIO121 Master CPU Select
  3486. #define GPIO_GPDCSEL4_GPIO122_S 8
  3487. #define GPIO_GPDCSEL4_GPIO122_M 0xF00 // GPIO122 Master CPU Select
  3488. #define GPIO_GPDCSEL4_GPIO123_S 12
  3489. #define GPIO_GPDCSEL4_GPIO123_M 0xF000 // GPIO123 Master CPU Select
  3490. #define GPIO_GPDCSEL4_GPIO124_S 16
  3491. #define GPIO_GPDCSEL4_GPIO124_M 0xF0000 // GPIO124 Master CPU Select
  3492. #define GPIO_GPDCSEL4_GPIO125_S 20
  3493. #define GPIO_GPDCSEL4_GPIO125_M 0xF00000 // GPIO125 Master CPU Select
  3494. #define GPIO_GPDCSEL4_GPIO126_S 24
  3495. #define GPIO_GPDCSEL4_GPIO126_M 0xF000000 // GPIO126 Master CPU Select
  3496. #define GPIO_GPDCSEL4_GPIO127_S 28
  3497. #define GPIO_GPDCSEL4_GPIO127_M 0xF0000000 // GPIO127 Master CPU Select
  3498. //*****************************************************************************
  3499. //
  3500. // The following are defines for the bit fields in the GPDLOCK register
  3501. //
  3502. //*****************************************************************************
  3503. #define GPIO_GPDLOCK_GPIO96 0x1 // Configuration Lock bit for this
  3504. // pin
  3505. #define GPIO_GPDLOCK_GPIO97 0x2 // Configuration Lock bit for this
  3506. // pin
  3507. #define GPIO_GPDLOCK_GPIO98 0x4 // Configuration Lock bit for this
  3508. // pin
  3509. #define GPIO_GPDLOCK_GPIO99 0x8 // Configuration Lock bit for this
  3510. // pin
  3511. #define GPIO_GPDLOCK_GPIO100 0x10 // Configuration Lock bit for this
  3512. // pin
  3513. #define GPIO_GPDLOCK_GPIO101 0x20 // Configuration Lock bit for this
  3514. // pin
  3515. #define GPIO_GPDLOCK_GPIO102 0x40 // Configuration Lock bit for this
  3516. // pin
  3517. #define GPIO_GPDLOCK_GPIO103 0x80 // Configuration Lock bit for this
  3518. // pin
  3519. #define GPIO_GPDLOCK_GPIO104 0x100 // Configuration Lock bit for this
  3520. // pin
  3521. #define GPIO_GPDLOCK_GPIO105 0x200 // Configuration Lock bit for this
  3522. // pin
  3523. #define GPIO_GPDLOCK_GPIO106 0x400 // Configuration Lock bit for this
  3524. // pin
  3525. #define GPIO_GPDLOCK_GPIO107 0x800 // Configuration Lock bit for this
  3526. // pin
  3527. #define GPIO_GPDLOCK_GPIO108 0x1000 // Configuration Lock bit for this
  3528. // pin
  3529. #define GPIO_GPDLOCK_GPIO109 0x2000 // Configuration Lock bit for this
  3530. // pin
  3531. #define GPIO_GPDLOCK_GPIO110 0x4000 // Configuration Lock bit for this
  3532. // pin
  3533. #define GPIO_GPDLOCK_GPIO111 0x8000 // Configuration Lock bit for this
  3534. // pin
  3535. #define GPIO_GPDLOCK_GPIO112 0x10000 // Configuration Lock bit for this
  3536. // pin
  3537. #define GPIO_GPDLOCK_GPIO113 0x20000 // Configuration Lock bit for this
  3538. // pin
  3539. #define GPIO_GPDLOCK_GPIO114 0x40000 // Configuration Lock bit for this
  3540. // pin
  3541. #define GPIO_GPDLOCK_GPIO115 0x80000 // Configuration Lock bit for this
  3542. // pin
  3543. #define GPIO_GPDLOCK_GPIO116 0x100000 // Configuration Lock bit for this
  3544. // pin
  3545. #define GPIO_GPDLOCK_GPIO117 0x200000 // Configuration Lock bit for this
  3546. // pin
  3547. #define GPIO_GPDLOCK_GPIO118 0x400000 // Configuration Lock bit for this
  3548. // pin
  3549. #define GPIO_GPDLOCK_GPIO119 0x800000 // Configuration Lock bit for this
  3550. // pin
  3551. #define GPIO_GPDLOCK_GPIO120 0x1000000 // Configuration Lock bit for this
  3552. // pin
  3553. #define GPIO_GPDLOCK_GPIO121 0x2000000 // Configuration Lock bit for this
  3554. // pin
  3555. #define GPIO_GPDLOCK_GPIO122 0x4000000 // Configuration Lock bit for this
  3556. // pin
  3557. #define GPIO_GPDLOCK_GPIO123 0x8000000 // Configuration Lock bit for this
  3558. // pin
  3559. #define GPIO_GPDLOCK_GPIO124 0x10000000 // Configuration Lock bit for this
  3560. // pin
  3561. #define GPIO_GPDLOCK_GPIO125 0x20000000 // Configuration Lock bit for this
  3562. // pin
  3563. #define GPIO_GPDLOCK_GPIO126 0x40000000 // Configuration Lock bit for this
  3564. // pin
  3565. #define GPIO_GPDLOCK_GPIO127 0x80000000 // Configuration Lock bit for this
  3566. // pin
  3567. //*****************************************************************************
  3568. //
  3569. // The following are defines for the bit fields in the GPDCR register
  3570. //
  3571. //*****************************************************************************
  3572. #define GPIO_GPDCR_GPIO96 0x1 // Configuration lock commit bit
  3573. // for this pin
  3574. #define GPIO_GPDCR_GPIO97 0x2 // Configuration lock commit bit
  3575. // for this pin
  3576. #define GPIO_GPDCR_GPIO98 0x4 // Configuration lock commit bit
  3577. // for this pin
  3578. #define GPIO_GPDCR_GPIO99 0x8 // Configuration lock commit bit
  3579. // for this pin
  3580. #define GPIO_GPDCR_GPIO100 0x10 // Configuration lock commit bit
  3581. // for this pin
  3582. #define GPIO_GPDCR_GPIO101 0x20 // Configuration lock commit bit
  3583. // for this pin
  3584. #define GPIO_GPDCR_GPIO102 0x40 // Configuration lock commit bit
  3585. // for this pin
  3586. #define GPIO_GPDCR_GPIO103 0x80 // Configuration lock commit bit
  3587. // for this pin
  3588. #define GPIO_GPDCR_GPIO104 0x100 // Configuration lock commit bit
  3589. // for this pin
  3590. #define GPIO_GPDCR_GPIO105 0x200 // Configuration lock commit bit
  3591. // for this pin
  3592. #define GPIO_GPDCR_GPIO106 0x400 // Configuration lock commit bit
  3593. // for this pin
  3594. #define GPIO_GPDCR_GPIO107 0x800 // Configuration lock commit bit
  3595. // for this pin
  3596. #define GPIO_GPDCR_GPIO108 0x1000 // Configuration lock commit bit
  3597. // for this pin
  3598. #define GPIO_GPDCR_GPIO109 0x2000 // Configuration lock commit bit
  3599. // for this pin
  3600. #define GPIO_GPDCR_GPIO110 0x4000 // Configuration lock commit bit
  3601. // for this pin
  3602. #define GPIO_GPDCR_GPIO111 0x8000 // Configuration lock commit bit
  3603. // for this pin
  3604. #define GPIO_GPDCR_GPIO112 0x10000 // Configuration lock commit bit
  3605. // for this pin
  3606. #define GPIO_GPDCR_GPIO113 0x20000 // Configuration lock commit bit
  3607. // for this pin
  3608. #define GPIO_GPDCR_GPIO114 0x40000 // Configuration lock commit bit
  3609. // for this pin
  3610. #define GPIO_GPDCR_GPIO115 0x80000 // Configuration lock commit bit
  3611. // for this pin
  3612. #define GPIO_GPDCR_GPIO116 0x100000 // Configuration lock commit bit
  3613. // for this pin
  3614. #define GPIO_GPDCR_GPIO117 0x200000 // Configuration lock commit bit
  3615. // for this pin
  3616. #define GPIO_GPDCR_GPIO118 0x400000 // Configuration lock commit bit
  3617. // for this pin
  3618. #define GPIO_GPDCR_GPIO119 0x800000 // Configuration lock commit bit
  3619. // for this pin
  3620. #define GPIO_GPDCR_GPIO120 0x1000000 // Configuration lock commit bit
  3621. // for this pin
  3622. #define GPIO_GPDCR_GPIO121 0x2000000 // Configuration lock commit bit
  3623. // for this pin
  3624. #define GPIO_GPDCR_GPIO122 0x4000000 // Configuration lock commit bit
  3625. // for this pin
  3626. #define GPIO_GPDCR_GPIO123 0x8000000 // Configuration lock commit bit
  3627. // for this pin
  3628. #define GPIO_GPDCR_GPIO124 0x10000000 // Configuration lock commit bit
  3629. // for this pin
  3630. #define GPIO_GPDCR_GPIO125 0x20000000 // Configuration lock commit bit
  3631. // for this pin
  3632. #define GPIO_GPDCR_GPIO126 0x40000000 // Configuration lock commit bit
  3633. // for this pin
  3634. #define GPIO_GPDCR_GPIO127 0x80000000 // Configuration lock commit bit
  3635. // for this pin
  3636. //*****************************************************************************
  3637. //
  3638. // The following are defines for the bit fields in the GPECTRL register
  3639. //
  3640. //*****************************************************************************
  3641. #define GPIO_GPECTRL_QUALPRD0_S 0
  3642. #define GPIO_GPECTRL_QUALPRD0_M 0xFF // Qualification sampling period
  3643. // for GPIO128 to GPIO135
  3644. #define GPIO_GPECTRL_QUALPRD1_S 8
  3645. #define GPIO_GPECTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  3646. // for GPIO136 to GPIO143
  3647. #define GPIO_GPECTRL_QUALPRD2_S 16
  3648. #define GPIO_GPECTRL_QUALPRD2_M 0xFF0000 // Qualification sampling period
  3649. // for GPIO144 to GPIO151
  3650. #define GPIO_GPECTRL_QUALPRD3_S 24
  3651. #define GPIO_GPECTRL_QUALPRD3_M 0xFF000000 // Qualification sampling period
  3652. // for GPIO152 to GPIO159
  3653. //*****************************************************************************
  3654. //
  3655. // The following are defines for the bit fields in the GPEQSEL1 register
  3656. //
  3657. //*****************************************************************************
  3658. #define GPIO_GPEQSEL1_GPIO128_S 0
  3659. #define GPIO_GPEQSEL1_GPIO128_M 0x3 // Select input qualification type
  3660. // for GPIO128
  3661. #define GPIO_GPEQSEL1_GPIO129_S 2
  3662. #define GPIO_GPEQSEL1_GPIO129_M 0xC // Select input qualification type
  3663. // for GPIO129
  3664. #define GPIO_GPEQSEL1_GPIO130_S 4
  3665. #define GPIO_GPEQSEL1_GPIO130_M 0x30 // Select input qualification type
  3666. // for GPIO130
  3667. #define GPIO_GPEQSEL1_GPIO131_S 6
  3668. #define GPIO_GPEQSEL1_GPIO131_M 0xC0 // Select input qualification type
  3669. // for GPIO131
  3670. #define GPIO_GPEQSEL1_GPIO132_S 8
  3671. #define GPIO_GPEQSEL1_GPIO132_M 0x300 // Select input qualification type
  3672. // for GPIO132
  3673. #define GPIO_GPEQSEL1_GPIO133_S 10
  3674. #define GPIO_GPEQSEL1_GPIO133_M 0xC00 // Select input qualification type
  3675. // for GPIO133
  3676. #define GPIO_GPEQSEL1_GPIO134_S 12
  3677. #define GPIO_GPEQSEL1_GPIO134_M 0x3000 // Select input qualification type
  3678. // for GPIO134
  3679. #define GPIO_GPEQSEL1_GPIO135_S 14
  3680. #define GPIO_GPEQSEL1_GPIO135_M 0xC000 // Select input qualification type
  3681. // for GPIO135
  3682. #define GPIO_GPEQSEL1_GPIO136_S 16
  3683. #define GPIO_GPEQSEL1_GPIO136_M 0x30000 // Select input qualification type
  3684. // for GPIO136
  3685. #define GPIO_GPEQSEL1_GPIO137_S 18
  3686. #define GPIO_GPEQSEL1_GPIO137_M 0xC0000 // Select input qualification type
  3687. // for GPIO137
  3688. #define GPIO_GPEQSEL1_GPIO138_S 20
  3689. #define GPIO_GPEQSEL1_GPIO138_M 0x300000 // Select input qualification type
  3690. // for GPIO138
  3691. #define GPIO_GPEQSEL1_GPIO139_S 22
  3692. #define GPIO_GPEQSEL1_GPIO139_M 0xC00000 // Select input qualification type
  3693. // for GPIO139
  3694. #define GPIO_GPEQSEL1_GPIO140_S 24
  3695. #define GPIO_GPEQSEL1_GPIO140_M 0x3000000 // Select input qualification type
  3696. // for GPIO140
  3697. #define GPIO_GPEQSEL1_GPIO141_S 26
  3698. #define GPIO_GPEQSEL1_GPIO141_M 0xC000000 // Select input qualification type
  3699. // for GPIO141
  3700. #define GPIO_GPEQSEL1_GPIO142_S 28
  3701. #define GPIO_GPEQSEL1_GPIO142_M 0x30000000 // Select input qualification type
  3702. // for GPIO142
  3703. #define GPIO_GPEQSEL1_GPIO143_S 30
  3704. #define GPIO_GPEQSEL1_GPIO143_M 0xC0000000 // Select input qualification type
  3705. // for GPIO143
  3706. //*****************************************************************************
  3707. //
  3708. // The following are defines for the bit fields in the GPEQSEL2 register
  3709. //
  3710. //*****************************************************************************
  3711. #define GPIO_GPEQSEL2_GPIO144_S 0
  3712. #define GPIO_GPEQSEL2_GPIO144_M 0x3 // Select input qualification type
  3713. // for GPIO144
  3714. #define GPIO_GPEQSEL2_GPIO145_S 2
  3715. #define GPIO_GPEQSEL2_GPIO145_M 0xC // Select input qualification type
  3716. // for GPIO145
  3717. #define GPIO_GPEQSEL2_GPIO146_S 4
  3718. #define GPIO_GPEQSEL2_GPIO146_M 0x30 // Select input qualification type
  3719. // for GPIO146
  3720. #define GPIO_GPEQSEL2_GPIO147_S 6
  3721. #define GPIO_GPEQSEL2_GPIO147_M 0xC0 // Select input qualification type
  3722. // for GPIO147
  3723. #define GPIO_GPEQSEL2_GPIO148_S 8
  3724. #define GPIO_GPEQSEL2_GPIO148_M 0x300 // Select input qualification type
  3725. // for GPIO148
  3726. #define GPIO_GPEQSEL2_GPIO149_S 10
  3727. #define GPIO_GPEQSEL2_GPIO149_M 0xC00 // Select input qualification type
  3728. // for GPIO149
  3729. #define GPIO_GPEQSEL2_GPIO150_S 12
  3730. #define GPIO_GPEQSEL2_GPIO150_M 0x3000 // Select input qualification type
  3731. // for GPIO150
  3732. #define GPIO_GPEQSEL2_GPIO151_S 14
  3733. #define GPIO_GPEQSEL2_GPIO151_M 0xC000 // Select input qualification type
  3734. // for GPIO151
  3735. #define GPIO_GPEQSEL2_GPIO152_S 16
  3736. #define GPIO_GPEQSEL2_GPIO152_M 0x30000 // Select input qualification type
  3737. // for GPIO152
  3738. #define GPIO_GPEQSEL2_GPIO153_S 18
  3739. #define GPIO_GPEQSEL2_GPIO153_M 0xC0000 // Select input qualification type
  3740. // for GPIO153
  3741. #define GPIO_GPEQSEL2_GPIO154_S 20
  3742. #define GPIO_GPEQSEL2_GPIO154_M 0x300000 // Select input qualification type
  3743. // for GPIO154
  3744. #define GPIO_GPEQSEL2_GPIO155_S 22
  3745. #define GPIO_GPEQSEL2_GPIO155_M 0xC00000 // Select input qualification type
  3746. // for GPIO155
  3747. #define GPIO_GPEQSEL2_GPIO156_S 24
  3748. #define GPIO_GPEQSEL2_GPIO156_M 0x3000000 // Select input qualification type
  3749. // for GPIO156
  3750. #define GPIO_GPEQSEL2_GPIO157_S 26
  3751. #define GPIO_GPEQSEL2_GPIO157_M 0xC000000 // Select input qualification type
  3752. // for GPIO157
  3753. #define GPIO_GPEQSEL2_GPIO158_S 28
  3754. #define GPIO_GPEQSEL2_GPIO158_M 0x30000000 // Select input qualification type
  3755. // for GPIO158
  3756. #define GPIO_GPEQSEL2_GPIO159_S 30
  3757. #define GPIO_GPEQSEL2_GPIO159_M 0xC0000000 // Select input qualification type
  3758. // for GPIO159
  3759. //*****************************************************************************
  3760. //
  3761. // The following are defines for the bit fields in the GPEMUX1 register
  3762. //
  3763. //*****************************************************************************
  3764. #define GPIO_GPEMUX1_GPIO128_S 0
  3765. #define GPIO_GPEMUX1_GPIO128_M 0x3 // Defines pin-muxing selection
  3766. // for GPIO128
  3767. #define GPIO_GPEMUX1_GPIO129_S 2
  3768. #define GPIO_GPEMUX1_GPIO129_M 0xC // Defines pin-muxing selection
  3769. // for GPIO129
  3770. #define GPIO_GPEMUX1_GPIO130_S 4
  3771. #define GPIO_GPEMUX1_GPIO130_M 0x30 // Defines pin-muxing selection
  3772. // for GPIO130
  3773. #define GPIO_GPEMUX1_GPIO131_S 6
  3774. #define GPIO_GPEMUX1_GPIO131_M 0xC0 // Defines pin-muxing selection
  3775. // for GPIO131
  3776. #define GPIO_GPEMUX1_GPIO132_S 8
  3777. #define GPIO_GPEMUX1_GPIO132_M 0x300 // Defines pin-muxing selection
  3778. // for GPIO132
  3779. #define GPIO_GPEMUX1_GPIO133_S 10
  3780. #define GPIO_GPEMUX1_GPIO133_M 0xC00 // Defines pin-muxing selection
  3781. // for GPIO133
  3782. #define GPIO_GPEMUX1_GPIO134_S 12
  3783. #define GPIO_GPEMUX1_GPIO134_M 0x3000 // Defines pin-muxing selection
  3784. // for GPIO134
  3785. #define GPIO_GPEMUX1_GPIO135_S 14
  3786. #define GPIO_GPEMUX1_GPIO135_M 0xC000 // Defines pin-muxing selection
  3787. // for GPIO135
  3788. #define GPIO_GPEMUX1_GPIO136_S 16
  3789. #define GPIO_GPEMUX1_GPIO136_M 0x30000 // Defines pin-muxing selection
  3790. // for GPIO136
  3791. #define GPIO_GPEMUX1_GPIO137_S 18
  3792. #define GPIO_GPEMUX1_GPIO137_M 0xC0000 // Defines pin-muxing selection
  3793. // for GPIO137
  3794. #define GPIO_GPEMUX1_GPIO138_S 20
  3795. #define GPIO_GPEMUX1_GPIO138_M 0x300000 // Defines pin-muxing selection
  3796. // for GPIO138
  3797. #define GPIO_GPEMUX1_GPIO139_S 22
  3798. #define GPIO_GPEMUX1_GPIO139_M 0xC00000 // Defines pin-muxing selection
  3799. // for GPIO139
  3800. #define GPIO_GPEMUX1_GPIO140_S 24
  3801. #define GPIO_GPEMUX1_GPIO140_M 0x3000000 // Defines pin-muxing selection
  3802. // for GPIO140
  3803. #define GPIO_GPEMUX1_GPIO141_S 26
  3804. #define GPIO_GPEMUX1_GPIO141_M 0xC000000 // Defines pin-muxing selection
  3805. // for GPIO141
  3806. #define GPIO_GPEMUX1_GPIO142_S 28
  3807. #define GPIO_GPEMUX1_GPIO142_M 0x30000000 // Defines pin-muxing selection
  3808. // for GPIO142
  3809. #define GPIO_GPEMUX1_GPIO143_S 30
  3810. #define GPIO_GPEMUX1_GPIO143_M 0xC0000000 // Defines pin-muxing selection
  3811. // for GPIO143
  3812. //*****************************************************************************
  3813. //
  3814. // The following are defines for the bit fields in the GPEMUX2 register
  3815. //
  3816. //*****************************************************************************
  3817. #define GPIO_GPEMUX2_GPIO144_S 0
  3818. #define GPIO_GPEMUX2_GPIO144_M 0x3 // Defines pin-muxing selection
  3819. // for GPIO144
  3820. #define GPIO_GPEMUX2_GPIO145_S 2
  3821. #define GPIO_GPEMUX2_GPIO145_M 0xC // Defines pin-muxing selection
  3822. // for GPIO145
  3823. #define GPIO_GPEMUX2_GPIO146_S 4
  3824. #define GPIO_GPEMUX2_GPIO146_M 0x30 // Defines pin-muxing selection
  3825. // for GPIO146
  3826. #define GPIO_GPEMUX2_GPIO147_S 6
  3827. #define GPIO_GPEMUX2_GPIO147_M 0xC0 // Defines pin-muxing selection
  3828. // for GPIO147
  3829. #define GPIO_GPEMUX2_GPIO148_S 8
  3830. #define GPIO_GPEMUX2_GPIO148_M 0x300 // Defines pin-muxing selection
  3831. // for GPIO148
  3832. #define GPIO_GPEMUX2_GPIO149_S 10
  3833. #define GPIO_GPEMUX2_GPIO149_M 0xC00 // Defines pin-muxing selection
  3834. // for GPIO149
  3835. #define GPIO_GPEMUX2_GPIO150_S 12
  3836. #define GPIO_GPEMUX2_GPIO150_M 0x3000 // Defines pin-muxing selection
  3837. // for GPIO150
  3838. #define GPIO_GPEMUX2_GPIO151_S 14
  3839. #define GPIO_GPEMUX2_GPIO151_M 0xC000 // Defines pin-muxing selection
  3840. // for GPIO151
  3841. #define GPIO_GPEMUX2_GPIO152_S 16
  3842. #define GPIO_GPEMUX2_GPIO152_M 0x30000 // Defines pin-muxing selection
  3843. // for GPIO152
  3844. #define GPIO_GPEMUX2_GPIO153_S 18
  3845. #define GPIO_GPEMUX2_GPIO153_M 0xC0000 // Defines pin-muxing selection
  3846. // for GPIO153
  3847. #define GPIO_GPEMUX2_GPIO154_S 20
  3848. #define GPIO_GPEMUX2_GPIO154_M 0x300000 // Defines pin-muxing selection
  3849. // for GPIO154
  3850. #define GPIO_GPEMUX2_GPIO155_S 22
  3851. #define GPIO_GPEMUX2_GPIO155_M 0xC00000 // Defines pin-muxing selection
  3852. // for GPIO155
  3853. #define GPIO_GPEMUX2_GPIO156_S 24
  3854. #define GPIO_GPEMUX2_GPIO156_M 0x3000000 // Defines pin-muxing selection
  3855. // for GPIO156
  3856. #define GPIO_GPEMUX2_GPIO157_S 26
  3857. #define GPIO_GPEMUX2_GPIO157_M 0xC000000 // Defines pin-muxing selection
  3858. // for GPIO157
  3859. #define GPIO_GPEMUX2_GPIO158_S 28
  3860. #define GPIO_GPEMUX2_GPIO158_M 0x30000000 // Defines pin-muxing selection
  3861. // for GPIO158
  3862. #define GPIO_GPEMUX2_GPIO159_S 30
  3863. #define GPIO_GPEMUX2_GPIO159_M 0xC0000000 // Defines pin-muxing selection
  3864. // for GPIO159
  3865. //*****************************************************************************
  3866. //
  3867. // The following are defines for the bit fields in the GPEDIR register
  3868. //
  3869. //*****************************************************************************
  3870. #define GPIO_GPEDIR_GPIO128 0x1 // Defines direction for this pin
  3871. // in GPIO mode
  3872. #define GPIO_GPEDIR_GPIO129 0x2 // Defines direction for this pin
  3873. // in GPIO mode
  3874. #define GPIO_GPEDIR_GPIO130 0x4 // Defines direction for this pin
  3875. // in GPIO mode
  3876. #define GPIO_GPEDIR_GPIO131 0x8 // Defines direction for this pin
  3877. // in GPIO mode
  3878. #define GPIO_GPEDIR_GPIO132 0x10 // Defines direction for this pin
  3879. // in GPIO mode
  3880. #define GPIO_GPEDIR_GPIO133 0x20 // Defines direction for this pin
  3881. // in GPIO mode
  3882. #define GPIO_GPEDIR_GPIO134 0x40 // Defines direction for this pin
  3883. // in GPIO mode
  3884. #define GPIO_GPEDIR_GPIO135 0x80 // Defines direction for this pin
  3885. // in GPIO mode
  3886. #define GPIO_GPEDIR_GPIO136 0x100 // Defines direction for this pin
  3887. // in GPIO mode
  3888. #define GPIO_GPEDIR_GPIO137 0x200 // Defines direction for this pin
  3889. // in GPIO mode
  3890. #define GPIO_GPEDIR_GPIO138 0x400 // Defines direction for this pin
  3891. // in GPIO mode
  3892. #define GPIO_GPEDIR_GPIO139 0x800 // Defines direction for this pin
  3893. // in GPIO mode
  3894. #define GPIO_GPEDIR_GPIO140 0x1000 // Defines direction for this pin
  3895. // in GPIO mode
  3896. #define GPIO_GPEDIR_GPIO141 0x2000 // Defines direction for this pin
  3897. // in GPIO mode
  3898. #define GPIO_GPEDIR_GPIO142 0x4000 // Defines direction for this pin
  3899. // in GPIO mode
  3900. #define GPIO_GPEDIR_GPIO143 0x8000 // Defines direction for this pin
  3901. // in GPIO mode
  3902. #define GPIO_GPEDIR_GPIO144 0x10000 // Defines direction for this pin
  3903. // in GPIO mode
  3904. #define GPIO_GPEDIR_GPIO145 0x20000 // Defines direction for this pin
  3905. // in GPIO mode
  3906. #define GPIO_GPEDIR_GPIO146 0x40000 // Defines direction for this pin
  3907. // in GPIO mode
  3908. #define GPIO_GPEDIR_GPIO147 0x80000 // Defines direction for this pin
  3909. // in GPIO mode
  3910. #define GPIO_GPEDIR_GPIO148 0x100000 // Defines direction for this pin
  3911. // in GPIO mode
  3912. #define GPIO_GPEDIR_GPIO149 0x200000 // Defines direction for this pin
  3913. // in GPIO mode
  3914. #define GPIO_GPEDIR_GPIO150 0x400000 // Defines direction for this pin
  3915. // in GPIO mode
  3916. #define GPIO_GPEDIR_GPIO151 0x800000 // Defines direction for this pin
  3917. // in GPIO mode
  3918. #define GPIO_GPEDIR_GPIO152 0x1000000 // Defines direction for this pin
  3919. // in GPIO mode
  3920. #define GPIO_GPEDIR_GPIO153 0x2000000 // Defines direction for this pin
  3921. // in GPIO mode
  3922. #define GPIO_GPEDIR_GPIO154 0x4000000 // Defines direction for this pin
  3923. // in GPIO mode
  3924. #define GPIO_GPEDIR_GPIO155 0x8000000 // Defines direction for this pin
  3925. // in GPIO mode
  3926. #define GPIO_GPEDIR_GPIO156 0x10000000 // Defines direction for this pin
  3927. // in GPIO mode
  3928. #define GPIO_GPEDIR_GPIO157 0x20000000 // Defines direction for this pin
  3929. // in GPIO mode
  3930. #define GPIO_GPEDIR_GPIO158 0x40000000 // Defines direction for this pin
  3931. // in GPIO mode
  3932. #define GPIO_GPEDIR_GPIO159 0x80000000 // Defines direction for this pin
  3933. // in GPIO mode
  3934. //*****************************************************************************
  3935. //
  3936. // The following are defines for the bit fields in the GPEPUD register
  3937. //
  3938. //*****************************************************************************
  3939. #define GPIO_GPEPUD_GPIO128 0x1 // Pull-Up Disable control for
  3940. // this pin
  3941. #define GPIO_GPEPUD_GPIO129 0x2 // Pull-Up Disable control for
  3942. // this pin
  3943. #define GPIO_GPEPUD_GPIO130 0x4 // Pull-Up Disable control for
  3944. // this pin
  3945. #define GPIO_GPEPUD_GPIO131 0x8 // Pull-Up Disable control for
  3946. // this pin
  3947. #define GPIO_GPEPUD_GPIO132 0x10 // Pull-Up Disable control for
  3948. // this pin
  3949. #define GPIO_GPEPUD_GPIO133 0x20 // Pull-Up Disable control for
  3950. // this pin
  3951. #define GPIO_GPEPUD_GPIO134 0x40 // Pull-Up Disable control for
  3952. // this pin
  3953. #define GPIO_GPEPUD_GPIO135 0x80 // Pull-Up Disable control for
  3954. // this pin
  3955. #define GPIO_GPEPUD_GPIO136 0x100 // Pull-Up Disable control for
  3956. // this pin
  3957. #define GPIO_GPEPUD_GPIO137 0x200 // Pull-Up Disable control for
  3958. // this pin
  3959. #define GPIO_GPEPUD_GPIO138 0x400 // Pull-Up Disable control for
  3960. // this pin
  3961. #define GPIO_GPEPUD_GPIO139 0x800 // Pull-Up Disable control for
  3962. // this pin
  3963. #define GPIO_GPEPUD_GPIO140 0x1000 // Pull-Up Disable control for
  3964. // this pin
  3965. #define GPIO_GPEPUD_GPIO141 0x2000 // Pull-Up Disable control for
  3966. // this pin
  3967. #define GPIO_GPEPUD_GPIO142 0x4000 // Pull-Up Disable control for
  3968. // this pin
  3969. #define GPIO_GPEPUD_GPIO143 0x8000 // Pull-Up Disable control for
  3970. // this pin
  3971. #define GPIO_GPEPUD_GPIO144 0x10000 // Pull-Up Disable control for
  3972. // this pin
  3973. #define GPIO_GPEPUD_GPIO145 0x20000 // Pull-Up Disable control for
  3974. // this pin
  3975. #define GPIO_GPEPUD_GPIO146 0x40000 // Pull-Up Disable control for
  3976. // this pin
  3977. #define GPIO_GPEPUD_GPIO147 0x80000 // Pull-Up Disable control for
  3978. // this pin
  3979. #define GPIO_GPEPUD_GPIO148 0x100000 // Pull-Up Disable control for
  3980. // this pin
  3981. #define GPIO_GPEPUD_GPIO149 0x200000 // Pull-Up Disable control for
  3982. // this pin
  3983. #define GPIO_GPEPUD_GPIO150 0x400000 // Pull-Up Disable control for
  3984. // this pin
  3985. #define GPIO_GPEPUD_GPIO151 0x800000 // Pull-Up Disable control for
  3986. // this pin
  3987. #define GPIO_GPEPUD_GPIO152 0x1000000 // Pull-Up Disable control for
  3988. // this pin
  3989. #define GPIO_GPEPUD_GPIO153 0x2000000 // Pull-Up Disable control for
  3990. // this pin
  3991. #define GPIO_GPEPUD_GPIO154 0x4000000 // Pull-Up Disable control for
  3992. // this pin
  3993. #define GPIO_GPEPUD_GPIO155 0x8000000 // Pull-Up Disable control for
  3994. // this pin
  3995. #define GPIO_GPEPUD_GPIO156 0x10000000 // Pull-Up Disable control for
  3996. // this pin
  3997. #define GPIO_GPEPUD_GPIO157 0x20000000 // Pull-Up Disable control for
  3998. // this pin
  3999. #define GPIO_GPEPUD_GPIO158 0x40000000 // Pull-Up Disable control for
  4000. // this pin
  4001. #define GPIO_GPEPUD_GPIO159 0x80000000 // Pull-Up Disable control for
  4002. // this pin
  4003. //*****************************************************************************
  4004. //
  4005. // The following are defines for the bit fields in the GPEINV register
  4006. //
  4007. //*****************************************************************************
  4008. #define GPIO_GPEINV_GPIO128 0x1 // Input inversion control for
  4009. // this pin
  4010. #define GPIO_GPEINV_GPIO129 0x2 // Input inversion control for
  4011. // this pin
  4012. #define GPIO_GPEINV_GPIO130 0x4 // Input inversion control for
  4013. // this pin
  4014. #define GPIO_GPEINV_GPIO131 0x8 // Input inversion control for
  4015. // this pin
  4016. #define GPIO_GPEINV_GPIO132 0x10 // Input inversion control for
  4017. // this pin
  4018. #define GPIO_GPEINV_GPIO133 0x20 // Input inversion control for
  4019. // this pin
  4020. #define GPIO_GPEINV_GPIO134 0x40 // Input inversion control for
  4021. // this pin
  4022. #define GPIO_GPEINV_GPIO135 0x80 // Input inversion control for
  4023. // this pin
  4024. #define GPIO_GPEINV_GPIO136 0x100 // Input inversion control for
  4025. // this pin
  4026. #define GPIO_GPEINV_GPIO137 0x200 // Input inversion control for
  4027. // this pin
  4028. #define GPIO_GPEINV_GPIO138 0x400 // Input inversion control for
  4029. // this pin
  4030. #define GPIO_GPEINV_GPIO139 0x800 // Input inversion control for
  4031. // this pin
  4032. #define GPIO_GPEINV_GPIO140 0x1000 // Input inversion control for
  4033. // this pin
  4034. #define GPIO_GPEINV_GPIO141 0x2000 // Input inversion control for
  4035. // this pin
  4036. #define GPIO_GPEINV_GPIO142 0x4000 // Input inversion control for
  4037. // this pin
  4038. #define GPIO_GPEINV_GPIO143 0x8000 // Input inversion control for
  4039. // this pin
  4040. #define GPIO_GPEINV_GPIO144 0x10000 // Input inversion control for
  4041. // this pin
  4042. #define GPIO_GPEINV_GPIO145 0x20000 // Input inversion control for
  4043. // this pin
  4044. #define GPIO_GPEINV_GPIO146 0x40000 // Input inversion control for
  4045. // this pin
  4046. #define GPIO_GPEINV_GPIO147 0x80000 // Input inversion control for
  4047. // this pin
  4048. #define GPIO_GPEINV_GPIO148 0x100000 // Input inversion control for
  4049. // this pin
  4050. #define GPIO_GPEINV_GPIO149 0x200000 // Input inversion control for
  4051. // this pin
  4052. #define GPIO_GPEINV_GPIO150 0x400000 // Input inversion control for
  4053. // this pin
  4054. #define GPIO_GPEINV_GPIO151 0x800000 // Input inversion control for
  4055. // this pin
  4056. #define GPIO_GPEINV_GPIO152 0x1000000 // Input inversion control for
  4057. // this pin
  4058. #define GPIO_GPEINV_GPIO153 0x2000000 // Input inversion control for
  4059. // this pin
  4060. #define GPIO_GPEINV_GPIO154 0x4000000 // Input inversion control for
  4061. // this pin
  4062. #define GPIO_GPEINV_GPIO155 0x8000000 // Input inversion control for
  4063. // this pin
  4064. #define GPIO_GPEINV_GPIO156 0x10000000 // Input inversion control for
  4065. // this pin
  4066. #define GPIO_GPEINV_GPIO157 0x20000000 // Input inversion control for
  4067. // this pin
  4068. #define GPIO_GPEINV_GPIO158 0x40000000 // Input inversion control for
  4069. // this pin
  4070. #define GPIO_GPEINV_GPIO159 0x80000000 // Input inversion control for
  4071. // this pin
  4072. //*****************************************************************************
  4073. //
  4074. // The following are defines for the bit fields in the GPEODR register
  4075. //
  4076. //*****************************************************************************
  4077. #define GPIO_GPEODR_GPIO128 0x1 // Outpout Open-Drain control for
  4078. // this pin
  4079. #define GPIO_GPEODR_GPIO129 0x2 // Outpout Open-Drain control for
  4080. // this pin
  4081. #define GPIO_GPEODR_GPIO130 0x4 // Outpout Open-Drain control for
  4082. // this pin
  4083. #define GPIO_GPEODR_GPIO131 0x8 // Outpout Open-Drain control for
  4084. // this pin
  4085. #define GPIO_GPEODR_GPIO132 0x10 // Outpout Open-Drain control for
  4086. // this pin
  4087. #define GPIO_GPEODR_GPIO133 0x20 // Outpout Open-Drain control for
  4088. // this pin
  4089. #define GPIO_GPEODR_GPIO134 0x40 // Outpout Open-Drain control for
  4090. // this pin
  4091. #define GPIO_GPEODR_GPIO135 0x80 // Outpout Open-Drain control for
  4092. // this pin
  4093. #define GPIO_GPEODR_GPIO136 0x100 // Outpout Open-Drain control for
  4094. // this pin
  4095. #define GPIO_GPEODR_GPIO137 0x200 // Outpout Open-Drain control for
  4096. // this pin
  4097. #define GPIO_GPEODR_GPIO138 0x400 // Outpout Open-Drain control for
  4098. // this pin
  4099. #define GPIO_GPEODR_GPIO139 0x800 // Outpout Open-Drain control for
  4100. // this pin
  4101. #define GPIO_GPEODR_GPIO140 0x1000 // Outpout Open-Drain control for
  4102. // this pin
  4103. #define GPIO_GPEODR_GPIO141 0x2000 // Outpout Open-Drain control for
  4104. // this pin
  4105. #define GPIO_GPEODR_GPIO142 0x4000 // Outpout Open-Drain control for
  4106. // this pin
  4107. #define GPIO_GPEODR_GPIO143 0x8000 // Outpout Open-Drain control for
  4108. // this pin
  4109. #define GPIO_GPEODR_GPIO144 0x10000 // Outpout Open-Drain control for
  4110. // this pin
  4111. #define GPIO_GPEODR_GPIO145 0x20000 // Outpout Open-Drain control for
  4112. // this pin
  4113. #define GPIO_GPEODR_GPIO146 0x40000 // Outpout Open-Drain control for
  4114. // this pin
  4115. #define GPIO_GPEODR_GPIO147 0x80000 // Outpout Open-Drain control for
  4116. // this pin
  4117. #define GPIO_GPEODR_GPIO148 0x100000 // Outpout Open-Drain control for
  4118. // this pin
  4119. #define GPIO_GPEODR_GPIO149 0x200000 // Outpout Open-Drain control for
  4120. // this pin
  4121. #define GPIO_GPEODR_GPIO150 0x400000 // Outpout Open-Drain control for
  4122. // this pin
  4123. #define GPIO_GPEODR_GPIO151 0x800000 // Outpout Open-Drain control for
  4124. // this pin
  4125. #define GPIO_GPEODR_GPIO152 0x1000000 // Outpout Open-Drain control for
  4126. // this pin
  4127. #define GPIO_GPEODR_GPIO153 0x2000000 // Outpout Open-Drain control for
  4128. // this pin
  4129. #define GPIO_GPEODR_GPIO154 0x4000000 // Outpout Open-Drain control for
  4130. // this pin
  4131. #define GPIO_GPEODR_GPIO155 0x8000000 // Outpout Open-Drain control for
  4132. // this pin
  4133. #define GPIO_GPEODR_GPIO156 0x10000000 // Outpout Open-Drain control for
  4134. // this pin
  4135. #define GPIO_GPEODR_GPIO157 0x20000000 // Outpout Open-Drain control for
  4136. // this pin
  4137. #define GPIO_GPEODR_GPIO158 0x40000000 // Outpout Open-Drain control for
  4138. // this pin
  4139. #define GPIO_GPEODR_GPIO159 0x80000000 // Outpout Open-Drain control for
  4140. // this pin
  4141. //*****************************************************************************
  4142. //
  4143. // The following are defines for the bit fields in the GPEGMUX1 register
  4144. //
  4145. //*****************************************************************************
  4146. #define GPIO_GPEGMUX1_GPIO128_S 0
  4147. #define GPIO_GPEGMUX1_GPIO128_M 0x3 // Defines pin-muxing selection
  4148. // for GPIO128
  4149. #define GPIO_GPEGMUX1_GPIO129_S 2
  4150. #define GPIO_GPEGMUX1_GPIO129_M 0xC // Defines pin-muxing selection
  4151. // for GPIO129
  4152. #define GPIO_GPEGMUX1_GPIO130_S 4
  4153. #define GPIO_GPEGMUX1_GPIO130_M 0x30 // Defines pin-muxing selection
  4154. // for GPIO130
  4155. #define GPIO_GPEGMUX1_GPIO131_S 6
  4156. #define GPIO_GPEGMUX1_GPIO131_M 0xC0 // Defines pin-muxing selection
  4157. // for GPIO131
  4158. #define GPIO_GPEGMUX1_GPIO132_S 8
  4159. #define GPIO_GPEGMUX1_GPIO132_M 0x300 // Defines pin-muxing selection
  4160. // for GPIO132
  4161. #define GPIO_GPEGMUX1_GPIO133_S 10
  4162. #define GPIO_GPEGMUX1_GPIO133_M 0xC00 // Defines pin-muxing selection
  4163. // for GPIO133
  4164. #define GPIO_GPEGMUX1_GPIO134_S 12
  4165. #define GPIO_GPEGMUX1_GPIO134_M 0x3000 // Defines pin-muxing selection
  4166. // for GPIO134
  4167. #define GPIO_GPEGMUX1_GPIO135_S 14
  4168. #define GPIO_GPEGMUX1_GPIO135_M 0xC000 // Defines pin-muxing selection
  4169. // for GPIO135
  4170. #define GPIO_GPEGMUX1_GPIO136_S 16
  4171. #define GPIO_GPEGMUX1_GPIO136_M 0x30000 // Defines pin-muxing selection
  4172. // for GPIO136
  4173. #define GPIO_GPEGMUX1_GPIO137_S 18
  4174. #define GPIO_GPEGMUX1_GPIO137_M 0xC0000 // Defines pin-muxing selection
  4175. // for GPIO137
  4176. #define GPIO_GPEGMUX1_GPIO138_S 20
  4177. #define GPIO_GPEGMUX1_GPIO138_M 0x300000 // Defines pin-muxing selection
  4178. // for GPIO138
  4179. #define GPIO_GPEGMUX1_GPIO139_S 22
  4180. #define GPIO_GPEGMUX1_GPIO139_M 0xC00000 // Defines pin-muxing selection
  4181. // for GPIO139
  4182. #define GPIO_GPEGMUX1_GPIO140_S 24
  4183. #define GPIO_GPEGMUX1_GPIO140_M 0x3000000 // Defines pin-muxing selection
  4184. // for GPIO140
  4185. #define GPIO_GPEGMUX1_GPIO141_S 26
  4186. #define GPIO_GPEGMUX1_GPIO141_M 0xC000000 // Defines pin-muxing selection
  4187. // for GPIO141
  4188. #define GPIO_GPEGMUX1_GPIO142_S 28
  4189. #define GPIO_GPEGMUX1_GPIO142_M 0x30000000 // Defines pin-muxing selection
  4190. // for GPIO142
  4191. #define GPIO_GPEGMUX1_GPIO143_S 30
  4192. #define GPIO_GPEGMUX1_GPIO143_M 0xC0000000 // Defines pin-muxing selection
  4193. // for GPIO143
  4194. //*****************************************************************************
  4195. //
  4196. // The following are defines for the bit fields in the GPEGMUX2 register
  4197. //
  4198. //*****************************************************************************
  4199. #define GPIO_GPEGMUX2_GPIO144_S 0
  4200. #define GPIO_GPEGMUX2_GPIO144_M 0x3 // Defines pin-muxing selection
  4201. // for GPIO144
  4202. #define GPIO_GPEGMUX2_GPIO145_S 2
  4203. #define GPIO_GPEGMUX2_GPIO145_M 0xC // Defines pin-muxing selection
  4204. // for GPIO145
  4205. #define GPIO_GPEGMUX2_GPIO146_S 4
  4206. #define GPIO_GPEGMUX2_GPIO146_M 0x30 // Defines pin-muxing selection
  4207. // for GPIO146
  4208. #define GPIO_GPEGMUX2_GPIO147_S 6
  4209. #define GPIO_GPEGMUX2_GPIO147_M 0xC0 // Defines pin-muxing selection
  4210. // for GPIO147
  4211. #define GPIO_GPEGMUX2_GPIO148_S 8
  4212. #define GPIO_GPEGMUX2_GPIO148_M 0x300 // Defines pin-muxing selection
  4213. // for GPIO148
  4214. #define GPIO_GPEGMUX2_GPIO149_S 10
  4215. #define GPIO_GPEGMUX2_GPIO149_M 0xC00 // Defines pin-muxing selection
  4216. // for GPIO149
  4217. #define GPIO_GPEGMUX2_GPIO150_S 12
  4218. #define GPIO_GPEGMUX2_GPIO150_M 0x3000 // Defines pin-muxing selection
  4219. // for GPIO150
  4220. #define GPIO_GPEGMUX2_GPIO151_S 14
  4221. #define GPIO_GPEGMUX2_GPIO151_M 0xC000 // Defines pin-muxing selection
  4222. // for GPIO151
  4223. #define GPIO_GPEGMUX2_GPIO152_S 16
  4224. #define GPIO_GPEGMUX2_GPIO152_M 0x30000 // Defines pin-muxing selection
  4225. // for GPIO152
  4226. #define GPIO_GPEGMUX2_GPIO153_S 18
  4227. #define GPIO_GPEGMUX2_GPIO153_M 0xC0000 // Defines pin-muxing selection
  4228. // for GPIO153
  4229. #define GPIO_GPEGMUX2_GPIO154_S 20
  4230. #define GPIO_GPEGMUX2_GPIO154_M 0x300000 // Defines pin-muxing selection
  4231. // for GPIO154
  4232. #define GPIO_GPEGMUX2_GPIO155_S 22
  4233. #define GPIO_GPEGMUX2_GPIO155_M 0xC00000 // Defines pin-muxing selection
  4234. // for GPIO155
  4235. #define GPIO_GPEGMUX2_GPIO156_S 24
  4236. #define GPIO_GPEGMUX2_GPIO156_M 0x3000000 // Defines pin-muxing selection
  4237. // for GPIO156
  4238. #define GPIO_GPEGMUX2_GPIO157_S 26
  4239. #define GPIO_GPEGMUX2_GPIO157_M 0xC000000 // Defines pin-muxing selection
  4240. // for GPIO157
  4241. #define GPIO_GPEGMUX2_GPIO158_S 28
  4242. #define GPIO_GPEGMUX2_GPIO158_M 0x30000000 // Defines pin-muxing selection
  4243. // for GPIO158
  4244. #define GPIO_GPEGMUX2_GPIO159_S 30
  4245. #define GPIO_GPEGMUX2_GPIO159_M 0xC0000000 // Defines pin-muxing selection
  4246. // for GPIO159
  4247. //*****************************************************************************
  4248. //
  4249. // The following are defines for the bit fields in the GPECSEL1 register
  4250. //
  4251. //*****************************************************************************
  4252. #define GPIO_GPECSEL1_GPIO128_S 0
  4253. #define GPIO_GPECSEL1_GPIO128_M 0xF // GPIO128 Master CPU Select
  4254. #define GPIO_GPECSEL1_GPIO129_S 4
  4255. #define GPIO_GPECSEL1_GPIO129_M 0xF0 // GPIO129 Master CPU Select
  4256. #define GPIO_GPECSEL1_GPIO130_S 8
  4257. #define GPIO_GPECSEL1_GPIO130_M 0xF00 // GPIO130 Master CPU Select
  4258. #define GPIO_GPECSEL1_GPIO131_S 12
  4259. #define GPIO_GPECSEL1_GPIO131_M 0xF000 // GPIO131 Master CPU Select
  4260. #define GPIO_GPECSEL1_GPIO132_S 16
  4261. #define GPIO_GPECSEL1_GPIO132_M 0xF0000 // GPIO132 Master CPU Select
  4262. #define GPIO_GPECSEL1_GPIO133_S 20
  4263. #define GPIO_GPECSEL1_GPIO133_M 0xF00000 // GPIO133 Master CPU Select
  4264. #define GPIO_GPECSEL1_GPIO134_S 24
  4265. #define GPIO_GPECSEL1_GPIO134_M 0xF000000 // GPIO134 Master CPU Select
  4266. #define GPIO_GPECSEL1_GPIO135_S 28
  4267. #define GPIO_GPECSEL1_GPIO135_M 0xF0000000 // GPIO135 Master CPU Select
  4268. //*****************************************************************************
  4269. //
  4270. // The following are defines for the bit fields in the GPECSEL2 register
  4271. //
  4272. //*****************************************************************************
  4273. #define GPIO_GPECSEL2_GPIO136_S 0
  4274. #define GPIO_GPECSEL2_GPIO136_M 0xF // GPIO136 Master CPU Select
  4275. #define GPIO_GPECSEL2_GPIO137_S 4
  4276. #define GPIO_GPECSEL2_GPIO137_M 0xF0 // GPIO137 Master CPU Select
  4277. #define GPIO_GPECSEL2_GPIO138_S 8
  4278. #define GPIO_GPECSEL2_GPIO138_M 0xF00 // GPIO138 Master CPU Select
  4279. #define GPIO_GPECSEL2_GPIO139_S 12
  4280. #define GPIO_GPECSEL2_GPIO139_M 0xF000 // GPIO139 Master CPU Select
  4281. #define GPIO_GPECSEL2_GPIO140_S 16
  4282. #define GPIO_GPECSEL2_GPIO140_M 0xF0000 // GPIO140 Master CPU Select
  4283. #define GPIO_GPECSEL2_GPIO141_S 20
  4284. #define GPIO_GPECSEL2_GPIO141_M 0xF00000 // GPIO141 Master CPU Select
  4285. #define GPIO_GPECSEL2_GPIO142_S 24
  4286. #define GPIO_GPECSEL2_GPIO142_M 0xF000000 // GPIO142 Master CPU Select
  4287. #define GPIO_GPECSEL2_GPIO143_S 28
  4288. #define GPIO_GPECSEL2_GPIO143_M 0xF0000000 // GPIO143 Master CPU Select
  4289. //*****************************************************************************
  4290. //
  4291. // The following are defines for the bit fields in the GPECSEL3 register
  4292. //
  4293. //*****************************************************************************
  4294. #define GPIO_GPECSEL3_GPIO144_S 0
  4295. #define GPIO_GPECSEL3_GPIO144_M 0xF // GPIO144 Master CPU Select
  4296. #define GPIO_GPECSEL3_GPIO145_S 4
  4297. #define GPIO_GPECSEL3_GPIO145_M 0xF0 // GPIO145 Master CPU Select
  4298. #define GPIO_GPECSEL3_GPIO146_S 8
  4299. #define GPIO_GPECSEL3_GPIO146_M 0xF00 // GPIO146 Master CPU Select
  4300. #define GPIO_GPECSEL3_GPIO147_S 12
  4301. #define GPIO_GPECSEL3_GPIO147_M 0xF000 // GPIO147 Master CPU Select
  4302. #define GPIO_GPECSEL3_GPIO148_S 16
  4303. #define GPIO_GPECSEL3_GPIO148_M 0xF0000 // GPIO148 Master CPU Select
  4304. #define GPIO_GPECSEL3_GPIO149_S 20
  4305. #define GPIO_GPECSEL3_GPIO149_M 0xF00000 // GPIO149 Master CPU Select
  4306. #define GPIO_GPECSEL3_GPIO150_S 24
  4307. #define GPIO_GPECSEL3_GPIO150_M 0xF000000 // GPIO150 Master CPU Select
  4308. #define GPIO_GPECSEL3_GPIO151_S 28
  4309. #define GPIO_GPECSEL3_GPIO151_M 0xF0000000 // GPIO151 Master CPU Select
  4310. //*****************************************************************************
  4311. //
  4312. // The following are defines for the bit fields in the GPECSEL4 register
  4313. //
  4314. //*****************************************************************************
  4315. #define GPIO_GPECSEL4_GPIO152_S 0
  4316. #define GPIO_GPECSEL4_GPIO152_M 0xF // GPIO152 Master CPU Select
  4317. #define GPIO_GPECSEL4_GPIO153_S 4
  4318. #define GPIO_GPECSEL4_GPIO153_M 0xF0 // GPIO153 Master CPU Select
  4319. #define GPIO_GPECSEL4_GPIO154_S 8
  4320. #define GPIO_GPECSEL4_GPIO154_M 0xF00 // GPIO154 Master CPU Select
  4321. #define GPIO_GPECSEL4_GPIO155_S 12
  4322. #define GPIO_GPECSEL4_GPIO155_M 0xF000 // GPIO155 Master CPU Select
  4323. #define GPIO_GPECSEL4_GPIO156_S 16
  4324. #define GPIO_GPECSEL4_GPIO156_M 0xF0000 // GPIO156 Master CPU Select
  4325. #define GPIO_GPECSEL4_GPIO157_S 20
  4326. #define GPIO_GPECSEL4_GPIO157_M 0xF00000 // GPIO157 Master CPU Select
  4327. #define GPIO_GPECSEL4_GPIO158_S 24
  4328. #define GPIO_GPECSEL4_GPIO158_M 0xF000000 // GPIO158 Master CPU Select
  4329. #define GPIO_GPECSEL4_GPIO159_S 28
  4330. #define GPIO_GPECSEL4_GPIO159_M 0xF0000000 // GPIO159 Master CPU Select
  4331. //*****************************************************************************
  4332. //
  4333. // The following are defines for the bit fields in the GPELOCK register
  4334. //
  4335. //*****************************************************************************
  4336. #define GPIO_GPELOCK_GPIO128 0x1 // Configuration Lock bit for this
  4337. // pin
  4338. #define GPIO_GPELOCK_GPIO129 0x2 // Configuration Lock bit for this
  4339. // pin
  4340. #define GPIO_GPELOCK_GPIO130 0x4 // Configuration Lock bit for this
  4341. // pin
  4342. #define GPIO_GPELOCK_GPIO131 0x8 // Configuration Lock bit for this
  4343. // pin
  4344. #define GPIO_GPELOCK_GPIO132 0x10 // Configuration Lock bit for this
  4345. // pin
  4346. #define GPIO_GPELOCK_GPIO133 0x20 // Configuration Lock bit for this
  4347. // pin
  4348. #define GPIO_GPELOCK_GPIO134 0x40 // Configuration Lock bit for this
  4349. // pin
  4350. #define GPIO_GPELOCK_GPIO135 0x80 // Configuration Lock bit for this
  4351. // pin
  4352. #define GPIO_GPELOCK_GPIO136 0x100 // Configuration Lock bit for this
  4353. // pin
  4354. #define GPIO_GPELOCK_GPIO137 0x200 // Configuration Lock bit for this
  4355. // pin
  4356. #define GPIO_GPELOCK_GPIO138 0x400 // Configuration Lock bit for this
  4357. // pin
  4358. #define GPIO_GPELOCK_GPIO139 0x800 // Configuration Lock bit for this
  4359. // pin
  4360. #define GPIO_GPELOCK_GPIO140 0x1000 // Configuration Lock bit for this
  4361. // pin
  4362. #define GPIO_GPELOCK_GPIO141 0x2000 // Configuration Lock bit for this
  4363. // pin
  4364. #define GPIO_GPELOCK_GPIO142 0x4000 // Configuration Lock bit for this
  4365. // pin
  4366. #define GPIO_GPELOCK_GPIO143 0x8000 // Configuration Lock bit for this
  4367. // pin
  4368. #define GPIO_GPELOCK_GPIO144 0x10000 // Configuration Lock bit for this
  4369. // pin
  4370. #define GPIO_GPELOCK_GPIO145 0x20000 // Configuration Lock bit for this
  4371. // pin
  4372. #define GPIO_GPELOCK_GPIO146 0x40000 // Configuration Lock bit for this
  4373. // pin
  4374. #define GPIO_GPELOCK_GPIO147 0x80000 // Configuration Lock bit for this
  4375. // pin
  4376. #define GPIO_GPELOCK_GPIO148 0x100000 // Configuration Lock bit for this
  4377. // pin
  4378. #define GPIO_GPELOCK_GPIO149 0x200000 // Configuration Lock bit for this
  4379. // pin
  4380. #define GPIO_GPELOCK_GPIO150 0x400000 // Configuration Lock bit for this
  4381. // pin
  4382. #define GPIO_GPELOCK_GPIO151 0x800000 // Configuration Lock bit for this
  4383. // pin
  4384. #define GPIO_GPELOCK_GPIO152 0x1000000 // Configuration Lock bit for this
  4385. // pin
  4386. #define GPIO_GPELOCK_GPIO153 0x2000000 // Configuration Lock bit for this
  4387. // pin
  4388. #define GPIO_GPELOCK_GPIO154 0x4000000 // Configuration Lock bit for this
  4389. // pin
  4390. #define GPIO_GPELOCK_GPIO155 0x8000000 // Configuration Lock bit for this
  4391. // pin
  4392. #define GPIO_GPELOCK_GPIO156 0x10000000 // Configuration Lock bit for this
  4393. // pin
  4394. #define GPIO_GPELOCK_GPIO157 0x20000000 // Configuration Lock bit for this
  4395. // pin
  4396. #define GPIO_GPELOCK_GPIO158 0x40000000 // Configuration Lock bit for this
  4397. // pin
  4398. #define GPIO_GPELOCK_GPIO159 0x80000000 // Configuration Lock bit for this
  4399. // pin
  4400. //*****************************************************************************
  4401. //
  4402. // The following are defines for the bit fields in the GPECR register
  4403. //
  4404. //*****************************************************************************
  4405. #define GPIO_GPECR_GPIO128 0x1 // Configuration lock commit bit
  4406. // for this pin
  4407. #define GPIO_GPECR_GPIO129 0x2 // Configuration lock commit bit
  4408. // for this pin
  4409. #define GPIO_GPECR_GPIO130 0x4 // Configuration lock commit bit
  4410. // for this pin
  4411. #define GPIO_GPECR_GPIO131 0x8 // Configuration lock commit bit
  4412. // for this pin
  4413. #define GPIO_GPECR_GPIO132 0x10 // Configuration lock commit bit
  4414. // for this pin
  4415. #define GPIO_GPECR_GPIO133 0x20 // Configuration lock commit bit
  4416. // for this pin
  4417. #define GPIO_GPECR_GPIO134 0x40 // Configuration lock commit bit
  4418. // for this pin
  4419. #define GPIO_GPECR_GPIO135 0x80 // Configuration lock commit bit
  4420. // for this pin
  4421. #define GPIO_GPECR_GPIO136 0x100 // Configuration lock commit bit
  4422. // for this pin
  4423. #define GPIO_GPECR_GPIO137 0x200 // Configuration lock commit bit
  4424. // for this pin
  4425. #define GPIO_GPECR_GPIO138 0x400 // Configuration lock commit bit
  4426. // for this pin
  4427. #define GPIO_GPECR_GPIO139 0x800 // Configuration lock commit bit
  4428. // for this pin
  4429. #define GPIO_GPECR_GPIO140 0x1000 // Configuration lock commit bit
  4430. // for this pin
  4431. #define GPIO_GPECR_GPIO141 0x2000 // Configuration lock commit bit
  4432. // for this pin
  4433. #define GPIO_GPECR_GPIO142 0x4000 // Configuration lock commit bit
  4434. // for this pin
  4435. #define GPIO_GPECR_GPIO143 0x8000 // Configuration lock commit bit
  4436. // for this pin
  4437. #define GPIO_GPECR_GPIO144 0x10000 // Configuration lock commit bit
  4438. // for this pin
  4439. #define GPIO_GPECR_GPIO145 0x20000 // Configuration lock commit bit
  4440. // for this pin
  4441. #define GPIO_GPECR_GPIO146 0x40000 // Configuration lock commit bit
  4442. // for this pin
  4443. #define GPIO_GPECR_GPIO147 0x80000 // Configuration lock commit bit
  4444. // for this pin
  4445. #define GPIO_GPECR_GPIO148 0x100000 // Configuration lock commit bit
  4446. // for this pin
  4447. #define GPIO_GPECR_GPIO149 0x200000 // Configuration lock commit bit
  4448. // for this pin
  4449. #define GPIO_GPECR_GPIO150 0x400000 // Configuration lock commit bit
  4450. // for this pin
  4451. #define GPIO_GPECR_GPIO151 0x800000 // Configuration lock commit bit
  4452. // for this pin
  4453. #define GPIO_GPECR_GPIO152 0x1000000 // Configuration lock commit bit
  4454. // for this pin
  4455. #define GPIO_GPECR_GPIO153 0x2000000 // Configuration lock commit bit
  4456. // for this pin
  4457. #define GPIO_GPECR_GPIO154 0x4000000 // Configuration lock commit bit
  4458. // for this pin
  4459. #define GPIO_GPECR_GPIO155 0x8000000 // Configuration lock commit bit
  4460. // for this pin
  4461. #define GPIO_GPECR_GPIO156 0x10000000 // Configuration lock commit bit
  4462. // for this pin
  4463. #define GPIO_GPECR_GPIO157 0x20000000 // Configuration lock commit bit
  4464. // for this pin
  4465. #define GPIO_GPECR_GPIO158 0x40000000 // Configuration lock commit bit
  4466. // for this pin
  4467. #define GPIO_GPECR_GPIO159 0x80000000 // Configuration lock commit bit
  4468. // for this pin
  4469. //*****************************************************************************
  4470. //
  4471. // The following are defines for the bit fields in the GPFCTRL register
  4472. //
  4473. //*****************************************************************************
  4474. #define GPIO_GPFCTRL_QUALPRD0_S 0
  4475. #define GPIO_GPFCTRL_QUALPRD0_M 0xFF // Qualification sampling period
  4476. // for GPIO160 to GPIO167
  4477. #define GPIO_GPFCTRL_QUALPRD1_S 8
  4478. #define GPIO_GPFCTRL_QUALPRD1_M 0xFF00 // Qualification sampling period
  4479. // for GPIO168
  4480. //*****************************************************************************
  4481. //
  4482. // The following are defines for the bit fields in the GPFQSEL1 register
  4483. //
  4484. //*****************************************************************************
  4485. #define GPIO_GPFQSEL1_GPIO160_S 0
  4486. #define GPIO_GPFQSEL1_GPIO160_M 0x3 // Select input qualification type
  4487. // for GPIO160
  4488. #define GPIO_GPFQSEL1_GPIO161_S 2
  4489. #define GPIO_GPFQSEL1_GPIO161_M 0xC // Select input qualification type
  4490. // for GPIO161
  4491. #define GPIO_GPFQSEL1_GPIO162_S 4
  4492. #define GPIO_GPFQSEL1_GPIO162_M 0x30 // Select input qualification type
  4493. // for GPIO162
  4494. #define GPIO_GPFQSEL1_GPIO163_S 6
  4495. #define GPIO_GPFQSEL1_GPIO163_M 0xC0 // Select input qualification type
  4496. // for GPIO163
  4497. #define GPIO_GPFQSEL1_GPIO164_S 8
  4498. #define GPIO_GPFQSEL1_GPIO164_M 0x300 // Select input qualification type
  4499. // for GPIO164
  4500. #define GPIO_GPFQSEL1_GPIO165_S 10
  4501. #define GPIO_GPFQSEL1_GPIO165_M 0xC00 // Select input qualification type
  4502. // for GPIO165
  4503. #define GPIO_GPFQSEL1_GPIO166_S 12
  4504. #define GPIO_GPFQSEL1_GPIO166_M 0x3000 // Select input qualification type
  4505. // for GPIO166
  4506. #define GPIO_GPFQSEL1_GPIO167_S 14
  4507. #define GPIO_GPFQSEL1_GPIO167_M 0xC000 // Select input qualification type
  4508. // for GPIO167
  4509. #define GPIO_GPFQSEL1_GPIO168_S 16
  4510. #define GPIO_GPFQSEL1_GPIO168_M 0x30000 // Select input qualification type
  4511. // for GPIO168
  4512. //*****************************************************************************
  4513. //
  4514. // The following are defines for the bit fields in the GPFMUX1 register
  4515. //
  4516. //*****************************************************************************
  4517. #define GPIO_GPFMUX1_GPIO160_S 0
  4518. #define GPIO_GPFMUX1_GPIO160_M 0x3 // Defines pin-muxing selection
  4519. // for GPIO160
  4520. #define GPIO_GPFMUX1_GPIO161_S 2
  4521. #define GPIO_GPFMUX1_GPIO161_M 0xC // Defines pin-muxing selection
  4522. // for GPIO161
  4523. #define GPIO_GPFMUX1_GPIO162_S 4
  4524. #define GPIO_GPFMUX1_GPIO162_M 0x30 // Defines pin-muxing selection
  4525. // for GPIO162
  4526. #define GPIO_GPFMUX1_GPIO163_S 6
  4527. #define GPIO_GPFMUX1_GPIO163_M 0xC0 // Defines pin-muxing selection
  4528. // for GPIO163
  4529. #define GPIO_GPFMUX1_GPIO164_S 8
  4530. #define GPIO_GPFMUX1_GPIO164_M 0x300 // Defines pin-muxing selection
  4531. // for GPIO164
  4532. #define GPIO_GPFMUX1_GPIO165_S 10
  4533. #define GPIO_GPFMUX1_GPIO165_M 0xC00 // Defines pin-muxing selection
  4534. // for GPIO165
  4535. #define GPIO_GPFMUX1_GPIO166_S 12
  4536. #define GPIO_GPFMUX1_GPIO166_M 0x3000 // Defines pin-muxing selection
  4537. // for GPIO166
  4538. #define GPIO_GPFMUX1_GPIO167_S 14
  4539. #define GPIO_GPFMUX1_GPIO167_M 0xC000 // Defines pin-muxing selection
  4540. // for GPIO167
  4541. #define GPIO_GPFMUX1_GPIO168_S 16
  4542. #define GPIO_GPFMUX1_GPIO168_M 0x30000 // Defines pin-muxing selection
  4543. // for GPIO168
  4544. //*****************************************************************************
  4545. //
  4546. // The following are defines for the bit fields in the GPFDIR register
  4547. //
  4548. //*****************************************************************************
  4549. #define GPIO_GPFDIR_GPIO160 0x1 // Defines direction for this pin
  4550. // in GPIO mode
  4551. #define GPIO_GPFDIR_GPIO161 0x2 // Defines direction for this pin
  4552. // in GPIO mode
  4553. #define GPIO_GPFDIR_GPIO162 0x4 // Defines direction for this pin
  4554. // in GPIO mode
  4555. #define GPIO_GPFDIR_GPIO163 0x8 // Defines direction for this pin
  4556. // in GPIO mode
  4557. #define GPIO_GPFDIR_GPIO164 0x10 // Defines direction for this pin
  4558. // in GPIO mode
  4559. #define GPIO_GPFDIR_GPIO165 0x20 // Defines direction for this pin
  4560. // in GPIO mode
  4561. #define GPIO_GPFDIR_GPIO166 0x40 // Defines direction for this pin
  4562. // in GPIO mode
  4563. #define GPIO_GPFDIR_GPIO167 0x80 // Defines direction for this pin
  4564. // in GPIO mode
  4565. #define GPIO_GPFDIR_GPIO168 0x100 // Defines direction for this pin
  4566. // in GPIO mode
  4567. //*****************************************************************************
  4568. //
  4569. // The following are defines for the bit fields in the GPFPUD register
  4570. //
  4571. //*****************************************************************************
  4572. #define GPIO_GPFPUD_GPIO160 0x1 // Pull-Up Disable control for
  4573. // this pin
  4574. #define GPIO_GPFPUD_GPIO161 0x2 // Pull-Up Disable control for
  4575. // this pin
  4576. #define GPIO_GPFPUD_GPIO162 0x4 // Pull-Up Disable control for
  4577. // this pin
  4578. #define GPIO_GPFPUD_GPIO163 0x8 // Pull-Up Disable control for
  4579. // this pin
  4580. #define GPIO_GPFPUD_GPIO164 0x10 // Pull-Up Disable control for
  4581. // this pin
  4582. #define GPIO_GPFPUD_GPIO165 0x20 // Pull-Up Disable control for
  4583. // this pin
  4584. #define GPIO_GPFPUD_GPIO166 0x40 // Pull-Up Disable control for
  4585. // this pin
  4586. #define GPIO_GPFPUD_GPIO167 0x80 // Pull-Up Disable control for
  4587. // this pin
  4588. #define GPIO_GPFPUD_GPIO168 0x100 // Pull-Up Disable control for
  4589. // this pin
  4590. //*****************************************************************************
  4591. //
  4592. // The following are defines for the bit fields in the GPFINV register
  4593. //
  4594. //*****************************************************************************
  4595. #define GPIO_GPFINV_GPIO160 0x1 // Input inversion control for
  4596. // this pin
  4597. #define GPIO_GPFINV_GPIO161 0x2 // Input inversion control for
  4598. // this pin
  4599. #define GPIO_GPFINV_GPIO162 0x4 // Input inversion control for
  4600. // this pin
  4601. #define GPIO_GPFINV_GPIO163 0x8 // Input inversion control for
  4602. // this pin
  4603. #define GPIO_GPFINV_GPIO164 0x10 // Input inversion control for
  4604. // this pin
  4605. #define GPIO_GPFINV_GPIO165 0x20 // Input inversion control for
  4606. // this pin
  4607. #define GPIO_GPFINV_GPIO166 0x40 // Input inversion control for
  4608. // this pin
  4609. #define GPIO_GPFINV_GPIO167 0x80 // Input inversion control for
  4610. // this pin
  4611. #define GPIO_GPFINV_GPIO168 0x100 // Input inversion control for
  4612. // this pin
  4613. //*****************************************************************************
  4614. //
  4615. // The following are defines for the bit fields in the GPFODR register
  4616. //
  4617. //*****************************************************************************
  4618. #define GPIO_GPFODR_GPIO160 0x1 // Outpout Open-Drain control for
  4619. // this pin
  4620. #define GPIO_GPFODR_GPIO161 0x2 // Outpout Open-Drain control for
  4621. // this pin
  4622. #define GPIO_GPFODR_GPIO162 0x4 // Outpout Open-Drain control for
  4623. // this pin
  4624. #define GPIO_GPFODR_GPIO163 0x8 // Outpout Open-Drain control for
  4625. // this pin
  4626. #define GPIO_GPFODR_GPIO164 0x10 // Outpout Open-Drain control for
  4627. // this pin
  4628. #define GPIO_GPFODR_GPIO165 0x20 // Outpout Open-Drain control for
  4629. // this pin
  4630. #define GPIO_GPFODR_GPIO166 0x40 // Outpout Open-Drain control for
  4631. // this pin
  4632. #define GPIO_GPFODR_GPIO167 0x80 // Outpout Open-Drain control for
  4633. // this pin
  4634. #define GPIO_GPFODR_GPIO168 0x100 // Outpout Open-Drain control for
  4635. // this pin
  4636. //*****************************************************************************
  4637. //
  4638. // The following are defines for the bit fields in the GPFGMUX1 register
  4639. //
  4640. //*****************************************************************************
  4641. #define GPIO_GPFGMUX1_GPIO160_S 0
  4642. #define GPIO_GPFGMUX1_GPIO160_M 0x3 // Defines pin-muxing selection
  4643. // for GPIO160
  4644. #define GPIO_GPFGMUX1_GPIO161_S 2
  4645. #define GPIO_GPFGMUX1_GPIO161_M 0xC // Defines pin-muxing selection
  4646. // for GPIO161
  4647. #define GPIO_GPFGMUX1_GPIO162_S 4
  4648. #define GPIO_GPFGMUX1_GPIO162_M 0x30 // Defines pin-muxing selection
  4649. // for GPIO162
  4650. #define GPIO_GPFGMUX1_GPIO163_S 6
  4651. #define GPIO_GPFGMUX1_GPIO163_M 0xC0 // Defines pin-muxing selection
  4652. // for GPIO163
  4653. #define GPIO_GPFGMUX1_GPIO164_S 8
  4654. #define GPIO_GPFGMUX1_GPIO164_M 0x300 // Defines pin-muxing selection
  4655. // for GPIO164
  4656. #define GPIO_GPFGMUX1_GPIO165_S 10
  4657. #define GPIO_GPFGMUX1_GPIO165_M 0xC00 // Defines pin-muxing selection
  4658. // for GPIO165
  4659. #define GPIO_GPFGMUX1_GPIO166_S 12
  4660. #define GPIO_GPFGMUX1_GPIO166_M 0x3000 // Defines pin-muxing selection
  4661. // for GPIO166
  4662. #define GPIO_GPFGMUX1_GPIO167_S 14
  4663. #define GPIO_GPFGMUX1_GPIO167_M 0xC000 // Defines pin-muxing selection
  4664. // for GPIO167
  4665. #define GPIO_GPFGMUX1_GPIO168_S 16
  4666. #define GPIO_GPFGMUX1_GPIO168_M 0x30000 // Defines pin-muxing selection
  4667. // for GPIO168
  4668. //*****************************************************************************
  4669. //
  4670. // The following are defines for the bit fields in the GPFCSEL1 register
  4671. //
  4672. //*****************************************************************************
  4673. #define GPIO_GPFCSEL1_GPIO160_S 0
  4674. #define GPIO_GPFCSEL1_GPIO160_M 0xF // GPIO160 Master CPU Select
  4675. #define GPIO_GPFCSEL1_GPIO161_S 4
  4676. #define GPIO_GPFCSEL1_GPIO161_M 0xF0 // GPIO161 Master CPU Select
  4677. #define GPIO_GPFCSEL1_GPIO162_S 8
  4678. #define GPIO_GPFCSEL1_GPIO162_M 0xF00 // GPIO162 Master CPU Select
  4679. #define GPIO_GPFCSEL1_GPIO163_S 12
  4680. #define GPIO_GPFCSEL1_GPIO163_M 0xF000 // GPIO163 Master CPU Select
  4681. #define GPIO_GPFCSEL1_GPIO164_S 16
  4682. #define GPIO_GPFCSEL1_GPIO164_M 0xF0000 // GPIO164 Master CPU Select
  4683. #define GPIO_GPFCSEL1_GPIO165_S 20
  4684. #define GPIO_GPFCSEL1_GPIO165_M 0xF00000 // GPIO165 Master CPU Select
  4685. #define GPIO_GPFCSEL1_GPIO166_S 24
  4686. #define GPIO_GPFCSEL1_GPIO166_M 0xF000000 // GPIO166 Master CPU Select
  4687. #define GPIO_GPFCSEL1_GPIO167_S 28
  4688. #define GPIO_GPFCSEL1_GPIO167_M 0xF0000000 // GPIO167 Master CPU Select
  4689. //*****************************************************************************
  4690. //
  4691. // The following are defines for the bit fields in the GPFCSEL2 register
  4692. //
  4693. //*****************************************************************************
  4694. #define GPIO_GPFCSEL2_GPIO168_S 0
  4695. #define GPIO_GPFCSEL2_GPIO168_M 0xF // GPIO168 Master CPU Select
  4696. //*****************************************************************************
  4697. //
  4698. // The following are defines for the bit fields in the GPFLOCK register
  4699. //
  4700. //*****************************************************************************
  4701. #define GPIO_GPFLOCK_GPIO160 0x1 // Configuration Lock bit for this
  4702. // pin
  4703. #define GPIO_GPFLOCK_GPIO161 0x2 // Configuration Lock bit for this
  4704. // pin
  4705. #define GPIO_GPFLOCK_GPIO162 0x4 // Configuration Lock bit for this
  4706. // pin
  4707. #define GPIO_GPFLOCK_GPIO163 0x8 // Configuration Lock bit for this
  4708. // pin
  4709. #define GPIO_GPFLOCK_GPIO164 0x10 // Configuration Lock bit for this
  4710. // pin
  4711. #define GPIO_GPFLOCK_GPIO165 0x20 // Configuration Lock bit for this
  4712. // pin
  4713. #define GPIO_GPFLOCK_GPIO166 0x40 // Configuration Lock bit for this
  4714. // pin
  4715. #define GPIO_GPFLOCK_GPIO167 0x80 // Configuration Lock bit for this
  4716. // pin
  4717. #define GPIO_GPFLOCK_GPIO168 0x100 // Configuration Lock bit for this
  4718. // pin
  4719. //*****************************************************************************
  4720. //
  4721. // The following are defines for the bit fields in the GPFCR register
  4722. //
  4723. //*****************************************************************************
  4724. #define GPIO_GPFCR_GPIO160 0x1 // Configuration lock commit bit
  4725. // for this pin
  4726. #define GPIO_GPFCR_GPIO161 0x2 // Configuration lock commit bit
  4727. // for this pin
  4728. #define GPIO_GPFCR_GPIO162 0x4 // Configuration lock commit bit
  4729. // for this pin
  4730. #define GPIO_GPFCR_GPIO163 0x8 // Configuration lock commit bit
  4731. // for this pin
  4732. #define GPIO_GPFCR_GPIO164 0x10 // Configuration lock commit bit
  4733. // for this pin
  4734. #define GPIO_GPFCR_GPIO165 0x20 // Configuration lock commit bit
  4735. // for this pin
  4736. #define GPIO_GPFCR_GPIO166 0x40 // Configuration lock commit bit
  4737. // for this pin
  4738. #define GPIO_GPFCR_GPIO167 0x80 // Configuration lock commit bit
  4739. // for this pin
  4740. #define GPIO_GPFCR_GPIO168 0x100 // Configuration lock commit bit
  4741. // for this pin
  4742. //*****************************************************************************
  4743. //
  4744. // The following are defines for the bit fields in the GPADAT register
  4745. //
  4746. //*****************************************************************************
  4747. #define GPIO_GPADAT_GPIO0 0x1 // Data Register for this pin
  4748. #define GPIO_GPADAT_GPIO1 0x2 // Data Register for this pin
  4749. #define GPIO_GPADAT_GPIO2 0x4 // Data Register for this pin
  4750. #define GPIO_GPADAT_GPIO3 0x8 // Data Register for this pin
  4751. #define GPIO_GPADAT_GPIO4 0x10 // Data Register for this pin
  4752. #define GPIO_GPADAT_GPIO5 0x20 // Data Register for this pin
  4753. #define GPIO_GPADAT_GPIO6 0x40 // Data Register for this pin
  4754. #define GPIO_GPADAT_GPIO7 0x80 // Data Register for this pin
  4755. #define GPIO_GPADAT_GPIO8 0x100 // Data Register for this pin
  4756. #define GPIO_GPADAT_GPIO9 0x200 // Data Register for this pin
  4757. #define GPIO_GPADAT_GPIO10 0x400 // Data Register for this pin
  4758. #define GPIO_GPADAT_GPIO11 0x800 // Data Register for this pin
  4759. #define GPIO_GPADAT_GPIO12 0x1000 // Data Register for this pin
  4760. #define GPIO_GPADAT_GPIO13 0x2000 // Data Register for this pin
  4761. #define GPIO_GPADAT_GPIO14 0x4000 // Data Register for this pin
  4762. #define GPIO_GPADAT_GPIO15 0x8000 // Data Register for this pin
  4763. #define GPIO_GPADAT_GPIO16 0x10000 // Data Register for this pin
  4764. #define GPIO_GPADAT_GPIO17 0x20000 // Data Register for this pin
  4765. #define GPIO_GPADAT_GPIO18 0x40000 // Data Register for this pin
  4766. #define GPIO_GPADAT_GPIO19 0x80000 // Data Register for this pin
  4767. #define GPIO_GPADAT_GPIO20 0x100000 // Data Register for this pin
  4768. #define GPIO_GPADAT_GPIO21 0x200000 // Data Register for this pin
  4769. #define GPIO_GPADAT_GPIO22 0x400000 // Data Register for this pin
  4770. #define GPIO_GPADAT_GPIO23 0x800000 // Data Register for this pin
  4771. #define GPIO_GPADAT_GPIO24 0x1000000 // Data Register for this pin
  4772. #define GPIO_GPADAT_GPIO25 0x2000000 // Data Register for this pin
  4773. #define GPIO_GPADAT_GPIO26 0x4000000 // Data Register for this pin
  4774. #define GPIO_GPADAT_GPIO27 0x8000000 // Data Register for this pin
  4775. #define GPIO_GPADAT_GPIO28 0x10000000 // Data Register for this pin
  4776. #define GPIO_GPADAT_GPIO29 0x20000000 // Data Register for this pin
  4777. #define GPIO_GPADAT_GPIO30 0x40000000 // Data Register for this pin
  4778. #define GPIO_GPADAT_GPIO31 0x80000000 // Data Register for this pin
  4779. //*****************************************************************************
  4780. //
  4781. // The following are defines for the bit fields in the GPASET register
  4782. //
  4783. //*****************************************************************************
  4784. #define GPIO_GPASET_GPIO0 0x1 // Output Set bit for this pin
  4785. #define GPIO_GPASET_GPIO1 0x2 // Output Set bit for this pin
  4786. #define GPIO_GPASET_GPIO2 0x4 // Output Set bit for this pin
  4787. #define GPIO_GPASET_GPIO3 0x8 // Output Set bit for this pin
  4788. #define GPIO_GPASET_GPIO4 0x10 // Output Set bit for this pin
  4789. #define GPIO_GPASET_GPIO5 0x20 // Output Set bit for this pin
  4790. #define GPIO_GPASET_GPIO6 0x40 // Output Set bit for this pin
  4791. #define GPIO_GPASET_GPIO7 0x80 // Output Set bit for this pin
  4792. #define GPIO_GPASET_GPIO8 0x100 // Output Set bit for this pin
  4793. #define GPIO_GPASET_GPIO9 0x200 // Output Set bit for this pin
  4794. #define GPIO_GPASET_GPIO10 0x400 // Output Set bit for this pin
  4795. #define GPIO_GPASET_GPIO11 0x800 // Output Set bit for this pin
  4796. #define GPIO_GPASET_GPIO12 0x1000 // Output Set bit for this pin
  4797. #define GPIO_GPASET_GPIO13 0x2000 // Output Set bit for this pin
  4798. #define GPIO_GPASET_GPIO14 0x4000 // Output Set bit for this pin
  4799. #define GPIO_GPASET_GPIO15 0x8000 // Output Set bit for this pin
  4800. #define GPIO_GPASET_GPIO16 0x10000 // Output Set bit for this pin
  4801. #define GPIO_GPASET_GPIO17 0x20000 // Output Set bit for this pin
  4802. #define GPIO_GPASET_GPIO18 0x40000 // Output Set bit for this pin
  4803. #define GPIO_GPASET_GPIO19 0x80000 // Output Set bit for this pin
  4804. #define GPIO_GPASET_GPIO20 0x100000 // Output Set bit for this pin
  4805. #define GPIO_GPASET_GPIO21 0x200000 // Output Set bit for this pin
  4806. #define GPIO_GPASET_GPIO22 0x400000 // Output Set bit for this pin
  4807. #define GPIO_GPASET_GPIO23 0x800000 // Output Set bit for this pin
  4808. #define GPIO_GPASET_GPIO24 0x1000000 // Output Set bit for this pin
  4809. #define GPIO_GPASET_GPIO25 0x2000000 // Output Set bit for this pin
  4810. #define GPIO_GPASET_GPIO26 0x4000000 // Output Set bit for this pin
  4811. #define GPIO_GPASET_GPIO27 0x8000000 // Output Set bit for this pin
  4812. #define GPIO_GPASET_GPIO28 0x10000000 // Output Set bit for this pin
  4813. #define GPIO_GPASET_GPIO29 0x20000000 // Output Set bit for this pin
  4814. #define GPIO_GPASET_GPIO30 0x40000000 // Output Set bit for this pin
  4815. #define GPIO_GPASET_GPIO31 0x80000000 // Output Set bit for this pin
  4816. //*****************************************************************************
  4817. //
  4818. // The following are defines for the bit fields in the GPACLEAR register
  4819. //
  4820. //*****************************************************************************
  4821. #define GPIO_GPACLEAR_GPIO0 0x1 // Output Clear bit for this pin
  4822. #define GPIO_GPACLEAR_GPIO1 0x2 // Output Clear bit for this pin
  4823. #define GPIO_GPACLEAR_GPIO2 0x4 // Output Clear bit for this pin
  4824. #define GPIO_GPACLEAR_GPIO3 0x8 // Output Clear bit for this pin
  4825. #define GPIO_GPACLEAR_GPIO4 0x10 // Output Clear bit for this pin
  4826. #define GPIO_GPACLEAR_GPIO5 0x20 // Output Clear bit for this pin
  4827. #define GPIO_GPACLEAR_GPIO6 0x40 // Output Clear bit for this pin
  4828. #define GPIO_GPACLEAR_GPIO7 0x80 // Output Clear bit for this pin
  4829. #define GPIO_GPACLEAR_GPIO8 0x100 // Output Clear bit for this pin
  4830. #define GPIO_GPACLEAR_GPIO9 0x200 // Output Clear bit for this pin
  4831. #define GPIO_GPACLEAR_GPIO10 0x400 // Output Clear bit for this pin
  4832. #define GPIO_GPACLEAR_GPIO11 0x800 // Output Clear bit for this pin
  4833. #define GPIO_GPACLEAR_GPIO12 0x1000 // Output Clear bit for this pin
  4834. #define GPIO_GPACLEAR_GPIO13 0x2000 // Output Clear bit for this pin
  4835. #define GPIO_GPACLEAR_GPIO14 0x4000 // Output Clear bit for this pin
  4836. #define GPIO_GPACLEAR_GPIO15 0x8000 // Output Clear bit for this pin
  4837. #define GPIO_GPACLEAR_GPIO16 0x10000 // Output Clear bit for this pin
  4838. #define GPIO_GPACLEAR_GPIO17 0x20000 // Output Clear bit for this pin
  4839. #define GPIO_GPACLEAR_GPIO18 0x40000 // Output Clear bit for this pin
  4840. #define GPIO_GPACLEAR_GPIO19 0x80000 // Output Clear bit for this pin
  4841. #define GPIO_GPACLEAR_GPIO20 0x100000 // Output Clear bit for this pin
  4842. #define GPIO_GPACLEAR_GPIO21 0x200000 // Output Clear bit for this pin
  4843. #define GPIO_GPACLEAR_GPIO22 0x400000 // Output Clear bit for this pin
  4844. #define GPIO_GPACLEAR_GPIO23 0x800000 // Output Clear bit for this pin
  4845. #define GPIO_GPACLEAR_GPIO24 0x1000000 // Output Clear bit for this pin
  4846. #define GPIO_GPACLEAR_GPIO25 0x2000000 // Output Clear bit for this pin
  4847. #define GPIO_GPACLEAR_GPIO26 0x4000000 // Output Clear bit for this pin
  4848. #define GPIO_GPACLEAR_GPIO27 0x8000000 // Output Clear bit for this pin
  4849. #define GPIO_GPACLEAR_GPIO28 0x10000000 // Output Clear bit for this pin
  4850. #define GPIO_GPACLEAR_GPIO29 0x20000000 // Output Clear bit for this pin
  4851. #define GPIO_GPACLEAR_GPIO30 0x40000000 // Output Clear bit for this pin
  4852. #define GPIO_GPACLEAR_GPIO31 0x80000000 // Output Clear bit for this pin
  4853. //*****************************************************************************
  4854. //
  4855. // The following are defines for the bit fields in the GPATOGGLE register
  4856. //
  4857. //*****************************************************************************
  4858. #define GPIO_GPATOGGLE_GPIO0 0x1 // Output Toggle bit for this pin
  4859. #define GPIO_GPATOGGLE_GPIO1 0x2 // Output Toggle bit for this pin
  4860. #define GPIO_GPATOGGLE_GPIO2 0x4 // Output Toggle bit for this pin
  4861. #define GPIO_GPATOGGLE_GPIO3 0x8 // Output Toggle bit for this pin
  4862. #define GPIO_GPATOGGLE_GPIO4 0x10 // Output Toggle bit for this pin
  4863. #define GPIO_GPATOGGLE_GPIO5 0x20 // Output Toggle bit for this pin
  4864. #define GPIO_GPATOGGLE_GPIO6 0x40 // Output Toggle bit for this pin
  4865. #define GPIO_GPATOGGLE_GPIO7 0x80 // Output Toggle bit for this pin
  4866. #define GPIO_GPATOGGLE_GPIO8 0x100 // Output Toggle bit for this pin
  4867. #define GPIO_GPATOGGLE_GPIO9 0x200 // Output Toggle bit for this pin
  4868. #define GPIO_GPATOGGLE_GPIO10 0x400 // Output Toggle bit for this pin
  4869. #define GPIO_GPATOGGLE_GPIO11 0x800 // Output Toggle bit for this pin
  4870. #define GPIO_GPATOGGLE_GPIO12 0x1000 // Output Toggle bit for this pin
  4871. #define GPIO_GPATOGGLE_GPIO13 0x2000 // Output Toggle bit for this pin
  4872. #define GPIO_GPATOGGLE_GPIO14 0x4000 // Output Toggle bit for this pin
  4873. #define GPIO_GPATOGGLE_GPIO15 0x8000 // Output Toggle bit for this pin
  4874. #define GPIO_GPATOGGLE_GPIO16 0x10000 // Output Toggle bit for this pin
  4875. #define GPIO_GPATOGGLE_GPIO17 0x20000 // Output Toggle bit for this pin
  4876. #define GPIO_GPATOGGLE_GPIO18 0x40000 // Output Toggle bit for this pin
  4877. #define GPIO_GPATOGGLE_GPIO19 0x80000 // Output Toggle bit for this pin
  4878. #define GPIO_GPATOGGLE_GPIO20 0x100000 // Output Toggle bit for this pin
  4879. #define GPIO_GPATOGGLE_GPIO21 0x200000 // Output Toggle bit for this pin
  4880. #define GPIO_GPATOGGLE_GPIO22 0x400000 // Output Toggle bit for this pin
  4881. #define GPIO_GPATOGGLE_GPIO23 0x800000 // Output Toggle bit for this pin
  4882. #define GPIO_GPATOGGLE_GPIO24 0x1000000 // Output Toggle bit for this pin
  4883. #define GPIO_GPATOGGLE_GPIO25 0x2000000 // Output Toggle bit for this pin
  4884. #define GPIO_GPATOGGLE_GPIO26 0x4000000 // Output Toggle bit for this pin
  4885. #define GPIO_GPATOGGLE_GPIO27 0x8000000 // Output Toggle bit for this pin
  4886. #define GPIO_GPATOGGLE_GPIO28 0x10000000 // Output Toggle bit for this pin
  4887. #define GPIO_GPATOGGLE_GPIO29 0x20000000 // Output Toggle bit for this pin
  4888. #define GPIO_GPATOGGLE_GPIO30 0x40000000 // Output Toggle bit for this pin
  4889. #define GPIO_GPATOGGLE_GPIO31 0x80000000 // Output Toggle bit for this pin
  4890. //*****************************************************************************
  4891. //
  4892. // The following are defines for the bit fields in the GPBDAT register
  4893. //
  4894. //*****************************************************************************
  4895. #define GPIO_GPBDAT_GPIO32 0x1 // Data Register for this pin
  4896. #define GPIO_GPBDAT_GPIO33 0x2 // Data Register for this pin
  4897. #define GPIO_GPBDAT_GPIO34 0x4 // Data Register for this pin
  4898. #define GPIO_GPBDAT_GPIO35 0x8 // Data Register for this pin
  4899. #define GPIO_GPBDAT_GPIO36 0x10 // Data Register for this pin
  4900. #define GPIO_GPBDAT_GPIO37 0x20 // Data Register for this pin
  4901. #define GPIO_GPBDAT_GPIO38 0x40 // Data Register for this pin
  4902. #define GPIO_GPBDAT_GPIO39 0x80 // Data Register for this pin
  4903. #define GPIO_GPBDAT_GPIO40 0x100 // Data Register for this pin
  4904. #define GPIO_GPBDAT_GPIO41 0x200 // Data Register for this pin
  4905. #define GPIO_GPBDAT_GPIO42 0x400 // Data Register for this pin
  4906. #define GPIO_GPBDAT_GPIO43 0x800 // Data Register for this pin
  4907. #define GPIO_GPBDAT_GPIO44 0x1000 // Data Register for this pin
  4908. #define GPIO_GPBDAT_GPIO45 0x2000 // Data Register for this pin
  4909. #define GPIO_GPBDAT_GPIO46 0x4000 // Data Register for this pin
  4910. #define GPIO_GPBDAT_GPIO47 0x8000 // Data Register for this pin
  4911. #define GPIO_GPBDAT_GPIO48 0x10000 // Data Register for this pin
  4912. #define GPIO_GPBDAT_GPIO49 0x20000 // Data Register for this pin
  4913. #define GPIO_GPBDAT_GPIO50 0x40000 // Data Register for this pin
  4914. #define GPIO_GPBDAT_GPIO51 0x80000 // Data Register for this pin
  4915. #define GPIO_GPBDAT_GPIO52 0x100000 // Data Register for this pin
  4916. #define GPIO_GPBDAT_GPIO53 0x200000 // Data Register for this pin
  4917. #define GPIO_GPBDAT_GPIO54 0x400000 // Data Register for this pin
  4918. #define GPIO_GPBDAT_GPIO55 0x800000 // Data Register for this pin
  4919. #define GPIO_GPBDAT_GPIO56 0x1000000 // Data Register for this pin
  4920. #define GPIO_GPBDAT_GPIO57 0x2000000 // Data Register for this pin
  4921. #define GPIO_GPBDAT_GPIO58 0x4000000 // Data Register for this pin
  4922. #define GPIO_GPBDAT_GPIO59 0x8000000 // Data Register for this pin
  4923. #define GPIO_GPBDAT_GPIO60 0x10000000 // Data Register for this pin
  4924. #define GPIO_GPBDAT_GPIO61 0x20000000 // Data Register for this pin
  4925. #define GPIO_GPBDAT_GPIO62 0x40000000 // Data Register for this pin
  4926. #define GPIO_GPBDAT_GPIO63 0x80000000 // Data Register for this pin
  4927. //*****************************************************************************
  4928. //
  4929. // The following are defines for the bit fields in the GPBSET register
  4930. //
  4931. //*****************************************************************************
  4932. #define GPIO_GPBSET_GPIO32 0x1 // Output Set bit for this pin
  4933. #define GPIO_GPBSET_GPIO33 0x2 // Output Set bit for this pin
  4934. #define GPIO_GPBSET_GPIO34 0x4 // Output Set bit for this pin
  4935. #define GPIO_GPBSET_GPIO35 0x8 // Output Set bit for this pin
  4936. #define GPIO_GPBSET_GPIO36 0x10 // Output Set bit for this pin
  4937. #define GPIO_GPBSET_GPIO37 0x20 // Output Set bit for this pin
  4938. #define GPIO_GPBSET_GPIO38 0x40 // Output Set bit for this pin
  4939. #define GPIO_GPBSET_GPIO39 0x80 // Output Set bit for this pin
  4940. #define GPIO_GPBSET_GPIO40 0x100 // Output Set bit for this pin
  4941. #define GPIO_GPBSET_GPIO41 0x200 // Output Set bit for this pin
  4942. #define GPIO_GPBSET_GPIO42 0x400 // Output Set bit for this pin
  4943. #define GPIO_GPBSET_GPIO43 0x800 // Output Set bit for this pin
  4944. #define GPIO_GPBSET_GPIO44 0x1000 // Output Set bit for this pin
  4945. #define GPIO_GPBSET_GPIO45 0x2000 // Output Set bit for this pin
  4946. #define GPIO_GPBSET_GPIO46 0x4000 // Output Set bit for this pin
  4947. #define GPIO_GPBSET_GPIO47 0x8000 // Output Set bit for this pin
  4948. #define GPIO_GPBSET_GPIO48 0x10000 // Output Set bit for this pin
  4949. #define GPIO_GPBSET_GPIO49 0x20000 // Output Set bit for this pin
  4950. #define GPIO_GPBSET_GPIO50 0x40000 // Output Set bit for this pin
  4951. #define GPIO_GPBSET_GPIO51 0x80000 // Output Set bit for this pin
  4952. #define GPIO_GPBSET_GPIO52 0x100000 // Output Set bit for this pin
  4953. #define GPIO_GPBSET_GPIO53 0x200000 // Output Set bit for this pin
  4954. #define GPIO_GPBSET_GPIO54 0x400000 // Output Set bit for this pin
  4955. #define GPIO_GPBSET_GPIO55 0x800000 // Output Set bit for this pin
  4956. #define GPIO_GPBSET_GPIO56 0x1000000 // Output Set bit for this pin
  4957. #define GPIO_GPBSET_GPIO57 0x2000000 // Output Set bit for this pin
  4958. #define GPIO_GPBSET_GPIO58 0x4000000 // Output Set bit for this pin
  4959. #define GPIO_GPBSET_GPIO59 0x8000000 // Output Set bit for this pin
  4960. #define GPIO_GPBSET_GPIO60 0x10000000 // Output Set bit for this pin
  4961. #define GPIO_GPBSET_GPIO61 0x20000000 // Output Set bit for this pin
  4962. #define GPIO_GPBSET_GPIO62 0x40000000 // Output Set bit for this pin
  4963. #define GPIO_GPBSET_GPIO63 0x80000000 // Output Set bit for this pin
  4964. //*****************************************************************************
  4965. //
  4966. // The following are defines for the bit fields in the GPBCLEAR register
  4967. //
  4968. //*****************************************************************************
  4969. #define GPIO_GPBCLEAR_GPIO32 0x1 // Output Clear bit for this pin
  4970. #define GPIO_GPBCLEAR_GPIO33 0x2 // Output Clear bit for this pin
  4971. #define GPIO_GPBCLEAR_GPIO34 0x4 // Output Clear bit for this pin
  4972. #define GPIO_GPBCLEAR_GPIO35 0x8 // Output Clear bit for this pin
  4973. #define GPIO_GPBCLEAR_GPIO36 0x10 // Output Clear bit for this pin
  4974. #define GPIO_GPBCLEAR_GPIO37 0x20 // Output Clear bit for this pin
  4975. #define GPIO_GPBCLEAR_GPIO38 0x40 // Output Clear bit for this pin
  4976. #define GPIO_GPBCLEAR_GPIO39 0x80 // Output Clear bit for this pin
  4977. #define GPIO_GPBCLEAR_GPIO40 0x100 // Output Clear bit for this pin
  4978. #define GPIO_GPBCLEAR_GPIO41 0x200 // Output Clear bit for this pin
  4979. #define GPIO_GPBCLEAR_GPIO42 0x400 // Output Clear bit for this pin
  4980. #define GPIO_GPBCLEAR_GPIO43 0x800 // Output Clear bit for this pin
  4981. #define GPIO_GPBCLEAR_GPIO44 0x1000 // Output Clear bit for this pin
  4982. #define GPIO_GPBCLEAR_GPIO45 0x2000 // Output Clear bit for this pin
  4983. #define GPIO_GPBCLEAR_GPIO46 0x4000 // Output Clear bit for this pin
  4984. #define GPIO_GPBCLEAR_GPIO47 0x8000 // Output Clear bit for this pin
  4985. #define GPIO_GPBCLEAR_GPIO48 0x10000 // Output Clear bit for this pin
  4986. #define GPIO_GPBCLEAR_GPIO49 0x20000 // Output Clear bit for this pin
  4987. #define GPIO_GPBCLEAR_GPIO50 0x40000 // Output Clear bit for this pin
  4988. #define GPIO_GPBCLEAR_GPIO51 0x80000 // Output Clear bit for this pin
  4989. #define GPIO_GPBCLEAR_GPIO52 0x100000 // Output Clear bit for this pin
  4990. #define GPIO_GPBCLEAR_GPIO53 0x200000 // Output Clear bit for this pin
  4991. #define GPIO_GPBCLEAR_GPIO54 0x400000 // Output Clear bit for this pin
  4992. #define GPIO_GPBCLEAR_GPIO55 0x800000 // Output Clear bit for this pin
  4993. #define GPIO_GPBCLEAR_GPIO56 0x1000000 // Output Clear bit for this pin
  4994. #define GPIO_GPBCLEAR_GPIO57 0x2000000 // Output Clear bit for this pin
  4995. #define GPIO_GPBCLEAR_GPIO58 0x4000000 // Output Clear bit for this pin
  4996. #define GPIO_GPBCLEAR_GPIO59 0x8000000 // Output Clear bit for this pin
  4997. #define GPIO_GPBCLEAR_GPIO60 0x10000000 // Output Clear bit for this pin
  4998. #define GPIO_GPBCLEAR_GPIO61 0x20000000 // Output Clear bit for this pin
  4999. #define GPIO_GPBCLEAR_GPIO62 0x40000000 // Output Clear bit for this pin
  5000. #define GPIO_GPBCLEAR_GPIO63 0x80000000 // Output Clear bit for this pin
  5001. //*****************************************************************************
  5002. //
  5003. // The following are defines for the bit fields in the GPBTOGGLE register
  5004. //
  5005. //*****************************************************************************
  5006. #define GPIO_GPBTOGGLE_GPIO32 0x1 // Output Toggle bit for this pin
  5007. #define GPIO_GPBTOGGLE_GPIO33 0x2 // Output Toggle bit for this pin
  5008. #define GPIO_GPBTOGGLE_GPIO34 0x4 // Output Toggle bit for this pin
  5009. #define GPIO_GPBTOGGLE_GPIO35 0x8 // Output Toggle bit for this pin
  5010. #define GPIO_GPBTOGGLE_GPIO36 0x10 // Output Toggle bit for this pin
  5011. #define GPIO_GPBTOGGLE_GPIO37 0x20 // Output Toggle bit for this pin
  5012. #define GPIO_GPBTOGGLE_GPIO38 0x40 // Output Toggle bit for this pin
  5013. #define GPIO_GPBTOGGLE_GPIO39 0x80 // Output Toggle bit for this pin
  5014. #define GPIO_GPBTOGGLE_GPIO40 0x100 // Output Toggle bit for this pin
  5015. #define GPIO_GPBTOGGLE_GPIO41 0x200 // Output Toggle bit for this pin
  5016. #define GPIO_GPBTOGGLE_GPIO42 0x400 // Output Toggle bit for this pin
  5017. #define GPIO_GPBTOGGLE_GPIO43 0x800 // Output Toggle bit for this pin
  5018. #define GPIO_GPBTOGGLE_GPIO44 0x1000 // Output Toggle bit for this pin
  5019. #define GPIO_GPBTOGGLE_GPIO45 0x2000 // Output Toggle bit for this pin
  5020. #define GPIO_GPBTOGGLE_GPIO46 0x4000 // Output Toggle bit for this pin
  5021. #define GPIO_GPBTOGGLE_GPIO47 0x8000 // Output Toggle bit for this pin
  5022. #define GPIO_GPBTOGGLE_GPIO48 0x10000 // Output Toggle bit for this pin
  5023. #define GPIO_GPBTOGGLE_GPIO49 0x20000 // Output Toggle bit for this pin
  5024. #define GPIO_GPBTOGGLE_GPIO50 0x40000 // Output Toggle bit for this pin
  5025. #define GPIO_GPBTOGGLE_GPIO51 0x80000 // Output Toggle bit for this pin
  5026. #define GPIO_GPBTOGGLE_GPIO52 0x100000 // Output Toggle bit for this pin
  5027. #define GPIO_GPBTOGGLE_GPIO53 0x200000 // Output Toggle bit for this pin
  5028. #define GPIO_GPBTOGGLE_GPIO54 0x400000 // Output Toggle bit for this pin
  5029. #define GPIO_GPBTOGGLE_GPIO55 0x800000 // Output Toggle bit for this pin
  5030. #define GPIO_GPBTOGGLE_GPIO56 0x1000000 // Output Toggle bit for this pin
  5031. #define GPIO_GPBTOGGLE_GPIO57 0x2000000 // Output Toggle bit for this pin
  5032. #define GPIO_GPBTOGGLE_GPIO58 0x4000000 // Output Toggle bit for this pin
  5033. #define GPIO_GPBTOGGLE_GPIO59 0x8000000 // Output Toggle bit for this pin
  5034. #define GPIO_GPBTOGGLE_GPIO60 0x10000000 // Output Toggle bit for this pin
  5035. #define GPIO_GPBTOGGLE_GPIO61 0x20000000 // Output Toggle bit for this pin
  5036. #define GPIO_GPBTOGGLE_GPIO62 0x40000000 // Output Toggle bit for this pin
  5037. #define GPIO_GPBTOGGLE_GPIO63 0x80000000 // Output Toggle bit for this pin
  5038. //*****************************************************************************
  5039. //
  5040. // The following are defines for the bit fields in the GPCDAT register
  5041. //
  5042. //*****************************************************************************
  5043. #define GPIO_GPCDAT_GPIO64 0x1 // Data Register for this pin
  5044. #define GPIO_GPCDAT_GPIO65 0x2 // Data Register for this pin
  5045. #define GPIO_GPCDAT_GPIO66 0x4 // Data Register for this pin
  5046. #define GPIO_GPCDAT_GPIO67 0x8 // Data Register for this pin
  5047. #define GPIO_GPCDAT_GPIO68 0x10 // Data Register for this pin
  5048. #define GPIO_GPCDAT_GPIO69 0x20 // Data Register for this pin
  5049. #define GPIO_GPCDAT_GPIO70 0x40 // Data Register for this pin
  5050. #define GPIO_GPCDAT_GPIO71 0x80 // Data Register for this pin
  5051. #define GPIO_GPCDAT_GPIO72 0x100 // Data Register for this pin
  5052. #define GPIO_GPCDAT_GPIO73 0x200 // Data Register for this pin
  5053. #define GPIO_GPCDAT_GPIO74 0x400 // Data Register for this pin
  5054. #define GPIO_GPCDAT_GPIO75 0x800 // Data Register for this pin
  5055. #define GPIO_GPCDAT_GPIO76 0x1000 // Data Register for this pin
  5056. #define GPIO_GPCDAT_GPIO77 0x2000 // Data Register for this pin
  5057. #define GPIO_GPCDAT_GPIO78 0x4000 // Data Register for this pin
  5058. #define GPIO_GPCDAT_GPIO79 0x8000 // Data Register for this pin
  5059. #define GPIO_GPCDAT_GPIO80 0x10000 // Data Register for this pin
  5060. #define GPIO_GPCDAT_GPIO81 0x20000 // Data Register for this pin
  5061. #define GPIO_GPCDAT_GPIO82 0x40000 // Data Register for this pin
  5062. #define GPIO_GPCDAT_GPIO83 0x80000 // Data Register for this pin
  5063. #define GPIO_GPCDAT_GPIO84 0x100000 // Data Register for this pin
  5064. #define GPIO_GPCDAT_GPIO85 0x200000 // Data Register for this pin
  5065. #define GPIO_GPCDAT_GPIO86 0x400000 // Data Register for this pin
  5066. #define GPIO_GPCDAT_GPIO87 0x800000 // Data Register for this pin
  5067. #define GPIO_GPCDAT_GPIO88 0x1000000 // Data Register for this pin
  5068. #define GPIO_GPCDAT_GPIO89 0x2000000 // Data Register for this pin
  5069. #define GPIO_GPCDAT_GPIO90 0x4000000 // Data Register for this pin
  5070. #define GPIO_GPCDAT_GPIO91 0x8000000 // Data Register for this pin
  5071. #define GPIO_GPCDAT_GPIO92 0x10000000 // Data Register for this pin
  5072. #define GPIO_GPCDAT_GPIO93 0x20000000 // Data Register for this pin
  5073. #define GPIO_GPCDAT_GPIO94 0x40000000 // Data Register for this pin
  5074. #define GPIO_GPCDAT_GPIO95 0x80000000 // Data Register for this pin
  5075. //*****************************************************************************
  5076. //
  5077. // The following are defines for the bit fields in the GPCSET register
  5078. //
  5079. //*****************************************************************************
  5080. #define GPIO_GPCSET_GPIO64 0x1 // Output Set bit for this pin
  5081. #define GPIO_GPCSET_GPIO65 0x2 // Output Set bit for this pin
  5082. #define GPIO_GPCSET_GPIO66 0x4 // Output Set bit for this pin
  5083. #define GPIO_GPCSET_GPIO67 0x8 // Output Set bit for this pin
  5084. #define GPIO_GPCSET_GPIO68 0x10 // Output Set bit for this pin
  5085. #define GPIO_GPCSET_GPIO69 0x20 // Output Set bit for this pin
  5086. #define GPIO_GPCSET_GPIO70 0x40 // Output Set bit for this pin
  5087. #define GPIO_GPCSET_GPIO71 0x80 // Output Set bit for this pin
  5088. #define GPIO_GPCSET_GPIO72 0x100 // Output Set bit for this pin
  5089. #define GPIO_GPCSET_GPIO73 0x200 // Output Set bit for this pin
  5090. #define GPIO_GPCSET_GPIO74 0x400 // Output Set bit for this pin
  5091. #define GPIO_GPCSET_GPIO75 0x800 // Output Set bit for this pin
  5092. #define GPIO_GPCSET_GPIO76 0x1000 // Output Set bit for this pin
  5093. #define GPIO_GPCSET_GPIO77 0x2000 // Output Set bit for this pin
  5094. #define GPIO_GPCSET_GPIO78 0x4000 // Output Set bit for this pin
  5095. #define GPIO_GPCSET_GPIO79 0x8000 // Output Set bit for this pin
  5096. #define GPIO_GPCSET_GPIO80 0x10000 // Output Set bit for this pin
  5097. #define GPIO_GPCSET_GPIO81 0x20000 // Output Set bit for this pin
  5098. #define GPIO_GPCSET_GPIO82 0x40000 // Output Set bit for this pin
  5099. #define GPIO_GPCSET_GPIO83 0x80000 // Output Set bit for this pin
  5100. #define GPIO_GPCSET_GPIO84 0x100000 // Output Set bit for this pin
  5101. #define GPIO_GPCSET_GPIO85 0x200000 // Output Set bit for this pin
  5102. #define GPIO_GPCSET_GPIO86 0x400000 // Output Set bit for this pin
  5103. #define GPIO_GPCSET_GPIO87 0x800000 // Output Set bit for this pin
  5104. #define GPIO_GPCSET_GPIO88 0x1000000 // Output Set bit for this pin
  5105. #define GPIO_GPCSET_GPIO89 0x2000000 // Output Set bit for this pin
  5106. #define GPIO_GPCSET_GPIO90 0x4000000 // Output Set bit for this pin
  5107. #define GPIO_GPCSET_GPIO91 0x8000000 // Output Set bit for this pin
  5108. #define GPIO_GPCSET_GPIO92 0x10000000 // Output Set bit for this pin
  5109. #define GPIO_GPCSET_GPIO93 0x20000000 // Output Set bit for this pin
  5110. #define GPIO_GPCSET_GPIO94 0x40000000 // Output Set bit for this pin
  5111. #define GPIO_GPCSET_GPIO95 0x80000000 // Output Set bit for this pin
  5112. //*****************************************************************************
  5113. //
  5114. // The following are defines for the bit fields in the GPCCLEAR register
  5115. //
  5116. //*****************************************************************************
  5117. #define GPIO_GPCCLEAR_GPIO64 0x1 // Output Clear bit for this pin
  5118. #define GPIO_GPCCLEAR_GPIO65 0x2 // Output Clear bit for this pin
  5119. #define GPIO_GPCCLEAR_GPIO66 0x4 // Output Clear bit for this pin
  5120. #define GPIO_GPCCLEAR_GPIO67 0x8 // Output Clear bit for this pin
  5121. #define GPIO_GPCCLEAR_GPIO68 0x10 // Output Clear bit for this pin
  5122. #define GPIO_GPCCLEAR_GPIO69 0x20 // Output Clear bit for this pin
  5123. #define GPIO_GPCCLEAR_GPIO70 0x40 // Output Clear bit for this pin
  5124. #define GPIO_GPCCLEAR_GPIO71 0x80 // Output Clear bit for this pin
  5125. #define GPIO_GPCCLEAR_GPIO72 0x100 // Output Clear bit for this pin
  5126. #define GPIO_GPCCLEAR_GPIO73 0x200 // Output Clear bit for this pin
  5127. #define GPIO_GPCCLEAR_GPIO74 0x400 // Output Clear bit for this pin
  5128. #define GPIO_GPCCLEAR_GPIO75 0x800 // Output Clear bit for this pin
  5129. #define GPIO_GPCCLEAR_GPIO76 0x1000 // Output Clear bit for this pin
  5130. #define GPIO_GPCCLEAR_GPIO77 0x2000 // Output Clear bit for this pin
  5131. #define GPIO_GPCCLEAR_GPIO78 0x4000 // Output Clear bit for this pin
  5132. #define GPIO_GPCCLEAR_GPIO79 0x8000 // Output Clear bit for this pin
  5133. #define GPIO_GPCCLEAR_GPIO80 0x10000 // Output Clear bit for this pin
  5134. #define GPIO_GPCCLEAR_GPIO81 0x20000 // Output Clear bit for this pin
  5135. #define GPIO_GPCCLEAR_GPIO82 0x40000 // Output Clear bit for this pin
  5136. #define GPIO_GPCCLEAR_GPIO83 0x80000 // Output Clear bit for this pin
  5137. #define GPIO_GPCCLEAR_GPIO84 0x100000 // Output Clear bit for this pin
  5138. #define GPIO_GPCCLEAR_GPIO85 0x200000 // Output Clear bit for this pin
  5139. #define GPIO_GPCCLEAR_GPIO86 0x400000 // Output Clear bit for this pin
  5140. #define GPIO_GPCCLEAR_GPIO87 0x800000 // Output Clear bit for this pin
  5141. #define GPIO_GPCCLEAR_GPIO88 0x1000000 // Output Clear bit for this pin
  5142. #define GPIO_GPCCLEAR_GPIO89 0x2000000 // Output Clear bit for this pin
  5143. #define GPIO_GPCCLEAR_GPIO90 0x4000000 // Output Clear bit for this pin
  5144. #define GPIO_GPCCLEAR_GPIO91 0x8000000 // Output Clear bit for this pin
  5145. #define GPIO_GPCCLEAR_GPIO92 0x10000000 // Output Clear bit for this pin
  5146. #define GPIO_GPCCLEAR_GPIO93 0x20000000 // Output Clear bit for this pin
  5147. #define GPIO_GPCCLEAR_GPIO94 0x40000000 // Output Clear bit for this pin
  5148. #define GPIO_GPCCLEAR_GPIO95 0x80000000 // Output Clear bit for this pin
  5149. //*****************************************************************************
  5150. //
  5151. // The following are defines for the bit fields in the GPCTOGGLE register
  5152. //
  5153. //*****************************************************************************
  5154. #define GPIO_GPCTOGGLE_GPIO64 0x1 // Output Toggle bit for this pin
  5155. #define GPIO_GPCTOGGLE_GPIO65 0x2 // Output Toggle bit for this pin
  5156. #define GPIO_GPCTOGGLE_GPIO66 0x4 // Output Toggle bit for this pin
  5157. #define GPIO_GPCTOGGLE_GPIO67 0x8 // Output Toggle bit for this pin
  5158. #define GPIO_GPCTOGGLE_GPIO68 0x10 // Output Toggle bit for this pin
  5159. #define GPIO_GPCTOGGLE_GPIO69 0x20 // Output Toggle bit for this pin
  5160. #define GPIO_GPCTOGGLE_GPIO70 0x40 // Output Toggle bit for this pin
  5161. #define GPIO_GPCTOGGLE_GPIO71 0x80 // Output Toggle bit for this pin
  5162. #define GPIO_GPCTOGGLE_GPIO72 0x100 // Output Toggle bit for this pin
  5163. #define GPIO_GPCTOGGLE_GPIO73 0x200 // Output Toggle bit for this pin
  5164. #define GPIO_GPCTOGGLE_GPIO74 0x400 // Output Toggle bit for this pin
  5165. #define GPIO_GPCTOGGLE_GPIO75 0x800 // Output Toggle bit for this pin
  5166. #define GPIO_GPCTOGGLE_GPIO76 0x1000 // Output Toggle bit for this pin
  5167. #define GPIO_GPCTOGGLE_GPIO77 0x2000 // Output Toggle bit for this pin
  5168. #define GPIO_GPCTOGGLE_GPIO78 0x4000 // Output Toggle bit for this pin
  5169. #define GPIO_GPCTOGGLE_GPIO79 0x8000 // Output Toggle bit for this pin
  5170. #define GPIO_GPCTOGGLE_GPIO80 0x10000 // Output Toggle bit for this pin
  5171. #define GPIO_GPCTOGGLE_GPIO81 0x20000 // Output Toggle bit for this pin
  5172. #define GPIO_GPCTOGGLE_GPIO82 0x40000 // Output Toggle bit for this pin
  5173. #define GPIO_GPCTOGGLE_GPIO83 0x80000 // Output Toggle bit for this pin
  5174. #define GPIO_GPCTOGGLE_GPIO84 0x100000 // Output Toggle bit for this pin
  5175. #define GPIO_GPCTOGGLE_GPIO85 0x200000 // Output Toggle bit for this pin
  5176. #define GPIO_GPCTOGGLE_GPIO86 0x400000 // Output Toggle bit for this pin
  5177. #define GPIO_GPCTOGGLE_GPIO87 0x800000 // Output Toggle bit for this pin
  5178. #define GPIO_GPCTOGGLE_GPIO88 0x1000000 // Output Toggle bit for this pin
  5179. #define GPIO_GPCTOGGLE_GPIO89 0x2000000 // Output Toggle bit for this pin
  5180. #define GPIO_GPCTOGGLE_GPIO90 0x4000000 // Output Toggle bit for this pin
  5181. #define GPIO_GPCTOGGLE_GPIO91 0x8000000 // Output Toggle bit for this pin
  5182. #define GPIO_GPCTOGGLE_GPIO92 0x10000000 // Output Toggle bit for this pin
  5183. #define GPIO_GPCTOGGLE_GPIO93 0x20000000 // Output Toggle bit for this pin
  5184. #define GPIO_GPCTOGGLE_GPIO94 0x40000000 // Output Toggle bit for this pin
  5185. #define GPIO_GPCTOGGLE_GPIO95 0x80000000 // Output Toggle bit for this pin
  5186. //*****************************************************************************
  5187. //
  5188. // The following are defines for the bit fields in the GPDDAT register
  5189. //
  5190. //*****************************************************************************
  5191. #define GPIO_GPDDAT_GPIO96 0x1 // Data Register for this pin
  5192. #define GPIO_GPDDAT_GPIO97 0x2 // Data Register for this pin
  5193. #define GPIO_GPDDAT_GPIO98 0x4 // Data Register for this pin
  5194. #define GPIO_GPDDAT_GPIO99 0x8 // Data Register for this pin
  5195. #define GPIO_GPDDAT_GPIO100 0x10 // Data Register for this pin
  5196. #define GPIO_GPDDAT_GPIO101 0x20 // Data Register for this pin
  5197. #define GPIO_GPDDAT_GPIO102 0x40 // Data Register for this pin
  5198. #define GPIO_GPDDAT_GPIO103 0x80 // Data Register for this pin
  5199. #define GPIO_GPDDAT_GPIO104 0x100 // Data Register for this pin
  5200. #define GPIO_GPDDAT_GPIO105 0x200 // Data Register for this pin
  5201. #define GPIO_GPDDAT_GPIO106 0x400 // Data Register for this pin
  5202. #define GPIO_GPDDAT_GPIO107 0x800 // Data Register for this pin
  5203. #define GPIO_GPDDAT_GPIO108 0x1000 // Data Register for this pin
  5204. #define GPIO_GPDDAT_GPIO109 0x2000 // Data Register for this pin
  5205. #define GPIO_GPDDAT_GPIO110 0x4000 // Data Register for this pin
  5206. #define GPIO_GPDDAT_GPIO111 0x8000 // Data Register for this pin
  5207. #define GPIO_GPDDAT_GPIO112 0x10000 // Data Register for this pin
  5208. #define GPIO_GPDDAT_GPIO113 0x20000 // Data Register for this pin
  5209. #define GPIO_GPDDAT_GPIO114 0x40000 // Data Register for this pin
  5210. #define GPIO_GPDDAT_GPIO115 0x80000 // Data Register for this pin
  5211. #define GPIO_GPDDAT_GPIO116 0x100000 // Data Register for this pin
  5212. #define GPIO_GPDDAT_GPIO117 0x200000 // Data Register for this pin
  5213. #define GPIO_GPDDAT_GPIO118 0x400000 // Data Register for this pin
  5214. #define GPIO_GPDDAT_GPIO119 0x800000 // Data Register for this pin
  5215. #define GPIO_GPDDAT_GPIO120 0x1000000 // Data Register for this pin
  5216. #define GPIO_GPDDAT_GPIO121 0x2000000 // Data Register for this pin
  5217. #define GPIO_GPDDAT_GPIO122 0x4000000 // Data Register for this pin
  5218. #define GPIO_GPDDAT_GPIO123 0x8000000 // Data Register for this pin
  5219. #define GPIO_GPDDAT_GPIO124 0x10000000 // Data Register for this pin
  5220. #define GPIO_GPDDAT_GPIO125 0x20000000 // Data Register for this pin
  5221. #define GPIO_GPDDAT_GPIO126 0x40000000 // Data Register for this pin
  5222. #define GPIO_GPDDAT_GPIO127 0x80000000 // Data Register for this pin
  5223. //*****************************************************************************
  5224. //
  5225. // The following are defines for the bit fields in the GPDSET register
  5226. //
  5227. //*****************************************************************************
  5228. #define GPIO_GPDSET_GPIO96 0x1 // Output Set bit for this pin
  5229. #define GPIO_GPDSET_GPIO97 0x2 // Output Set bit for this pin
  5230. #define GPIO_GPDSET_GPIO98 0x4 // Output Set bit for this pin
  5231. #define GPIO_GPDSET_GPIO99 0x8 // Output Set bit for this pin
  5232. #define GPIO_GPDSET_GPIO100 0x10 // Output Set bit for this pin
  5233. #define GPIO_GPDSET_GPIO101 0x20 // Output Set bit for this pin
  5234. #define GPIO_GPDSET_GPIO102 0x40 // Output Set bit for this pin
  5235. #define GPIO_GPDSET_GPIO103 0x80 // Output Set bit for this pin
  5236. #define GPIO_GPDSET_GPIO104 0x100 // Output Set bit for this pin
  5237. #define GPIO_GPDSET_GPIO105 0x200 // Output Set bit for this pin
  5238. #define GPIO_GPDSET_GPIO106 0x400 // Output Set bit for this pin
  5239. #define GPIO_GPDSET_GPIO107 0x800 // Output Set bit for this pin
  5240. #define GPIO_GPDSET_GPIO108 0x1000 // Output Set bit for this pin
  5241. #define GPIO_GPDSET_GPIO109 0x2000 // Output Set bit for this pin
  5242. #define GPIO_GPDSET_GPIO110 0x4000 // Output Set bit for this pin
  5243. #define GPIO_GPDSET_GPIO111 0x8000 // Output Set bit for this pin
  5244. #define GPIO_GPDSET_GPIO112 0x10000 // Output Set bit for this pin
  5245. #define GPIO_GPDSET_GPIO113 0x20000 // Output Set bit for this pin
  5246. #define GPIO_GPDSET_GPIO114 0x40000 // Output Set bit for this pin
  5247. #define GPIO_GPDSET_GPIO115 0x80000 // Output Set bit for this pin
  5248. #define GPIO_GPDSET_GPIO116 0x100000 // Output Set bit for this pin
  5249. #define GPIO_GPDSET_GPIO117 0x200000 // Output Set bit for this pin
  5250. #define GPIO_GPDSET_GPIO118 0x400000 // Output Set bit for this pin
  5251. #define GPIO_GPDSET_GPIO119 0x800000 // Output Set bit for this pin
  5252. #define GPIO_GPDSET_GPIO120 0x1000000 // Output Set bit for this pin
  5253. #define GPIO_GPDSET_GPIO121 0x2000000 // Output Set bit for this pin
  5254. #define GPIO_GPDSET_GPIO122 0x4000000 // Output Set bit for this pin
  5255. #define GPIO_GPDSET_GPIO123 0x8000000 // Output Set bit for this pin
  5256. #define GPIO_GPDSET_GPIO124 0x10000000 // Output Set bit for this pin
  5257. #define GPIO_GPDSET_GPIO125 0x20000000 // Output Set bit for this pin
  5258. #define GPIO_GPDSET_GPIO126 0x40000000 // Output Set bit for this pin
  5259. #define GPIO_GPDSET_GPIO127 0x80000000 // Output Set bit for this pin
  5260. //*****************************************************************************
  5261. //
  5262. // The following are defines for the bit fields in the GPDCLEAR register
  5263. //
  5264. //*****************************************************************************
  5265. #define GPIO_GPDCLEAR_GPIO96 0x1 // Output Clear bit for this pin
  5266. #define GPIO_GPDCLEAR_GPIO97 0x2 // Output Clear bit for this pin
  5267. #define GPIO_GPDCLEAR_GPIO98 0x4 // Output Clear bit for this pin
  5268. #define GPIO_GPDCLEAR_GPIO99 0x8 // Output Clear bit for this pin
  5269. #define GPIO_GPDCLEAR_GPIO100 0x10 // Output Clear bit for this pin
  5270. #define GPIO_GPDCLEAR_GPIO101 0x20 // Output Clear bit for this pin
  5271. #define GPIO_GPDCLEAR_GPIO102 0x40 // Output Clear bit for this pin
  5272. #define GPIO_GPDCLEAR_GPIO103 0x80 // Output Clear bit for this pin
  5273. #define GPIO_GPDCLEAR_GPIO104 0x100 // Output Clear bit for this pin
  5274. #define GPIO_GPDCLEAR_GPIO105 0x200 // Output Clear bit for this pin
  5275. #define GPIO_GPDCLEAR_GPIO106 0x400 // Output Clear bit for this pin
  5276. #define GPIO_GPDCLEAR_GPIO107 0x800 // Output Clear bit for this pin
  5277. #define GPIO_GPDCLEAR_GPIO108 0x1000 // Output Clear bit for this pin
  5278. #define GPIO_GPDCLEAR_GPIO109 0x2000 // Output Clear bit for this pin
  5279. #define GPIO_GPDCLEAR_GPIO110 0x4000 // Output Clear bit for this pin
  5280. #define GPIO_GPDCLEAR_GPIO111 0x8000 // Output Clear bit for this pin
  5281. #define GPIO_GPDCLEAR_GPIO112 0x10000 // Output Clear bit for this pin
  5282. #define GPIO_GPDCLEAR_GPIO113 0x20000 // Output Clear bit for this pin
  5283. #define GPIO_GPDCLEAR_GPIO114 0x40000 // Output Clear bit for this pin
  5284. #define GPIO_GPDCLEAR_GPIO115 0x80000 // Output Clear bit for this pin
  5285. #define GPIO_GPDCLEAR_GPIO116 0x100000 // Output Clear bit for this pin
  5286. #define GPIO_GPDCLEAR_GPIO117 0x200000 // Output Clear bit for this pin
  5287. #define GPIO_GPDCLEAR_GPIO118 0x400000 // Output Clear bit for this pin
  5288. #define GPIO_GPDCLEAR_GPIO119 0x800000 // Output Clear bit for this pin
  5289. #define GPIO_GPDCLEAR_GPIO120 0x1000000 // Output Clear bit for this pin
  5290. #define GPIO_GPDCLEAR_GPIO121 0x2000000 // Output Clear bit for this pin
  5291. #define GPIO_GPDCLEAR_GPIO122 0x4000000 // Output Clear bit for this pin
  5292. #define GPIO_GPDCLEAR_GPIO123 0x8000000 // Output Clear bit for this pin
  5293. #define GPIO_GPDCLEAR_GPIO124 0x10000000 // Output Clear bit for this pin
  5294. #define GPIO_GPDCLEAR_GPIO125 0x20000000 // Output Clear bit for this pin
  5295. #define GPIO_GPDCLEAR_GPIO126 0x40000000 // Output Clear bit for this pin
  5296. #define GPIO_GPDCLEAR_GPIO127 0x80000000 // Output Clear bit for this pin
  5297. //*****************************************************************************
  5298. //
  5299. // The following are defines for the bit fields in the GPDTOGGLE register
  5300. //
  5301. //*****************************************************************************
  5302. #define GPIO_GPDTOGGLE_GPIO96 0x1 // Output Toggle bit for this pin
  5303. #define GPIO_GPDTOGGLE_GPIO97 0x2 // Output Toggle bit for this pin
  5304. #define GPIO_GPDTOGGLE_GPIO98 0x4 // Output Toggle bit for this pin
  5305. #define GPIO_GPDTOGGLE_GPIO99 0x8 // Output Toggle bit for this pin
  5306. #define GPIO_GPDTOGGLE_GPIO100 0x10 // Output Toggle bit for this pin
  5307. #define GPIO_GPDTOGGLE_GPIO101 0x20 // Output Toggle bit for this pin
  5308. #define GPIO_GPDTOGGLE_GPIO102 0x40 // Output Toggle bit for this pin
  5309. #define GPIO_GPDTOGGLE_GPIO103 0x80 // Output Toggle bit for this pin
  5310. #define GPIO_GPDTOGGLE_GPIO104 0x100 // Output Toggle bit for this pin
  5311. #define GPIO_GPDTOGGLE_GPIO105 0x200 // Output Toggle bit for this pin
  5312. #define GPIO_GPDTOGGLE_GPIO106 0x400 // Output Toggle bit for this pin
  5313. #define GPIO_GPDTOGGLE_GPIO107 0x800 // Output Toggle bit for this pin
  5314. #define GPIO_GPDTOGGLE_GPIO108 0x1000 // Output Toggle bit for this pin
  5315. #define GPIO_GPDTOGGLE_GPIO109 0x2000 // Output Toggle bit for this pin
  5316. #define GPIO_GPDTOGGLE_GPIO110 0x4000 // Output Toggle bit for this pin
  5317. #define GPIO_GPDTOGGLE_GPIO111 0x8000 // Output Toggle bit for this pin
  5318. #define GPIO_GPDTOGGLE_GPIO112 0x10000 // Output Toggle bit for this pin
  5319. #define GPIO_GPDTOGGLE_GPIO113 0x20000 // Output Toggle bit for this pin
  5320. #define GPIO_GPDTOGGLE_GPIO114 0x40000 // Output Toggle bit for this pin
  5321. #define GPIO_GPDTOGGLE_GPIO115 0x80000 // Output Toggle bit for this pin
  5322. #define GPIO_GPDTOGGLE_GPIO116 0x100000 // Output Toggle bit for this pin
  5323. #define GPIO_GPDTOGGLE_GPIO117 0x200000 // Output Toggle bit for this pin
  5324. #define GPIO_GPDTOGGLE_GPIO118 0x400000 // Output Toggle bit for this pin
  5325. #define GPIO_GPDTOGGLE_GPIO119 0x800000 // Output Toggle bit for this pin
  5326. #define GPIO_GPDTOGGLE_GPIO120 0x1000000 // Output Toggle bit for this pin
  5327. #define GPIO_GPDTOGGLE_GPIO121 0x2000000 // Output Toggle bit for this pin
  5328. #define GPIO_GPDTOGGLE_GPIO122 0x4000000 // Output Toggle bit for this pin
  5329. #define GPIO_GPDTOGGLE_GPIO123 0x8000000 // Output Toggle bit for this pin
  5330. #define GPIO_GPDTOGGLE_GPIO124 0x10000000 // Output Toggle bit for this pin
  5331. #define GPIO_GPDTOGGLE_GPIO125 0x20000000 // Output Toggle bit for this pin
  5332. #define GPIO_GPDTOGGLE_GPIO126 0x40000000 // Output Toggle bit for this pin
  5333. #define GPIO_GPDTOGGLE_GPIO127 0x80000000 // Output Toggle bit for this pin
  5334. //*****************************************************************************
  5335. //
  5336. // The following are defines for the bit fields in the GPEDAT register
  5337. //
  5338. //*****************************************************************************
  5339. #define GPIO_GPEDAT_GPIO128 0x1 // Data Register for this pin
  5340. #define GPIO_GPEDAT_GPIO129 0x2 // Data Register for this pin
  5341. #define GPIO_GPEDAT_GPIO130 0x4 // Data Register for this pin
  5342. #define GPIO_GPEDAT_GPIO131 0x8 // Data Register for this pin
  5343. #define GPIO_GPEDAT_GPIO132 0x10 // Data Register for this pin
  5344. #define GPIO_GPEDAT_GPIO133 0x20 // Data Register for this pin
  5345. #define GPIO_GPEDAT_GPIO134 0x40 // Data Register for this pin
  5346. #define GPIO_GPEDAT_GPIO135 0x80 // Data Register for this pin
  5347. #define GPIO_GPEDAT_GPIO136 0x100 // Data Register for this pin
  5348. #define GPIO_GPEDAT_GPIO137 0x200 // Data Register for this pin
  5349. #define GPIO_GPEDAT_GPIO138 0x400 // Data Register for this pin
  5350. #define GPIO_GPEDAT_GPIO139 0x800 // Data Register for this pin
  5351. #define GPIO_GPEDAT_GPIO140 0x1000 // Data Register for this pin
  5352. #define GPIO_GPEDAT_GPIO141 0x2000 // Data Register for this pin
  5353. #define GPIO_GPEDAT_GPIO142 0x4000 // Data Register for this pin
  5354. #define GPIO_GPEDAT_GPIO143 0x8000 // Data Register for this pin
  5355. #define GPIO_GPEDAT_GPIO144 0x10000 // Data Register for this pin
  5356. #define GPIO_GPEDAT_GPIO145 0x20000 // Data Register for this pin
  5357. #define GPIO_GPEDAT_GPIO146 0x40000 // Data Register for this pin
  5358. #define GPIO_GPEDAT_GPIO147 0x80000 // Data Register for this pin
  5359. #define GPIO_GPEDAT_GPIO148 0x100000 // Data Register for this pin
  5360. #define GPIO_GPEDAT_GPIO149 0x200000 // Data Register for this pin
  5361. #define GPIO_GPEDAT_GPIO150 0x400000 // Data Register for this pin
  5362. #define GPIO_GPEDAT_GPIO151 0x800000 // Data Register for this pin
  5363. #define GPIO_GPEDAT_GPIO152 0x1000000 // Data Register for this pin
  5364. #define GPIO_GPEDAT_GPIO153 0x2000000 // Data Register for this pin
  5365. #define GPIO_GPEDAT_GPIO154 0x4000000 // Data Register for this pin
  5366. #define GPIO_GPEDAT_GPIO155 0x8000000 // Data Register for this pin
  5367. #define GPIO_GPEDAT_GPIO156 0x10000000 // Data Register for this pin
  5368. #define GPIO_GPEDAT_GPIO157 0x20000000 // Data Register for this pin
  5369. #define GPIO_GPEDAT_GPIO158 0x40000000 // Data Register for this pin
  5370. #define GPIO_GPEDAT_GPIO159 0x80000000 // Data Register for this pin
  5371. //*****************************************************************************
  5372. //
  5373. // The following are defines for the bit fields in the GPESET register
  5374. //
  5375. //*****************************************************************************
  5376. #define GPIO_GPESET_GPIO128 0x1 // Output Set bit for this pin
  5377. #define GPIO_GPESET_GPIO129 0x2 // Output Set bit for this pin
  5378. #define GPIO_GPESET_GPIO130 0x4 // Output Set bit for this pin
  5379. #define GPIO_GPESET_GPIO131 0x8 // Output Set bit for this pin
  5380. #define GPIO_GPESET_GPIO132 0x10 // Output Set bit for this pin
  5381. #define GPIO_GPESET_GPIO133 0x20 // Output Set bit for this pin
  5382. #define GPIO_GPESET_GPIO134 0x40 // Output Set bit for this pin
  5383. #define GPIO_GPESET_GPIO135 0x80 // Output Set bit for this pin
  5384. #define GPIO_GPESET_GPIO136 0x100 // Output Set bit for this pin
  5385. #define GPIO_GPESET_GPIO137 0x200 // Output Set bit for this pin
  5386. #define GPIO_GPESET_GPIO138 0x400 // Output Set bit for this pin
  5387. #define GPIO_GPESET_GPIO139 0x800 // Output Set bit for this pin
  5388. #define GPIO_GPESET_GPIO140 0x1000 // Output Set bit for this pin
  5389. #define GPIO_GPESET_GPIO141 0x2000 // Output Set bit for this pin
  5390. #define GPIO_GPESET_GPIO142 0x4000 // Output Set bit for this pin
  5391. #define GPIO_GPESET_GPIO143 0x8000 // Output Set bit for this pin
  5392. #define GPIO_GPESET_GPIO144 0x10000 // Output Set bit for this pin
  5393. #define GPIO_GPESET_GPIO145 0x20000 // Output Set bit for this pin
  5394. #define GPIO_GPESET_GPIO146 0x40000 // Output Set bit for this pin
  5395. #define GPIO_GPESET_GPIO147 0x80000 // Output Set bit for this pin
  5396. #define GPIO_GPESET_GPIO148 0x100000 // Output Set bit for this pin
  5397. #define GPIO_GPESET_GPIO149 0x200000 // Output Set bit for this pin
  5398. #define GPIO_GPESET_GPIO150 0x400000 // Output Set bit for this pin
  5399. #define GPIO_GPESET_GPIO151 0x800000 // Output Set bit for this pin
  5400. #define GPIO_GPESET_GPIO152 0x1000000 // Output Set bit for this pin
  5401. #define GPIO_GPESET_GPIO153 0x2000000 // Output Set bit for this pin
  5402. #define GPIO_GPESET_GPIO154 0x4000000 // Output Set bit for this pin
  5403. #define GPIO_GPESET_GPIO155 0x8000000 // Output Set bit for this pin
  5404. #define GPIO_GPESET_GPIO156 0x10000000 // Output Set bit for this pin
  5405. #define GPIO_GPESET_GPIO157 0x20000000 // Output Set bit for this pin
  5406. #define GPIO_GPESET_GPIO158 0x40000000 // Output Set bit for this pin
  5407. #define GPIO_GPESET_GPIO159 0x80000000 // Output Set bit for this pin
  5408. //*****************************************************************************
  5409. //
  5410. // The following are defines for the bit fields in the GPECLEAR register
  5411. //
  5412. //*****************************************************************************
  5413. #define GPIO_GPECLEAR_GPIO128 0x1 // Output Clear bit for this pin
  5414. #define GPIO_GPECLEAR_GPIO129 0x2 // Output Clear bit for this pin
  5415. #define GPIO_GPECLEAR_GPIO130 0x4 // Output Clear bit for this pin
  5416. #define GPIO_GPECLEAR_GPIO131 0x8 // Output Clear bit for this pin
  5417. #define GPIO_GPECLEAR_GPIO132 0x10 // Output Clear bit for this pin
  5418. #define GPIO_GPECLEAR_GPIO133 0x20 // Output Clear bit for this pin
  5419. #define GPIO_GPECLEAR_GPIO134 0x40 // Output Clear bit for this pin
  5420. #define GPIO_GPECLEAR_GPIO135 0x80 // Output Clear bit for this pin
  5421. #define GPIO_GPECLEAR_GPIO136 0x100 // Output Clear bit for this pin
  5422. #define GPIO_GPECLEAR_GPIO137 0x200 // Output Clear bit for this pin
  5423. #define GPIO_GPECLEAR_GPIO138 0x400 // Output Clear bit for this pin
  5424. #define GPIO_GPECLEAR_GPIO139 0x800 // Output Clear bit for this pin
  5425. #define GPIO_GPECLEAR_GPIO140 0x1000 // Output Clear bit for this pin
  5426. #define GPIO_GPECLEAR_GPIO141 0x2000 // Output Clear bit for this pin
  5427. #define GPIO_GPECLEAR_GPIO142 0x4000 // Output Clear bit for this pin
  5428. #define GPIO_GPECLEAR_GPIO143 0x8000 // Output Clear bit for this pin
  5429. #define GPIO_GPECLEAR_GPIO144 0x10000 // Output Clear bit for this pin
  5430. #define GPIO_GPECLEAR_GPIO145 0x20000 // Output Clear bit for this pin
  5431. #define GPIO_GPECLEAR_GPIO146 0x40000 // Output Clear bit for this pin
  5432. #define GPIO_GPECLEAR_GPIO147 0x80000 // Output Clear bit for this pin
  5433. #define GPIO_GPECLEAR_GPIO148 0x100000 // Output Clear bit for this pin
  5434. #define GPIO_GPECLEAR_GPIO149 0x200000 // Output Clear bit for this pin
  5435. #define GPIO_GPECLEAR_GPIO150 0x400000 // Output Clear bit for this pin
  5436. #define GPIO_GPECLEAR_GPIO151 0x800000 // Output Clear bit for this pin
  5437. #define GPIO_GPECLEAR_GPIO152 0x1000000 // Output Clear bit for this pin
  5438. #define GPIO_GPECLEAR_GPIO153 0x2000000 // Output Clear bit for this pin
  5439. #define GPIO_GPECLEAR_GPIO154 0x4000000 // Output Clear bit for this pin
  5440. #define GPIO_GPECLEAR_GPIO155 0x8000000 // Output Clear bit for this pin
  5441. #define GPIO_GPECLEAR_GPIO156 0x10000000 // Output Clear bit for this pin
  5442. #define GPIO_GPECLEAR_GPIO157 0x20000000 // Output Clear bit for this pin
  5443. #define GPIO_GPECLEAR_GPIO158 0x40000000 // Output Clear bit for this pin
  5444. #define GPIO_GPECLEAR_GPIO159 0x80000000 // Output Clear bit for this pin
  5445. //*****************************************************************************
  5446. //
  5447. // The following are defines for the bit fields in the GPETOGGLE register
  5448. //
  5449. //*****************************************************************************
  5450. #define GPIO_GPETOGGLE_GPIO128 0x1 // Output Toggle bit for this pin
  5451. #define GPIO_GPETOGGLE_GPIO129 0x2 // Output Toggle bit for this pin
  5452. #define GPIO_GPETOGGLE_GPIO130 0x4 // Output Toggle bit for this pin
  5453. #define GPIO_GPETOGGLE_GPIO131 0x8 // Output Toggle bit for this pin
  5454. #define GPIO_GPETOGGLE_GPIO132 0x10 // Output Toggle bit for this pin
  5455. #define GPIO_GPETOGGLE_GPIO133 0x20 // Output Toggle bit for this pin
  5456. #define GPIO_GPETOGGLE_GPIO134 0x40 // Output Toggle bit for this pin
  5457. #define GPIO_GPETOGGLE_GPIO135 0x80 // Output Toggle bit for this pin
  5458. #define GPIO_GPETOGGLE_GPIO136 0x100 // Output Toggle bit for this pin
  5459. #define GPIO_GPETOGGLE_GPIO137 0x200 // Output Toggle bit for this pin
  5460. #define GPIO_GPETOGGLE_GPIO138 0x400 // Output Toggle bit for this pin
  5461. #define GPIO_GPETOGGLE_GPIO139 0x800 // Output Toggle bit for this pin
  5462. #define GPIO_GPETOGGLE_GPIO140 0x1000 // Output Toggle bit for this pin
  5463. #define GPIO_GPETOGGLE_GPIO141 0x2000 // Output Toggle bit for this pin
  5464. #define GPIO_GPETOGGLE_GPIO142 0x4000 // Output Toggle bit for this pin
  5465. #define GPIO_GPETOGGLE_GPIO143 0x8000 // Output Toggle bit for this pin
  5466. #define GPIO_GPETOGGLE_GPIO144 0x10000 // Output Toggle bit for this pin
  5467. #define GPIO_GPETOGGLE_GPIO145 0x20000 // Output Toggle bit for this pin
  5468. #define GPIO_GPETOGGLE_GPIO146 0x40000 // Output Toggle bit for this pin
  5469. #define GPIO_GPETOGGLE_GPIO147 0x80000 // Output Toggle bit for this pin
  5470. #define GPIO_GPETOGGLE_GPIO148 0x100000 // Output Toggle bit for this pin
  5471. #define GPIO_GPETOGGLE_GPIO149 0x200000 // Output Toggle bit for this pin
  5472. #define GPIO_GPETOGGLE_GPIO150 0x400000 // Output Toggle bit for this pin
  5473. #define GPIO_GPETOGGLE_GPIO151 0x800000 // Output Toggle bit for this pin
  5474. #define GPIO_GPETOGGLE_GPIO152 0x1000000 // Output Toggle bit for this pin
  5475. #define GPIO_GPETOGGLE_GPIO153 0x2000000 // Output Toggle bit for this pin
  5476. #define GPIO_GPETOGGLE_GPIO154 0x4000000 // Output Toggle bit for this pin
  5477. #define GPIO_GPETOGGLE_GPIO155 0x8000000 // Output Toggle bit for this pin
  5478. #define GPIO_GPETOGGLE_GPIO156 0x10000000 // Output Toggle bit for this pin
  5479. #define GPIO_GPETOGGLE_GPIO157 0x20000000 // Output Toggle bit for this pin
  5480. #define GPIO_GPETOGGLE_GPIO158 0x40000000 // Output Toggle bit for this pin
  5481. #define GPIO_GPETOGGLE_GPIO159 0x80000000 // Output Toggle bit for this pin
  5482. //*****************************************************************************
  5483. //
  5484. // The following are defines for the bit fields in the GPFDAT register
  5485. //
  5486. //*****************************************************************************
  5487. #define GPIO_GPFDAT_GPIO160 0x1 // Data Register for this pin
  5488. #define GPIO_GPFDAT_GPIO161 0x2 // Data Register for this pin
  5489. #define GPIO_GPFDAT_GPIO162 0x4 // Data Register for this pin
  5490. #define GPIO_GPFDAT_GPIO163 0x8 // Data Register for this pin
  5491. #define GPIO_GPFDAT_GPIO164 0x10 // Data Register for this pin
  5492. #define GPIO_GPFDAT_GPIO165 0x20 // Data Register for this pin
  5493. #define GPIO_GPFDAT_GPIO166 0x40 // Data Register for this pin
  5494. #define GPIO_GPFDAT_GPIO167 0x80 // Data Register for this pin
  5495. #define GPIO_GPFDAT_GPIO168 0x100 // Data Register for this pin
  5496. //*****************************************************************************
  5497. //
  5498. // The following are defines for the bit fields in the GPFSET register
  5499. //
  5500. //*****************************************************************************
  5501. #define GPIO_GPFSET_GPIO160 0x1 // Output Set bit for this pin
  5502. #define GPIO_GPFSET_GPIO161 0x2 // Output Set bit for this pin
  5503. #define GPIO_GPFSET_GPIO162 0x4 // Output Set bit for this pin
  5504. #define GPIO_GPFSET_GPIO163 0x8 // Output Set bit for this pin
  5505. #define GPIO_GPFSET_GPIO164 0x10 // Output Set bit for this pin
  5506. #define GPIO_GPFSET_GPIO165 0x20 // Output Set bit for this pin
  5507. #define GPIO_GPFSET_GPIO166 0x40 // Output Set bit for this pin
  5508. #define GPIO_GPFSET_GPIO167 0x80 // Output Set bit for this pin
  5509. #define GPIO_GPFSET_GPIO168 0x100 // Output Set bit for this pin
  5510. //*****************************************************************************
  5511. //
  5512. // The following are defines for the bit fields in the GPFCLEAR register
  5513. //
  5514. //*****************************************************************************
  5515. #define GPIO_GPFCLEAR_GPIO160 0x1 // Output Clear bit for this pin
  5516. #define GPIO_GPFCLEAR_GPIO161 0x2 // Output Clear bit for this pin
  5517. #define GPIO_GPFCLEAR_GPIO162 0x4 // Output Clear bit for this pin
  5518. #define GPIO_GPFCLEAR_GPIO163 0x8 // Output Clear bit for this pin
  5519. #define GPIO_GPFCLEAR_GPIO164 0x10 // Output Clear bit for this pin
  5520. #define GPIO_GPFCLEAR_GPIO165 0x20 // Output Clear bit for this pin
  5521. #define GPIO_GPFCLEAR_GPIO166 0x40 // Output Clear bit for this pin
  5522. #define GPIO_GPFCLEAR_GPIO167 0x80 // Output Clear bit for this pin
  5523. #define GPIO_GPFCLEAR_GPIO168 0x100 // Output Clear bit for this pin
  5524. //*****************************************************************************
  5525. //
  5526. // The following are defines for the bit fields in the GPFTOGGLE register
  5527. //
  5528. //*****************************************************************************
  5529. #define GPIO_GPFTOGGLE_GPIO160 0x1 // Output Toggle bit for this pin
  5530. #define GPIO_GPFTOGGLE_GPIO161 0x2 // Output Toggle bit for this pin
  5531. #define GPIO_GPFTOGGLE_GPIO162 0x4 // Output Toggle bit for this pin
  5532. #define GPIO_GPFTOGGLE_GPIO163 0x8 // Output Toggle bit for this pin
  5533. #define GPIO_GPFTOGGLE_GPIO164 0x10 // Output Toggle bit for this pin
  5534. #define GPIO_GPFTOGGLE_GPIO165 0x20 // Output Toggle bit for this pin
  5535. #define GPIO_GPFTOGGLE_GPIO166 0x40 // Output Toggle bit for this pin
  5536. #define GPIO_GPFTOGGLE_GPIO167 0x80 // Output Toggle bit for this pin
  5537. #define GPIO_GPFTOGGLE_GPIO168 0x100 // Output Toggle bit for this pin
  5538. #endif