drv_sdio.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2023-03-14 luobeihai first version
  9. * 2023-03-27 luobeihai add APM32E1 series MCU support
  10. */
  11. #include "board.h"
  12. #include "drv_sdio.h"
  13. #ifdef BSP_USING_SDIO
  14. //#define DRV_DEBUG
  15. #define LOG_TAG "drv.sdio"
  16. #include <drv_log.h>
  17. static struct apm32_sdio_config sdio_config = SDIO_BUS_CONFIG;
  18. static struct apm32_sdio_class sdio_obj;
  19. static struct rt_mmcsd_host *host;
  20. #define SDIO_TX_RX_COMPLETE_TIMEOUT_LOOPS (100000)
  21. #define RTHW_SDIO_LOCK(_sdio) rt_mutex_take(&_sdio->mutex, RT_WAITING_FOREVER)
  22. #define RTHW_SDIO_UNLOCK(_sdio) rt_mutex_release(&_sdio->mutex);
  23. struct sdio_pkg
  24. {
  25. struct rt_mmcsd_cmd *cmd;
  26. void *buff;
  27. rt_uint32_t flag;
  28. };
  29. struct rthw_sdio
  30. {
  31. struct rt_mmcsd_host *host;
  32. struct apm32_sdio_des sdio_des;
  33. struct rt_event event;
  34. struct rt_mutex mutex;
  35. struct sdio_pkg *pkg;
  36. };
  37. rt_align(SDIO_ALIGN_LEN)
  38. static rt_uint8_t cache_buf[SDIO_BUFF_SIZE];
  39. static rt_uint32_t apm32_sdio_clk_get(struct apm32_sdio *hw_sdio)
  40. {
  41. return SDIO_CLOCK_FREQ;
  42. }
  43. /**
  44. * @brief This function get order from sdio.
  45. * @param data
  46. * @retval sdio order
  47. */
  48. static int get_order(rt_uint32_t data)
  49. {
  50. int order = 0;
  51. switch (data)
  52. {
  53. case 1:
  54. order = 0;
  55. break;
  56. case 2:
  57. order = 1;
  58. break;
  59. case 4:
  60. order = 2;
  61. break;
  62. case 8:
  63. order = 3;
  64. break;
  65. case 16:
  66. order = 4;
  67. break;
  68. case 32:
  69. order = 5;
  70. break;
  71. case 64:
  72. order = 6;
  73. break;
  74. case 128:
  75. order = 7;
  76. break;
  77. case 256:
  78. order = 8;
  79. break;
  80. case 512:
  81. order = 9;
  82. break;
  83. case 1024:
  84. order = 10;
  85. break;
  86. case 2048:
  87. order = 11;
  88. break;
  89. case 4096:
  90. order = 12;
  91. break;
  92. case 8192:
  93. order = 13;
  94. break;
  95. case 16384:
  96. order = 14;
  97. break;
  98. default :
  99. order = 0;
  100. break;
  101. }
  102. return order;
  103. }
  104. /**
  105. * @brief This function wait sdio completed.
  106. * @param sdio rthw_sdio
  107. * @retval None
  108. */
  109. static void rthw_sdio_wait_completed(struct rthw_sdio *sdio)
  110. {
  111. rt_uint32_t status;
  112. struct rt_mmcsd_cmd *cmd = sdio->pkg->cmd;
  113. struct rt_mmcsd_data *data = cmd->data;
  114. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  115. if (rt_event_recv(&sdio->event, 0xffffffff, RT_EVENT_FLAG_OR | RT_EVENT_FLAG_CLEAR,
  116. rt_tick_from_millisecond(5000), &status) != RT_EOK)
  117. {
  118. LOG_E("wait completed timeout");
  119. cmd->err = -RT_ETIMEOUT;
  120. return;
  121. }
  122. if (sdio->pkg == RT_NULL)
  123. {
  124. return;
  125. }
  126. cmd->resp[0] = hw_sdio->resp1;
  127. cmd->resp[1] = hw_sdio->resp2;
  128. cmd->resp[2] = hw_sdio->resp3;
  129. cmd->resp[3] = hw_sdio->resp4;
  130. if (status & HW_SDIO_ERRORS)
  131. {
  132. if ((status & HW_SDIO_IT_CCRCFAIL) && (resp_type(cmd) & (RESP_R3 | RESP_R4)))
  133. {
  134. cmd->err = RT_EOK;
  135. }
  136. else
  137. {
  138. cmd->err = -RT_ERROR;
  139. }
  140. if (status & HW_SDIO_IT_CTIMEOUT)
  141. {
  142. cmd->err = -RT_ETIMEOUT;
  143. }
  144. if (status & HW_SDIO_IT_DCRCFAIL)
  145. {
  146. data->err = -RT_ERROR;
  147. }
  148. if (status & HW_SDIO_IT_DTIMEOUT)
  149. {
  150. data->err = -RT_ETIMEOUT;
  151. }
  152. if (cmd->err == RT_EOK)
  153. {
  154. LOG_D("sta:0x%08X [%08X %08X %08X %08X]", status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  155. }
  156. else
  157. {
  158. LOG_D("err:0x%08x, %s%s%s%s%s%s%s cmd:%d arg:0x%08x rw:%c len:%d blksize:%d",
  159. status,
  160. status & HW_SDIO_IT_CCRCFAIL ? "CCRCFAIL " : "",
  161. status & HW_SDIO_IT_DCRCFAIL ? "DCRCFAIL " : "",
  162. status & HW_SDIO_IT_CTIMEOUT ? "CTIMEOUT " : "",
  163. status & HW_SDIO_IT_DTIMEOUT ? "DTIMEOUT " : "",
  164. status & HW_SDIO_IT_TXUNDERR ? "TXUNDERR " : "",
  165. status & HW_SDIO_IT_RXOVERR ? "RXOVERR " : "",
  166. status == 0 ? "NULL" : "",
  167. cmd->cmd_code,
  168. cmd->arg,
  169. data ? (data->flags & DATA_DIR_WRITE ? 'w' : 'r') : '-',
  170. data ? data->blks * data->blksize : 0,
  171. data ? data->blksize : 0
  172. );
  173. }
  174. }
  175. else
  176. {
  177. cmd->err = RT_EOK;
  178. LOG_D("sta:0x%08X [%08X %08X %08X %08X]", status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  179. }
  180. }
  181. /**
  182. * @brief This function transfer data by dma.
  183. * @param sdio rthw_sdio
  184. * @param pkg sdio package
  185. * @retval None
  186. */
  187. static void rthw_sdio_transfer_by_dma(struct rthw_sdio *sdio, struct sdio_pkg *pkg)
  188. {
  189. struct rt_mmcsd_data *data;
  190. int size;
  191. void *buff;
  192. struct apm32_sdio *hw_sdio;
  193. if ((RT_NULL == pkg) || (RT_NULL == sdio))
  194. {
  195. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  196. return;
  197. }
  198. data = pkg->cmd->data;
  199. if (RT_NULL == data)
  200. {
  201. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  202. return;
  203. }
  204. buff = pkg->buff;
  205. if (RT_NULL == buff)
  206. {
  207. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  208. return;
  209. }
  210. hw_sdio = sdio->sdio_des.hw_sdio;
  211. size = data->blks * data->blksize;
  212. if (data->flags & DATA_DIR_WRITE)
  213. {
  214. sdio->sdio_des.txconfig((rt_uint32_t *)buff, (rt_uint32_t *)&hw_sdio->fifo, size);
  215. hw_sdio->dctrl |= HW_SDIO_DMA_ENABLE;
  216. }
  217. else if (data->flags & DATA_DIR_READ)
  218. {
  219. sdio->sdio_des.rxconfig((rt_uint32_t *)&hw_sdio->fifo, (rt_uint32_t *)buff, size);
  220. hw_sdio->dctrl |= HW_SDIO_DMA_ENABLE | HW_SDIO_DPSM_ENABLE;
  221. }
  222. }
  223. /**
  224. * @brief This function send command.
  225. * @param sdio rthw_sdio
  226. * @param pkg sdio package
  227. * @retval None
  228. */
  229. static void rthw_sdio_send_command(struct rthw_sdio *sdio, struct sdio_pkg *pkg)
  230. {
  231. struct rt_mmcsd_cmd *cmd = pkg->cmd;
  232. struct rt_mmcsd_data *data = cmd->data;
  233. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  234. rt_uint32_t reg_cmd;
  235. /* save pkg */
  236. sdio->pkg = pkg;
  237. LOG_D("CMD:%d ARG:0x%08x RES:%s%s%s%s%s%s%s%s%s rw:%c len:%d blksize:%d",
  238. cmd->cmd_code,
  239. cmd->arg,
  240. resp_type(cmd) == RESP_NONE ? "NONE" : "",
  241. resp_type(cmd) == RESP_R1 ? "R1" : "",
  242. resp_type(cmd) == RESP_R1B ? "R1B" : "",
  243. resp_type(cmd) == RESP_R2 ? "R2" : "",
  244. resp_type(cmd) == RESP_R3 ? "R3" : "",
  245. resp_type(cmd) == RESP_R4 ? "R4" : "",
  246. resp_type(cmd) == RESP_R5 ? "R5" : "",
  247. resp_type(cmd) == RESP_R6 ? "R6" : "",
  248. resp_type(cmd) == RESP_R7 ? "R7" : "",
  249. data ? (data->flags & DATA_DIR_WRITE ? 'w' : 'r') : '-',
  250. data ? data->blks * data->blksize : 0,
  251. data ? data->blksize : 0
  252. );
  253. /* config cmd reg */
  254. reg_cmd = cmd->cmd_code | HW_SDIO_CPSM_ENABLE;
  255. if (resp_type(cmd) == RESP_NONE)
  256. reg_cmd |= HW_SDIO_RESPONSE_NO;
  257. else if (resp_type(cmd) == RESP_R2)
  258. reg_cmd |= HW_SDIO_RESPONSE_LONG;
  259. else
  260. reg_cmd |= HW_SDIO_RESPONSE_SHORT;
  261. /* config data reg */
  262. if (data != RT_NULL)
  263. {
  264. rt_uint32_t dir = 0;
  265. rt_uint32_t size = data->blks * data->blksize;
  266. int order;
  267. hw_sdio->dctrl = 0;
  268. hw_sdio->dtimer = HW_SDIO_DATATIMEOUT;
  269. hw_sdio->dlen = size;
  270. order = get_order(data->blksize);
  271. dir = (data->flags & DATA_DIR_READ) ? HW_SDIO_TO_HOST : 0;
  272. hw_sdio->dctrl = HW_SDIO_IO_ENABLE | (order << 4) | dir;
  273. }
  274. /* transfer config */
  275. if (data != RT_NULL)
  276. {
  277. rthw_sdio_transfer_by_dma(sdio, pkg);
  278. }
  279. /* open irq */
  280. hw_sdio->mask |= HW_SDIO_IT_CMDSENT | HW_SDIO_IT_CMDREND | HW_SDIO_ERRORS;
  281. if (data != RT_NULL)
  282. {
  283. hw_sdio->mask |= HW_SDIO_IT_DATAEND;
  284. }
  285. /* send cmd */
  286. hw_sdio->arg = cmd->arg;
  287. hw_sdio->cmd = reg_cmd;
  288. /* wait completed */
  289. rthw_sdio_wait_completed(sdio);
  290. /* Waiting for data to be sent to completion */
  291. if (data != RT_NULL)
  292. {
  293. volatile rt_uint32_t count = SDIO_TX_RX_COMPLETE_TIMEOUT_LOOPS;
  294. while (count && (hw_sdio->sta & (HW_SDIO_IT_TXACT | HW_SDIO_IT_RXACT)))
  295. {
  296. count--;
  297. }
  298. if ((count == 0) || (hw_sdio->sta & HW_SDIO_ERRORS))
  299. {
  300. cmd->err = -RT_ERROR;
  301. }
  302. }
  303. /* close irq, keep sdio irq */
  304. hw_sdio->mask = hw_sdio->mask & HW_SDIO_IT_SDIOIT ? HW_SDIO_IT_SDIOIT : 0x00;
  305. /* clear pkg */
  306. sdio->pkg = RT_NULL;
  307. }
  308. /**
  309. * @brief This function send sdio request.
  310. * @param host rt_mmcsd_host
  311. * @param req request
  312. * @retval None
  313. */
  314. static void rthw_sdio_request(struct rt_mmcsd_host *host, struct rt_mmcsd_req *req)
  315. {
  316. struct sdio_pkg pkg;
  317. struct rthw_sdio *sdio = host->private_data;
  318. struct rt_mmcsd_data *data;
  319. RTHW_SDIO_LOCK(sdio);
  320. if (req->cmd != RT_NULL)
  321. {
  322. rt_memset(&pkg, 0, sizeof(pkg));
  323. data = req->cmd->data;
  324. pkg.cmd = req->cmd;
  325. if (data != RT_NULL)
  326. {
  327. rt_uint32_t size = data->blks * data->blksize;
  328. RT_ASSERT(size <= SDIO_BUFF_SIZE);
  329. pkg.buff = data->buf;
  330. if ((rt_uint32_t)data->buf & (SDIO_ALIGN_LEN - 1))
  331. {
  332. pkg.buff = cache_buf;
  333. if (data->flags & DATA_DIR_WRITE)
  334. {
  335. rt_memcpy(cache_buf, data->buf, size);
  336. }
  337. }
  338. }
  339. rthw_sdio_send_command(sdio, &pkg);
  340. if ((data != RT_NULL) && (data->flags & DATA_DIR_READ) && ((rt_uint32_t)data->buf & (SDIO_ALIGN_LEN - 1)))
  341. {
  342. rt_memcpy(data->buf, cache_buf, data->blksize * data->blks);
  343. }
  344. }
  345. if (req->stop != RT_NULL)
  346. {
  347. rt_memset(&pkg, 0, sizeof(pkg));
  348. pkg.cmd = req->stop;
  349. rthw_sdio_send_command(sdio, &pkg);
  350. }
  351. RTHW_SDIO_UNLOCK(sdio);
  352. mmcsd_req_complete(sdio->host);
  353. }
  354. /**
  355. * @brief This function config sdio.
  356. * @param host rt_mmcsd_host
  357. * @param io_cfg rt_mmcsd_io_cfg
  358. * @retval None
  359. */
  360. static void rthw_sdio_iocfg(struct rt_mmcsd_host *host, struct rt_mmcsd_io_cfg *io_cfg)
  361. {
  362. rt_uint32_t clkcr, div, clk_src;
  363. rt_uint32_t clk = io_cfg->clock;
  364. struct rthw_sdio *sdio = host->private_data;
  365. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  366. clk_src = sdio->sdio_des.clk_get(sdio->sdio_des.hw_sdio);
  367. if (clk_src < 400 * 1000)
  368. {
  369. LOG_E("The clock rate is too low! rata:%d", clk_src);
  370. return;
  371. }
  372. if (clk > host->freq_max) clk = host->freq_max;
  373. if (clk > clk_src)
  374. {
  375. LOG_W("Setting rate is greater than clock source rate.");
  376. clk = clk_src;
  377. }
  378. LOG_D("clk:%d width:%s%s%s power:%s%s%s",
  379. clk,
  380. io_cfg->bus_width == MMCSD_BUS_WIDTH_8 ? "8" : "",
  381. io_cfg->bus_width == MMCSD_BUS_WIDTH_4 ? "4" : "",
  382. io_cfg->bus_width == MMCSD_BUS_WIDTH_1 ? "1" : "",
  383. io_cfg->power_mode == MMCSD_POWER_OFF ? "OFF" : "",
  384. io_cfg->power_mode == MMCSD_POWER_UP ? "UP" : "",
  385. io_cfg->power_mode == MMCSD_POWER_ON ? "ON" : ""
  386. );
  387. RTHW_SDIO_LOCK(sdio);
  388. div = clk_src / clk;
  389. if ((clk == 0) || (div == 0))
  390. {
  391. clkcr = 0;
  392. }
  393. else
  394. {
  395. if (div < 2)
  396. {
  397. div = 2;
  398. }
  399. else if (div > 0xFF)
  400. {
  401. div = 0xFF;
  402. }
  403. div -= 2;
  404. clkcr = div | HW_SDIO_CLK_ENABLE;
  405. }
  406. if (io_cfg->bus_width == MMCSD_BUS_WIDTH_8)
  407. {
  408. clkcr |= HW_SDIO_BUSWIDE_8B;
  409. }
  410. else if (io_cfg->bus_width == MMCSD_BUS_WIDTH_4)
  411. {
  412. clkcr |= HW_SDIO_BUSWIDE_4B;
  413. }
  414. else
  415. {
  416. clkcr |= HW_SDIO_BUSWIDE_1B;
  417. }
  418. hw_sdio->clkcr = clkcr;
  419. switch (io_cfg->power_mode)
  420. {
  421. case MMCSD_POWER_OFF:
  422. hw_sdio->power = HW_SDIO_POWER_OFF;
  423. break;
  424. case MMCSD_POWER_UP:
  425. hw_sdio->power = HW_SDIO_POWER_UP;
  426. break;
  427. case MMCSD_POWER_ON:
  428. hw_sdio->power = HW_SDIO_POWER_ON;
  429. break;
  430. default:
  431. LOG_W("unknown power_mode %d", io_cfg->power_mode);
  432. break;
  433. }
  434. RTHW_SDIO_UNLOCK(sdio);
  435. }
  436. /**
  437. * @brief This function update sdio interrupt.
  438. * @param host rt_mmcsd_host
  439. * @param enable
  440. * @retval None
  441. */
  442. void rthw_sdio_irq_update(struct rt_mmcsd_host *host, rt_int32_t enable)
  443. {
  444. struct rthw_sdio *sdio = host->private_data;
  445. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  446. if (enable)
  447. {
  448. LOG_D("enable sdio irq");
  449. hw_sdio->mask |= HW_SDIO_IT_SDIOIT;
  450. }
  451. else
  452. {
  453. LOG_D("disable sdio irq");
  454. hw_sdio->mask &= ~HW_SDIO_IT_SDIOIT;
  455. }
  456. }
  457. /**
  458. * @brief This function detect sdcard.
  459. * @param host rt_mmcsd_host
  460. * @retval 0x01
  461. */
  462. static rt_int32_t rthw_sd_detect(struct rt_mmcsd_host *host)
  463. {
  464. LOG_D("try to detect device");
  465. return 0x01;
  466. }
  467. /**
  468. * @brief This function interrupt process function.
  469. * @param host rt_mmcsd_host
  470. * @retval None
  471. */
  472. void rthw_sdio_irq_process(struct rt_mmcsd_host *host)
  473. {
  474. int complete = 0;
  475. struct rthw_sdio *sdio = host->private_data;
  476. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  477. rt_uint32_t intstatus = hw_sdio->sta;
  478. if (intstatus & HW_SDIO_ERRORS)
  479. {
  480. hw_sdio->icr = HW_SDIO_ERRORS;
  481. complete = 1;
  482. }
  483. else
  484. {
  485. if (intstatus & HW_SDIO_IT_CMDREND)
  486. {
  487. hw_sdio->icr = HW_SDIO_IT_CMDREND;
  488. if (sdio->pkg != RT_NULL)
  489. {
  490. if (!sdio->pkg->cmd->data)
  491. {
  492. complete = 1;
  493. }
  494. else if ((sdio->pkg->cmd->data->flags & DATA_DIR_WRITE))
  495. {
  496. hw_sdio->dctrl |= HW_SDIO_DPSM_ENABLE;
  497. }
  498. }
  499. }
  500. if (intstatus & HW_SDIO_IT_CMDSENT)
  501. {
  502. hw_sdio->icr = HW_SDIO_IT_CMDSENT;
  503. if (resp_type(sdio->pkg->cmd) == RESP_NONE)
  504. {
  505. complete = 1;
  506. }
  507. }
  508. if (intstatus & HW_SDIO_IT_DATAEND)
  509. {
  510. hw_sdio->icr = HW_SDIO_IT_DATAEND;
  511. complete = 1;
  512. }
  513. }
  514. if ((intstatus & HW_SDIO_IT_SDIOIT) && (hw_sdio->mask & HW_SDIO_IT_SDIOIT))
  515. {
  516. hw_sdio->icr = HW_SDIO_IT_SDIOIT;
  517. sdio_irq_wakeup(host);
  518. }
  519. if (complete)
  520. {
  521. hw_sdio->mask &= ~HW_SDIO_ERRORS;
  522. rt_event_send(&sdio->event, intstatus);
  523. }
  524. }
  525. static const struct rt_mmcsd_host_ops ops =
  526. {
  527. rthw_sdio_request,
  528. rthw_sdio_iocfg,
  529. rthw_sd_detect,
  530. rthw_sdio_irq_update,
  531. };
  532. /**
  533. * @brief This function create mmcsd host.
  534. * @param sdio_des apm32_sdio_des
  535. * @retval rt_mmcsd_host
  536. */
  537. struct rt_mmcsd_host *sdio_host_create(struct apm32_sdio_des *sdio_des)
  538. {
  539. struct rt_mmcsd_host *host;
  540. struct rthw_sdio *sdio = RT_NULL;
  541. if ((sdio_des == RT_NULL) || (sdio_des->txconfig == RT_NULL) || (sdio_des->rxconfig == RT_NULL))
  542. {
  543. LOG_E("L:%d F:%s %s %s %s",
  544. (sdio_des == RT_NULL ? "sdio_des is NULL" : ""),
  545. (sdio_des ? (sdio_des->txconfig ? "txconfig is NULL" : "") : ""),
  546. (sdio_des ? (sdio_des->rxconfig ? "rxconfig is NULL" : "") : "")
  547. );
  548. return RT_NULL;
  549. }
  550. sdio = rt_malloc(sizeof(struct rthw_sdio));
  551. if (sdio == RT_NULL)
  552. {
  553. LOG_E("L:%d F:%s malloc rthw_sdio fail");
  554. return RT_NULL;
  555. }
  556. rt_memset(sdio, 0, sizeof(struct rthw_sdio));
  557. host = mmcsd_alloc_host();
  558. if (host == RT_NULL)
  559. {
  560. LOG_E("L:%d F:%s mmcsd alloc host fail");
  561. rt_free(sdio);
  562. return RT_NULL;
  563. }
  564. rt_memcpy(&sdio->sdio_des, sdio_des, sizeof(struct apm32_sdio_des));
  565. sdio->sdio_des.hw_sdio = (sdio_des->hw_sdio == RT_NULL ? (struct apm32_sdio *)SDIO_BASE_ADDRESS : sdio_des->hw_sdio);
  566. sdio->sdio_des.clk_get = (sdio_des->clk_get == RT_NULL ? apm32_sdio_clk_get : sdio_des->clk_get);
  567. rt_event_init(&sdio->event, "sdio", RT_IPC_FLAG_FIFO);
  568. rt_mutex_init(&sdio->mutex, "sdio", RT_IPC_FLAG_PRIO);
  569. /* set host defautl attributes */
  570. host->ops = &ops;
  571. host->freq_min = 400 * 1000;
  572. host->freq_max = SDIO_MAX_FREQ;
  573. host->valid_ocr = 0X00FFFF80;/* The voltage range supported is 1.65v-3.6v */
  574. #ifndef SDIO_USING_1_BIT
  575. host->flags = MMCSD_BUSWIDTH_4 | MMCSD_MUTBLKWRITE | MMCSD_SUP_SDIO_IRQ;
  576. #else
  577. host->flags = MMCSD_MUTBLKWRITE | MMCSD_SUP_SDIO_IRQ;
  578. #endif
  579. host->max_seg_size = SDIO_BUFF_SIZE;
  580. host->max_dma_segs = 1;
  581. host->max_blk_size = 512;
  582. host->max_blk_count = 512;
  583. /* link up host and sdio */
  584. sdio->host = host;
  585. host->private_data = sdio;
  586. rthw_sdio_irq_update(host, 1);
  587. /* ready to change */
  588. mmcsd_change(host);
  589. return host;
  590. }
  591. /**
  592. * @brief This function configures the DMATX.
  593. * @param BufferSRC: pointer to the source buffer
  594. * @param BufferSize: buffer size
  595. * @retval None
  596. */
  597. void SD_LowLevel_DMA_TxConfig(uint32_t *src, uint32_t *dst, uint32_t BufferSize)
  598. {
  599. DMA_Config_T DMA_InitStructure;
  600. static uint32_t size = 0;
  601. size += BufferSize * 4;
  602. sdio_obj.cfg = &sdio_config;
  603. sdio_obj.dma.handle_tx = sdio_config.dma_tx.Instance;
  604. #if defined (SOC_SERIES_APM32F1) || defined (SOC_SERIES_APM32E1)
  605. /* clear DMA flag */
  606. DMA_ClearStatusFlag(DMA2_FLAG_GINT4 | DMA2_FLAG_TC4 | DMA2_FLAG_HT4 | DMA2_FLAG_TERR4);
  607. /* Disable DMA */
  608. DMA_Disable(sdio_obj.dma.handle_rx);
  609. DMA_InitStructure.dir = DMA_DIR_PERIPHERAL_DST;
  610. DMA_InitStructure.bufferSize = BufferSize;
  611. DMA_InitStructure.memoryBaseAddr = (uint32_t)src;
  612. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WOED;
  613. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  614. DMA_InitStructure.peripheralBaseAddr = (uint32_t)dst;
  615. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WOED;
  616. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  617. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  618. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  619. DMA_InitStructure.M2M = DMA_M2MEN_DISABLE;
  620. DMA_Config(sdio_obj.dma.handle_tx, &DMA_InitStructure);
  621. DMA_Enable(sdio_obj.dma.handle_tx);
  622. #elif defined (SOC_SERIES_APM32F4)
  623. /* Wait DMA can be setting */
  624. while (DMA_ReadCmdStatus(sdio_obj.dma.handle_tx) != DISABLE);
  625. /* Clear all DMA intrrupt flag */
  626. DMA_Reset(sdio_obj.dma.handle_tx);
  627. DMA_InitStructure.channel = sdio_config.dma_tx.channel;
  628. DMA_InitStructure.dir = DMA_DIR_MEMORYTOPERIPHERAL;
  629. DMA_InitStructure.bufferSize = BufferSize;
  630. DMA_InitStructure.memoryBaseAddr = (uint32_t)src;
  631. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WORD;
  632. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  633. DMA_InitStructure.memoryBurst = DMA_MEMORYBURST_INC4;
  634. DMA_InitStructure.peripheralBaseAddr = (uint32_t)dst;
  635. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WORD;
  636. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  637. DMA_InitStructure.peripheralBurst = DMA_PERIPHERALBURST_INC4;
  638. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  639. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  640. DMA_InitStructure.fifoMode = DMA_FIFOMODE_ENABLE;
  641. DMA_InitStructure.fifoThreshold = DMA_FIFOTHRESHOLD_FULL;
  642. DMA_Config(sdio_obj.dma.handle_tx, &DMA_InitStructure);
  643. DMA_ConfigFlowController(sdio_obj.dma.handle_tx, DMA_FLOWCTRL_PERIPHERAL);
  644. DMA_Enable(sdio_obj.dma.handle_tx);
  645. #endif
  646. }
  647. /**
  648. * @brief This function configures the DMARX.
  649. * @param BufferDST: pointer to the destination buffer
  650. * @param BufferSize: buffer size
  651. * @retval None
  652. */
  653. void SD_LowLevel_DMA_RxConfig(uint32_t *src, uint32_t *dst, uint32_t BufferSize)
  654. {
  655. DMA_Config_T DMA_InitStructure;
  656. sdio_obj.cfg = &sdio_config;
  657. sdio_obj.dma.handle_rx = sdio_config.dma_rx.Instance;
  658. #if defined (SOC_SERIES_APM32F1) || defined (SOC_SERIES_APM32E1)
  659. /* clear DMA flag */
  660. DMA_ClearStatusFlag(DMA2_FLAG_GINT4 | DMA2_FLAG_TC4 | DMA2_FLAG_HT4 | DMA2_FLAG_TERR4);
  661. /* Disable DMA */
  662. DMA_Disable(sdio_obj.dma.handle_rx);
  663. DMA_InitStructure.dir = DMA_DIR_PERIPHERAL_SRC;
  664. DMA_InitStructure.bufferSize = BufferSize;
  665. DMA_InitStructure.memoryBaseAddr = (uint32_t)dst;
  666. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WOED;
  667. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  668. DMA_InitStructure.peripheralBaseAddr = (uint32_t)src;
  669. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WOED;
  670. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  671. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  672. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  673. DMA_InitStructure.M2M = DMA_M2MEN_DISABLE;
  674. DMA_Config(sdio_obj.dma.handle_rx, &DMA_InitStructure);
  675. DMA_Enable(sdio_obj.dma.handle_rx);
  676. #elif defined (SOC_SERIES_APM32F4)
  677. /* Wait DMA can be setting */
  678. while (DMA_ReadCmdStatus(sdio_obj.dma.handle_rx) != DISABLE);
  679. /* Clear all DMA intrrupt flag */
  680. DMA_Reset(sdio_obj.dma.handle_rx);
  681. DMA_InitStructure.channel = sdio_config.dma_rx.channel;
  682. DMA_InitStructure.dir = DMA_DIR_PERIPHERALTOMEMORY;
  683. DMA_InitStructure.bufferSize = BufferSize;
  684. DMA_InitStructure.memoryBaseAddr = (uint32_t)dst;
  685. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WORD;
  686. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  687. DMA_InitStructure.memoryBurst = DMA_MEMORYBURST_INC4;
  688. DMA_InitStructure.peripheralBaseAddr = (uint32_t)src;
  689. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WORD;
  690. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  691. DMA_InitStructure.peripheralBurst = DMA_PERIPHERALBURST_INC4;
  692. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  693. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  694. DMA_InitStructure.fifoMode = DMA_FIFOMODE_ENABLE;
  695. DMA_InitStructure.fifoThreshold = DMA_FIFOTHRESHOLD_FULL;
  696. DMA_Config(sdio_obj.dma.handle_rx, &DMA_InitStructure);
  697. DMA_ConfigFlowController(sdio_obj.dma.handle_rx, DMA_FLOWCTRL_PERIPHERAL);
  698. DMA_Enable(sdio_obj.dma.handle_rx);
  699. #endif
  700. }
  701. /**
  702. * @brief This function get apm32 sdio clock.
  703. * @param hw_sdio: apm32_sdio
  704. * @retval PCLK2Freq
  705. */
  706. static rt_uint32_t apm32_sdio_clock_get(struct apm32_sdio *hw_sdio)
  707. {
  708. return RCM_ReadHCLKFreq();
  709. }
  710. static rt_err_t DMA_TxConfig(rt_uint32_t *src, rt_uint32_t *dst, int Size)
  711. {
  712. SD_LowLevel_DMA_TxConfig((uint32_t *)src, (uint32_t *)dst, Size / 4);
  713. return RT_EOK;
  714. }
  715. static rt_err_t DMA_RxConfig(rt_uint32_t *src, rt_uint32_t *dst, int Size)
  716. {
  717. SD_LowLevel_DMA_RxConfig((uint32_t *)src, (uint32_t *)dst, Size / 4);
  718. return RT_EOK;
  719. }
  720. void SDIO_IRQHandler(void)
  721. {
  722. /* enter interrupt */
  723. rt_interrupt_enter();
  724. /* Process All SDIO Interrupt Sources */
  725. rthw_sdio_irq_process(host);
  726. /* leave interrupt */
  727. rt_interrupt_leave();
  728. }
  729. int rt_hw_sdio_init(void)
  730. {
  731. struct apm32_sdio_des sdio_des;
  732. struct apm32_sdio_config hsd;
  733. hsd.Instance = SDCARD_INSTANCE;
  734. /* enable DMA clock */
  735. #if defined (SOC_SERIES_APM32F1) || defined (SOC_SERIES_APM32E1)
  736. SET_BIT(RCM->AHBCLKEN, sdio_config.dma_rx.dma_rcm);
  737. #elif defined (SOC_SERIES_APM32F4)
  738. SET_BIT(RCM->AHB1CLKEN, sdio_config.dma_rx.dma_rcm);
  739. #endif
  740. NVIC_EnableIRQRequest(SDIO_IRQn, 2, 0);
  741. /* apm32 sdio gpio init and enable clock */
  742. extern void apm32_msp_sdio_init(void *Instance);
  743. apm32_msp_sdio_init((void *)(hsd.Instance));
  744. sdio_des.clk_get = apm32_sdio_clock_get;
  745. sdio_des.hw_sdio = (struct apm32_sdio *)SDCARD_INSTANCE;
  746. sdio_des.rxconfig = DMA_RxConfig;
  747. sdio_des.txconfig = DMA_TxConfig;
  748. host = sdio_host_create(&sdio_des);
  749. if (host == RT_NULL)
  750. {
  751. LOG_E("host create fail");
  752. return -1;
  753. }
  754. return 0;
  755. }
  756. INIT_DEVICE_EXPORT(rt_hw_sdio_init);
  757. void apm32_mmcsd_change(void)
  758. {
  759. mmcsd_change(host);
  760. }
  761. #endif