1
0

drv_sdio.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2023-03-14 luobeihai first version
  9. * 2023-03-27 luobeihai add APM32E1 series MCU support
  10. */
  11. #ifndef _DRV_SDIO_H
  12. #define _DRV_SDIO_H
  13. #include <rtthread.h>
  14. #include "rtdevice.h"
  15. #include <rthw.h>
  16. #include <string.h>
  17. #include <drivers/dev_mmcsd_core.h>
  18. #include <drivers/dev_sdio.h>
  19. #include "drv_common.h"
  20. #include "board.h"
  21. #define SDCARD_INSTANCE_TYPE SDIO_T
  22. #define SDCARD_INSTANCE SDIO
  23. #define SDIO_BUFF_SIZE 4096
  24. #define SDIO_ALIGN_LEN 32
  25. #ifndef SDIO_BASE_ADDRESS
  26. #define SDIO_BASE_ADDRESS (0x40012800U)
  27. #endif
  28. #ifndef SDIO_CLOCK_FREQ
  29. #define SDIO_CLOCK_FREQ (48U * 1000 * 1000)
  30. #endif
  31. #ifndef SDIO_BUFF_SIZE
  32. #define SDIO_BUFF_SIZE (4096)
  33. #endif
  34. #ifndef SDIO_ALIGN_LEN
  35. #define SDIO_ALIGN_LEN (32)
  36. #endif
  37. #ifndef SDIO_MAX_FREQ
  38. #define SDIO_MAX_FREQ (24 * 1000 * 1000)
  39. #endif
  40. #define HW_SDIO_IT_CCRCFAIL (0x01U << 0)
  41. #define HW_SDIO_IT_DCRCFAIL (0x01U << 1)
  42. #define HW_SDIO_IT_CTIMEOUT (0x01U << 2)
  43. #define HW_SDIO_IT_DTIMEOUT (0x01U << 3)
  44. #define HW_SDIO_IT_TXUNDERR (0x01U << 4)
  45. #define HW_SDIO_IT_RXOVERR (0x01U << 5)
  46. #define HW_SDIO_IT_CMDREND (0x01U << 6)
  47. #define HW_SDIO_IT_CMDSENT (0x01U << 7)
  48. #define HW_SDIO_IT_DATAEND (0x01U << 8)
  49. #define HW_SDIO_IT_STBITERR (0x01U << 9)
  50. #define HW_SDIO_IT_DBCKEND (0x01U << 10)
  51. #define HW_SDIO_IT_CMDACT (0x01U << 11)
  52. #define HW_SDIO_IT_TXACT (0x01U << 12)
  53. #define HW_SDIO_IT_RXACT (0x01U << 13)
  54. #define HW_SDIO_IT_TXFIFOHE (0x01U << 14)
  55. #define HW_SDIO_IT_RXFIFOHF (0x01U << 15)
  56. #define HW_SDIO_IT_TXFIFOF (0x01U << 16)
  57. #define HW_SDIO_IT_RXFIFOF (0x01U << 17)
  58. #define HW_SDIO_IT_TXFIFOE (0x01U << 18)
  59. #define HW_SDIO_IT_RXFIFOE (0x01U << 19)
  60. #define HW_SDIO_IT_TXDAVL (0x01U << 20)
  61. #define HW_SDIO_IT_RXDAVL (0x01U << 21)
  62. #define HW_SDIO_IT_SDIOIT (0x01U << 22)
  63. #define HW_SDIO_ERRORS \
  64. (HW_SDIO_IT_CCRCFAIL | HW_SDIO_IT_CTIMEOUT | \
  65. HW_SDIO_IT_DCRCFAIL | HW_SDIO_IT_DTIMEOUT | \
  66. HW_SDIO_IT_RXOVERR | HW_SDIO_IT_TXUNDERR)
  67. #define HW_SDIO_POWER_OFF (0x00U)
  68. #define HW_SDIO_POWER_UP (0x02U)
  69. #define HW_SDIO_POWER_ON (0x03U)
  70. #define HW_SDIO_FLOW_ENABLE (0x01U << 14)
  71. #define HW_SDIO_BUSWIDE_1B (0x00U << 11)
  72. #define HW_SDIO_BUSWIDE_4B (0x01U << 11)
  73. #define HW_SDIO_BUSWIDE_8B (0x02U << 11)
  74. #define HW_SDIO_BYPASS_ENABLE (0x01U << 10)
  75. #define HW_SDIO_IDLE_ENABLE (0x01U << 9)
  76. #define HW_SDIO_CLK_ENABLE (0x01U << 8)
  77. #define HW_SDIO_SUSPEND_CMD (0x01U << 11)
  78. #define HW_SDIO_CPSM_ENABLE (0x01U << 10)
  79. #define HW_SDIO_WAIT_END (0x01U << 9)
  80. #define HW_SDIO_WAIT_INT (0x01U << 8)
  81. #define HW_SDIO_RESPONSE_NO (0x00U << 6)
  82. #define HW_SDIO_RESPONSE_SHORT (0x01U << 6)
  83. #define HW_SDIO_RESPONSE_LONG (0x03U << 6)
  84. #define HW_SDIO_DATA_LEN_MASK (0x01FFFFFFU)
  85. #define HW_SDIO_IO_ENABLE (0x01U << 11)
  86. #define HW_SDIO_RWMOD_CK (0x01U << 10)
  87. #define HW_SDIO_RWSTOP_ENABLE (0x01U << 9)
  88. #define HW_SDIO_RWSTART_ENABLE (0x01U << 8)
  89. #define HW_SDIO_DBLOCKSIZE_1 (0x00U << 4)
  90. #define HW_SDIO_DBLOCKSIZE_2 (0x01U << 4)
  91. #define HW_SDIO_DBLOCKSIZE_4 (0x02U << 4)
  92. #define HW_SDIO_DBLOCKSIZE_8 (0x03U << 4)
  93. #define HW_SDIO_DBLOCKSIZE_16 (0x04U << 4)
  94. #define HW_SDIO_DBLOCKSIZE_32 (0x05U << 4)
  95. #define HW_SDIO_DBLOCKSIZE_64 (0x06U << 4)
  96. #define HW_SDIO_DBLOCKSIZE_128 (0x07U << 4)
  97. #define HW_SDIO_DBLOCKSIZE_256 (0x08U << 4)
  98. #define HW_SDIO_DBLOCKSIZE_512 (0x09U << 4)
  99. #define HW_SDIO_DBLOCKSIZE_1024 (0x0AU << 4)
  100. #define HW_SDIO_DBLOCKSIZE_2048 (0x0BU << 4)
  101. #define HW_SDIO_DBLOCKSIZE_4096 (0x0CU << 4)
  102. #define HW_SDIO_DBLOCKSIZE_8192 (0x0DU << 4)
  103. #define HW_SDIO_DBLOCKSIZE_16384 (0x0EU << 4)
  104. #define HW_SDIO_DMA_ENABLE (0x01U << 3)
  105. #define HW_SDIO_STREAM_ENABLE (0x01U << 2)
  106. #define HW_SDIO_TO_HOST (0x01U << 1)
  107. #define HW_SDIO_DPSM_ENABLE (0x01U << 0)
  108. #define HW_SDIO_DATATIMEOUT (0xF0000000U)
  109. #if defined (SOC_SERIES_APM32F1) || defined (SOC_SERIES_APM32E1)
  110. #define SDIO_BUS_CONFIG \
  111. { \
  112. .Instance = SDIO, \
  113. .dma_rx.dma_rcm = RCM_AHB_PERIPH_DMA2, \
  114. .dma_tx.dma_rcm = RCM_AHB_PERIPH_DMA2, \
  115. .dma_rx.Instance = DMA2_Channel4, \
  116. .dma_rx.dma_irq = DMA2_Channel4_5_IRQn, \
  117. .dma_tx.Instance = DMA2_Channel4, \
  118. .dma_tx.dma_irq = DMA2_Channel4_5_IRQn, \
  119. }
  120. #elif defined (SOC_SERIES_APM32F4)
  121. #define SDIO_BUS_CONFIG \
  122. { \
  123. .Instance = SDIO, \
  124. .dma_rx.dma_rcm = RCM_AHB1_PERIPH_DMA2, \
  125. .dma_tx.dma_rcm = RCM_AHB1_PERIPH_DMA2, \
  126. .dma_rx.Instance = DMA2_Stream3, \
  127. .dma_rx.channel = DMA_CHANNEL_4, \
  128. .dma_rx.dma_irq = DMA2_STR3_IRQn, \
  129. .dma_tx.Instance = DMA2_Stream6, \
  130. .dma_tx.channel = DMA_CHANNEL_4, \
  131. .dma_tx.dma_irq = DMA2_STR6_IRQn, \
  132. }
  133. #endif /* SOC_SERIES_APM32F1 */
  134. #if defined (SOC_SERIES_APM32F1) || defined (SOC_SERIES_APM32E1)
  135. #define DMA_INSTANCE_TYPE DMA_Channel_T
  136. #elif defined (SOC_SERIES_APM32F4)
  137. #define DMA_INSTANCE_TYPE DMA_Stream_T
  138. #endif
  139. struct apm32_sdio
  140. {
  141. volatile rt_uint32_t power;
  142. volatile rt_uint32_t clkcr;
  143. volatile rt_uint32_t arg;
  144. volatile rt_uint32_t cmd;
  145. volatile rt_uint32_t respcmd;
  146. volatile rt_uint32_t resp1;
  147. volatile rt_uint32_t resp2;
  148. volatile rt_uint32_t resp3;
  149. volatile rt_uint32_t resp4;
  150. volatile rt_uint32_t dtimer;
  151. volatile rt_uint32_t dlen;
  152. volatile rt_uint32_t dctrl;
  153. volatile rt_uint32_t dcount;
  154. volatile rt_uint32_t sta;
  155. volatile rt_uint32_t icr;
  156. volatile rt_uint32_t mask;
  157. volatile rt_uint32_t reserved0[2];
  158. volatile rt_uint32_t fifocnt;
  159. volatile rt_uint32_t reserved1[13];
  160. volatile rt_uint32_t fifo;
  161. };
  162. typedef rt_err_t (*dma_txconfig)(rt_uint32_t *src, rt_uint32_t *dst, int size);
  163. typedef rt_err_t (*dma_rxconfig)(rt_uint32_t *src, rt_uint32_t *dst, int size);
  164. typedef rt_uint32_t (*sdio_clk_get)(struct apm32_sdio *hw_sdio);
  165. struct dma_config {
  166. DMA_INSTANCE_TYPE *Instance;
  167. #if defined (SOC_SERIES_APM32F4)
  168. DMA_CHANNEL_T channel;
  169. #endif
  170. rt_uint32_t dma_rcm;
  171. IRQn_Type dma_irq;
  172. };
  173. struct apm32_sdio_des
  174. {
  175. struct apm32_sdio *hw_sdio;
  176. dma_txconfig txconfig;
  177. dma_rxconfig rxconfig;
  178. sdio_clk_get clk_get;
  179. };
  180. struct apm32_sdio_config
  181. {
  182. SDCARD_INSTANCE_TYPE *Instance;
  183. struct dma_config dma_rx, dma_tx;
  184. };
  185. /* apm32 sdio dirver class */
  186. struct apm32_sdio_class
  187. {
  188. struct apm32_sdio_des *des;
  189. const struct apm32_sdio_config *cfg;
  190. struct rt_mmcsd_host host;
  191. struct
  192. {
  193. DMA_INSTANCE_TYPE *handle_rx;
  194. DMA_INSTANCE_TYPE *handle_tx;
  195. } dma;
  196. };
  197. extern void apm32_mmcsd_change(void);
  198. #endif