board.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. * 2024-06-11 CDT remove CLK_Delay for usb, as it is already included in ddl API
  10. */
  11. #include "board.h"
  12. #include "board_config.h"
  13. /* unlock/lock peripheral */
  14. #define EXAMPLE_PERIPH_WE (LL_PERIPH_GPIO | LL_PERIPH_EFM | LL_PERIPH_FCG | \
  15. LL_PERIPH_PWC_CLK_RMU | LL_PERIPH_SRAM | LL_PERIPH_LVD)
  16. #define EXAMPLE_PERIPH_WP (LL_PERIPH_EFM | LL_PERIPH_FCG | LL_PERIPH_SRAM)
  17. /** System Base Configuration
  18. */
  19. void SystemBase_Config(void)
  20. {
  21. #if defined(BSP_USING_ON_CHIP_FLASH_ICODE_CACHE)
  22. EFM_ICacheCmd(ENABLE);
  23. #endif
  24. #if defined(BSP_USING_ON_CHIP_FLASH_DCODE_CACHE)
  25. EFM_DCacheCmd(ENABLE);
  26. #endif
  27. #if defined(BSP_USING_ON_CHIP_FLASH_ICODE_PREFETCH)
  28. EFM_PrefetchCmd(ENABLE);
  29. #endif
  30. /* Reset the VBAT area */
  31. PWC_VBAT_Reset();
  32. }
  33. /** System Clock Configuration
  34. */
  35. void SystemClock_Config(void)
  36. {
  37. stc_clock_xtal_init_t stcXtalInit;
  38. stc_clock_pll_init_t stcPLLHInit;
  39. #if defined(BSP_USING_USBD) || defined(BSP_USING_USBH)
  40. stc_clock_pllx_init_t stcPLLAInit;
  41. #endif
  42. #if defined(BSP_RTC_USING_XTAL32) || defined(RT_USING_PM)
  43. stc_clock_xtal32_init_t stcXtal32Init;
  44. #endif
  45. /* PCLK0, HCLK Max 240MHz */
  46. /* PCLK1, PCLK4 Max 120MHz */
  47. /* PCLK2, PCLK3 Max 60MHz */
  48. /* EX BUS Max 120MHz */
  49. CLK_SetClockDiv(CLK_BUS_CLK_ALL, \
  50. (CLK_PCLK0_DIV1 | CLK_PCLK1_DIV2 | CLK_PCLK2_DIV4 | \
  51. CLK_PCLK3_DIV4 | CLK_PCLK4_DIV2 | CLK_EXCLK_DIV4 | \
  52. CLK_HCLK_DIV1));
  53. GPIO_AnalogCmd(XTAL_PORT, XTAL_IN_PIN | XTAL_OUT_PIN, ENABLE);
  54. (void)CLK_XtalStructInit(&stcXtalInit);
  55. /* Config Xtal and enable Xtal */
  56. stcXtalInit.u8Mode = CLK_XTAL_MD_OSC;
  57. stcXtalInit.u8Drv = CLK_XTAL_DRV_ULOW;
  58. stcXtalInit.u8State = CLK_XTAL_ON;
  59. stcXtalInit.u8StableTime = CLK_XTAL_STB_2MS;
  60. (void)CLK_XtalInit(&stcXtalInit);
  61. (void)CLK_PLLStructInit(&stcPLLHInit);
  62. /* VCO = (8/1)*120 = 960MHz*/
  63. stcPLLHInit.u8PLLState = CLK_PLL_ON;
  64. stcPLLHInit.PLLCFGR = 0UL;
  65. stcPLLHInit.PLLCFGR_f.PLLM = 1UL - 1UL;
  66. stcPLLHInit.PLLCFGR_f.PLLN = 120UL - 1UL;
  67. stcPLLHInit.PLLCFGR_f.PLLP = 4UL - 1UL;
  68. stcPLLHInit.PLLCFGR_f.PLLQ = 4UL - 1UL;
  69. stcPLLHInit.PLLCFGR_f.PLLR = 4UL - 1UL;
  70. stcPLLHInit.PLLCFGR_f.PLLSRC = CLK_PLL_SRC_XTAL;
  71. (void)CLK_PLLInit(&stcPLLHInit);
  72. /* Highspeed SRAM set to 0 Read/Write wait cycle */
  73. SRAM_SetWaitCycle(SRAM_SRAMH, SRAM_WAIT_CYCLE0, SRAM_WAIT_CYCLE0);
  74. /* SRAM1_2_3_4_backup set to 1 Read/Write wait cycle */
  75. SRAM_SetWaitCycle((SRAM_SRAM123 | SRAM_SRAM4 | SRAM_SRAMB), SRAM_WAIT_CYCLE1, SRAM_WAIT_CYCLE1);
  76. /* 0-wait @ 40MHz */
  77. (void)EFM_SetWaitCycle(EFM_WAIT_CYCLE5);
  78. /* 4 cycles for 200 ~ 250MHz */
  79. GPIO_SetReadWaitCycle(GPIO_RD_WAIT4);
  80. CLK_SetSysClockSrc(CLK_SYSCLK_SRC_PLL);
  81. #if defined(BSP_USING_USBD) || defined(BSP_USING_USBH)
  82. /* PLLX for USB */
  83. (void)CLK_PLLxStructInit(&stcPLLAInit);
  84. /* VCO = (8/2)*120 = 480MHz*/
  85. stcPLLAInit.u8PLLState = CLK_PLL_ON;
  86. stcPLLAInit.PLLCFGR = 0UL;
  87. stcPLLAInit.PLLCFGR_f.PLLM = 2UL - 1UL;
  88. stcPLLAInit.PLLCFGR_f.PLLN = 120UL - 1UL;
  89. stcPLLAInit.PLLCFGR_f.PLLP = 10UL - 1UL;
  90. stcPLLAInit.PLLCFGR_f.PLLQ = 4UL - 1UL;
  91. stcPLLAInit.PLLCFGR_f.PLLR = 4UL - 1UL;
  92. (void)CLK_PLLxInit(&stcPLLAInit);
  93. #endif
  94. #if defined(BSP_RTC_USING_XTAL32) || defined(RT_USING_PM)
  95. /* Xtal32 config */
  96. GPIO_AnalogCmd(XTAL32_PORT, XTAL32_IN_PIN | XTAL32_OUT_PIN, ENABLE);
  97. (void)CLK_Xtal32StructInit(&stcXtal32Init);
  98. stcXtal32Init.u8State = CLK_XTAL32_ON;
  99. stcXtal32Init.u8Drv = CLK_XTAL32_DRV_HIGH;
  100. stcXtal32Init.u8Filter = CLK_XTAL32_FILTER_RUN_MD;
  101. (void)CLK_Xtal32Init(&stcXtal32Init);
  102. #endif
  103. }
  104. /** Peripheral Clock Configuration
  105. */
  106. void PeripheralClock_Config(void)
  107. {
  108. #if defined(BSP_USING_CAN1)
  109. CLK_SetCANClockSrc(CLK_CAN1, CLK_CANCLK_SYSCLK_DIV6);
  110. #endif
  111. #if defined(BSP_USING_CAN2)
  112. CLK_SetCANClockSrc(CLK_CAN2, CLK_CANCLK_SYSCLK_DIV6);
  113. #endif
  114. #if defined(BSP_USING_MCAN1)
  115. CLK_SetCANClockSrc(CLK_MCAN1, CLK_CANCLK_SYSCLK_DIV6);
  116. #endif
  117. #if defined(BSP_USING_MCAN2)
  118. CLK_SetCANClockSrc(CLK_MCAN2, CLK_CANCLK_SYSCLK_DIV6);
  119. #endif
  120. #if defined(RT_USING_ADC)
  121. CLK_SetPeriClockSrc(CLK_PERIPHCLK_PCLK);
  122. #endif
  123. #if defined(BSP_USING_USBD) || defined(BSP_USING_USBH)
  124. CLK_SetUSBClockSrc(CLK_USBCLK_PLLXP);
  125. #endif
  126. }
  127. /** Peripheral Registers Unlock
  128. */
  129. void PeripheralRegister_Unlock(void)
  130. {
  131. LL_PERIPH_WE(EXAMPLE_PERIPH_WE);
  132. }
  133. /*@}*/