board.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * Copyright (c) 2022-2023 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_clock_drv.h"
  12. #include "hpm_soc.h"
  13. #include "hpm_soc_feature.h"
  14. #include "pinmux.h"
  15. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  16. #include "hpm_debug_console.h"
  17. #endif
  18. #define BOARD_NAME "hpm6300evk"
  19. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  20. /* dma section */
  21. #define BOARD_APP_XDMA HPM_XDMA
  22. #define BOARD_APP_HDMA HPM_HDMA
  23. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  24. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  25. #define BOARD_APP_DMAMUX HPM_DMAMUX
  26. #ifndef BOARD_RUNNING_CORE
  27. #define BOARD_RUNNING_CORE HPM_CORE0
  28. #endif
  29. /* uart section */
  30. #ifndef BOARD_APP_UART_BASE
  31. #define BOARD_APP_UART_BASE HPM_UART2
  32. #define BOARD_APP_UART_IRQ IRQn_UART2
  33. #define BOARD_APP_UART_BAUDRATE (115200UL)
  34. #define BOARD_APP_UART_CLK_NAME clock_uart2
  35. #define BOARD_APP_UART_RX_DMA_REQ HPM_DMA_SRC_UART2_RX
  36. #define BOARD_APP_UART_TX_DMA_REQ HPM_DMA_SRC_UART2_TX
  37. #endif
  38. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  39. #ifndef BOARD_CONSOLE_TYPE
  40. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  41. #endif
  42. #if CONSOLE_TYPE_UART == BOARD_CONSOLE_TYPE
  43. #ifndef BOARD_CONSOLE_UART_BASE
  44. #if BOARD_RUNNING_CORE == HPM_CORE0
  45. #define BOARD_CONSOLE_UART_BASE HPM_UART0
  46. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart0
  47. #define BOARD_CONSOLE_UART_IRQ IRQn_UART0
  48. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART0_TX
  49. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART0_RX
  50. #else
  51. #define BOARD_CONSOLE_UART_BASE HPM_UART13
  52. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart13
  53. #define BOARD_CONSOLE_UART_IRQ IRQn_UART13
  54. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART13_TX
  55. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART13_RX
  56. #endif
  57. #endif
  58. #define BOARD_CONSOLE_UART_BAUDRATE (115200UL)
  59. #endif
  60. #endif
  61. /* uart rx idle demo section */
  62. #define BOARD_UART_IDLE BOARD_APP_UART_BASE
  63. #define BOARD_UART_IDLE_IRQ BOARD_APP_UART_IRQ
  64. #define BOARD_UART_IDLE_CLK_NAME BOARD_APP_UART_CLK_NAME
  65. #define BOARD_UART_IDLE_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  66. #define BOARD_UART_IDLE_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  67. #define BOARD_UART_IDLE_TRGM HPM_TRGM1
  68. #define BOARD_UART_IDLE_TRGM_PIN IOC_PAD_PA24
  69. #define BOARD_UART_IDLE_TRGM_INPUT_SRC HPM_TRGM1_INPUT_SRC_TRGM1_P4
  70. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_IN HPM_TRGM1_OUTPUT_SRC_GPTMR2_IN2
  71. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_SYNCI HPM_TRGM1_OUTPUT_SRC_GPTMR2_SYNCI
  72. #define BOARD_UART_IDLE_GPTMR HPM_GPTMR2
  73. #define BOARD_UART_IDLE_GPTMR_CLK_NAME clock_gptmr2
  74. #define BOARD_UART_IDLE_GPTMR_IRQ IRQn_GPTMR2
  75. #define BOARD_UART_IDLE_GPTMR_CMP_CH 0
  76. #define BOARD_UART_IDLE_GPTMR_CAP_CH 2
  77. /* uart lin sample section */
  78. #define BOARD_UART_LIN BOARD_APP_UART_BASE
  79. #define BOARD_UART_LIN_IRQ BOARD_APP_UART_IRQ
  80. #define BOARD_UART_LIN_CLK_NAME BOARD_APP_UART_CLK_NAME
  81. #define BOARD_UART_LIN_TX_PORT GPIO_DI_GPIOC
  82. #define BOARD_UART_LIN_TX_PIN (26U) /* PC26 should align with used pin in pinmux configuration */
  83. /* uart microros sample section */
  84. #define BOARD_MICROROS_UART_BASE BOARD_APP_UART_BASE
  85. #define BOARD_MICROROS_UART_IRQ BOARD_APP_UART_IRQ
  86. #define BOARD_MICROROS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  87. /* rtthread-nano finsh section */
  88. #define BOARD_RT_CONSOLE_BASE BOARD_CONSOLE_UART_BASE
  89. /* usb cdc acm uart section */
  90. #define BOARD_USB_CDC_ACM_UART BOARD_APP_UART_BASE
  91. #define BOARD_USB_CDC_ACM_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  92. #define BOARD_USB_CDC_ACM_UART_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  93. #define BOARD_USB_CDC_ACM_UART_RX_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  94. /* modbus sample section */
  95. #define BOARD_MODBUS_UART_BASE BOARD_APP_UART_BASE
  96. #define BOARD_MODBUS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  97. #define BOARD_MODBUS_UART_RX_DMA_REQ BOARD_APP_UART_RX_DMA_REQ
  98. #define BOARD_MODBUS_UART_TX_DMA_REQ BOARD_APP_UART_TX_DMA_REQ
  99. /* sdram section */
  100. #define BOARD_SDRAM_ADDRESS (0x40000000UL)
  101. #define BOARD_SDRAM_SIZE (32 * SIZE_1MB)
  102. #define BOARD_SDRAM_CS FEMC_SDRAM_CS0
  103. #define BOARD_SDRAM_PORT_SIZE FEMC_SDRAM_PORT_SIZE_16_BITS
  104. #define BOARD_SDRAM_REFRESH_COUNT (8192UL)
  105. #define BOARD_SDRAM_REFRESH_IN_MS (64UL)
  106. #define BOARD_SDRAM_DATA_WIDTH_IN_BYTE (4UL)
  107. /* nor flash section */
  108. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  109. #define BOARD_FLASH_SIZE (16 * SIZE_1MB)
  110. /* i2c section */
  111. #define BOARD_APP_I2C_BASE HPM_I2C0
  112. #define BOARD_APP_I2C_IRQ IRQn_I2C0
  113. #define BOARD_APP_I2C_CLK_NAME clock_i2c0
  114. #define BOARD_APP_I2C_DMA HPM_HDMA
  115. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  116. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C0
  117. #define BOARD_I2C_GPIO_CTRL HPM_GPIO0
  118. #define BOARD_I2C_SCL_GPIO_INDEX GPIO_DO_GPIOC
  119. #define BOARD_I2C_SCL_GPIO_PIN 13
  120. #define BOARD_I2C_SDA_GPIO_INDEX GPIO_DO_GPIOC
  121. #define BOARD_I2C_SDA_GPIO_PIN 14
  122. /* ACMP desction */
  123. #define BOARD_ACMP HPM_ACMP
  124. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  125. #define BOARD_ACMP_IRQ IRQn_ACMP_1
  126. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  127. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_5 /* align with used pin */
  128. /* dma section */
  129. #define BOARD_APP_XDMA HPM_XDMA
  130. #define BOARD_APP_HDMA HPM_HDMA
  131. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  132. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  133. #define BOARD_APP_DMAMUX HPM_DMAMUX
  134. /* gptmr section */
  135. #define BOARD_GPTMR HPM_GPTMR2
  136. #define BOARD_GPTMR_IRQ IRQn_GPTMR2
  137. #define BOARD_GPTMR_CHANNEL 0
  138. #define BOARD_GPTMR_DMA_SRC HPM_DMA_SRC_GPTMR2_0
  139. #define BOARD_GPTMR_CLK_NAME clock_gptmr2
  140. #define BOARD_GPTMR_PWM HPM_GPTMR2
  141. #define BOARD_GPTMR_PWM_DMA_SRC HPM_DMA_SRC_GPTMR2_0
  142. #define BOARD_GPTMR_PWM_CHANNEL 0
  143. #define BOARD_GPTMR_PWM_CLK_NAME clock_gptmr2
  144. #define BOARD_GPTMR_PWM_IRQ IRQn_GPTMR2
  145. #define BOARD_GPTMR_PWM_SYNC HPM_GPTMR2
  146. #define BOARD_GPTMR_PWM_SYNC_CHANNEL 1
  147. #define BOARD_GPTMR_PWM_SYNC_CLK_NAME clock_gptmr2
  148. /* gpio section */
  149. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOZ
  150. #define BOARD_APP_GPIO_PIN 2
  151. /* pinmux section */
  152. #define USING_GPIO0_FOR_GPIOZ
  153. #ifndef USING_GPIO0_FOR_GPIOZ
  154. #define BOARD_APP_GPIO_CTRL HPM_BGPIO
  155. #define BOARD_APP_GPIO_IRQ IRQn_BGPIO
  156. #else
  157. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  158. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_Z
  159. #endif
  160. /* gpiom section */
  161. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  162. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  163. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  164. /* spi section */
  165. #define BOARD_APP_SPI_BASE HPM_SPI3
  166. #define BOARD_APP_SPI_CLK_NAME clock_spi3
  167. #define BOARD_APP_SPI_IRQ IRQn_SPI3
  168. #define BOARD_APP_SPI_SCLK_FREQ (20000000UL)
  169. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  170. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  171. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI3_RX
  172. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI3_TX
  173. #define BOARD_SPI_CS_GPIO_CTRL HPM_GPIO0
  174. #define BOARD_SPI_CS_PIN IOC_PAD_PC18
  175. #define BOARD_SPI_CS_ACTIVE_LEVEL (0U)
  176. /* Flash section */
  177. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  178. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  179. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000005U)
  180. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  181. /* i2s section */
  182. #define BOARD_APP_I2S_BASE HPM_I2S0
  183. #define BOARD_APP_I2S_DATA_LINE (2U)
  184. #define BOARD_APP_I2S_CLK_NAME clock_i2s0
  185. #define BOARD_APP_AUDIO_CLK_SRC clock_source_pll2_clk0
  186. #define BOARD_APP_AUDIO_CLK_SRC_NAME clk_pll2clk0
  187. /* enet section */
  188. #define BOARD_ENET_PPS HPM_ENET0
  189. #define BOARD_ENET_PPS_IDX enet_pps_0
  190. #define BOARD_ENET_PPS_PTP_CLOCK clock_ptp0
  191. #define BOARD_ENET_RMII HPM_ENET0
  192. #define BOARD_ENET_RMII_RST_GPIO
  193. #define BOARD_ENET_RMII_RST_GPIO_INDEX
  194. #define BOARD_ENET_RMII_RST_GPIO_PIN
  195. #define BOARD_ENET_RMII HPM_ENET0
  196. #define BOARD_ENET_RMII_INT_REF_CLK (1U)
  197. #define BOARD_ENET_RMII_PTP_CLOCK (clock_ptp0)
  198. #define BOARD_ENET_RMII_PPS0_PINOUT (1)
  199. #define BOARD_ENET0_INF (0U) /* 0: RMII, 1: RGMII */
  200. #define BOARD_ENET0_INT_REF_CLK (1U)
  201. #define BOARD_ENET0_PHY_RST_TIME (30)
  202. #if BOARD_ENET0_INF
  203. #define BOARD_ENET0_TX_DLY (0U)
  204. #define BOARD_ENET0_RX_DLY (0U)
  205. #endif
  206. #if __USE_ENET_PTP
  207. #define BOARD_ENET0_PTP_CLOCK (clock_ptp0)
  208. #endif
  209. /* ADC section */
  210. #define BOARD_APP_ADC16_NAME "ADC0"
  211. #define BOARD_APP_ADC16_BASE HPM_ADC0
  212. #define BOARD_APP_ADC16_IRQn IRQn_ADC0
  213. #define BOARD_APP_ADC16_CH_1 (6U)
  214. #define BOARD_APP_ADC16_CLK_NAME (clock_adc0)
  215. #define BOARD_APP_ADC16_HW_TRIG_SRC HPM_PWM0
  216. #define BOARD_APP_ADC16_HW_TRGM HPM_TRGM0
  217. #define BOARD_APP_ADC16_HW_TRGM_IN HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  218. #define BOARD_APP_ADC16_HW_TRGM_OUT_SEQ TRGM_TRGOCFG_ADC0_STRGI
  219. #define BOARD_APP_ADC16_HW_TRGM_OUT_PMT TRGM_TRGOCFG_ADCX_PTRGI0A
  220. #define BOARD_APP_ADC16_PMT_TRIG_CH ADC16_CONFIG_TRG0A
  221. /* DAC section */
  222. #define BOARD_DAC_BASE HPM_DAC
  223. #define BOARD_DAC_IRQn IRQn_DAC
  224. #define BOARD_APP_DAC_CLOCK_NAME clock_dac0
  225. /* CAN section */
  226. #define BOARD_APP_CAN_BASE HPM_CAN1
  227. #define BOARD_APP_CAN_IRQn IRQn_CAN1
  228. /*
  229. * timer for board delay
  230. */
  231. #define BOARD_DELAY_TIMER (HPM_GPTMR3)
  232. #define BOARD_DELAY_TIMER_CH 0
  233. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr3)
  234. #define BOARD_CALLBACK_TIMER (HPM_GPTMR3)
  235. #define BOARD_CALLBACK_TIMER_CH 1
  236. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR3
  237. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr3)
  238. /* SDXC section */
  239. #define BOARD_APP_SDCARD_SDXC_BASE (HPM_SDXC0)
  240. #define BOARD_APP_SDCARD_SUPPORT_3V3 (1)
  241. #define BOARD_APP_SDCARD_SUPPORT_1V8 (0)
  242. #define BOARD_APP_SDCARD_SUPPORT_4BIT (1)
  243. #define BOARD_APP_SDCARD_SUPPORT_CARD_DETECTION (1)
  244. #define BOARD_APP_EMMC_SDXC_BASE (HPM_SDXC0)
  245. #define BOARD_APP_EMMC_SUPPORT_3V3 (1)
  246. #define BOARD_APP_EMMC_SUPPORT_1V8 (0)
  247. #define BOARD_APP_EMMC_SUPPORT_4BIT (1)
  248. #define BOARD_APP_EMMC_HOST_USING_IRQ (0)
  249. /* USB section */
  250. #define BOARD_USB0_ID_PORT (HPM_GPIO0)
  251. #define BOARD_USB0_ID_GPIO_INDEX (GPIO_DO_GPIOC)
  252. #define BOARD_USB0_ID_GPIO_PIN (23)
  253. /*BLDC pwm*/
  254. /*PWM define*/
  255. #define BOARD_BLDCPWM HPM_PWM0
  256. #define BOARD_BLDC_UH_PWM_OUTPIN (0U)
  257. #define BOARD_BLDC_UL_PWM_OUTPIN (1U)
  258. #define BOARD_BLDC_VH_PWM_OUTPIN (2U)
  259. #define BOARD_BLDC_VL_PWM_OUTPIN (3U)
  260. #define BOARD_BLDC_WH_PWM_OUTPIN (4U)
  261. #define BOARD_BLDC_WL_PWM_OUTPIN (5U)
  262. #define BOARD_BLDCPWM_TRGM HPM_TRGM0
  263. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM0
  264. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  265. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  266. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  267. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  268. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  269. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  270. #define BOARD_BLDCPWM_CMP_INDEX_6 (6U)
  271. #define BOARD_BLDCPWM_CMP_INDEX_7 (7U)
  272. #define BOARD_BLDCPWM_CMP_TRIG_CMP (20U)
  273. /*HALL define*/
  274. #define BOARD_BLDC_HALL_BASE HPM_HALL0
  275. #define BOARD_BLDC_HALL_TRGM HPM_TRGM0
  276. #define BOARD_BLDC_HALL_IRQ IRQn_HALL0
  277. #define BOARD_BLDC_HALL_TRGM_HALL_U_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P8
  278. #define BOARD_BLDC_HALL_TRGM_HALL_V_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P7
  279. #define BOARD_BLDC_HALL_TRGM_HALL_W_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P6
  280. #define BOARD_BLDC_HALL_MOTOR_PHASE_COUNT_PER_REV (1000U)
  281. /*QEI*/
  282. #define BOARD_BLDC_QEI_BASE HPM_QEI0
  283. #define BOARD_BLDC_QEI_IRQ IRQn_QEI0
  284. #define BOARD_BLDC_QEI_TRGM HPM_TRGM0
  285. #define BOARD_BLDC_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P9
  286. #define BOARD_BLDC_QEI_TRGM_QEI_B_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P10
  287. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  288. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_mot0
  289. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  290. /*Timer define*/
  291. #define BOARD_BLDC_TMR_1MS HPM_GPTMR2
  292. #define BOARD_BLDC_TMR_CH 0
  293. #define BOARD_BLDC_TMR_CMP 0
  294. #define BOARD_BLDC_TMR_IRQ IRQn_GPTMR2
  295. #define BOARD_BLDC_TMR_RELOAD (100000U)
  296. /*adc*/
  297. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC16
  298. #define BOARD_BLDC_ADC_U_BASE HPM_ADC1
  299. #define BOARD_BLDC_ADC_V_BASE HPM_ADC0
  300. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  301. #define BOARD_BLDC_ADC_TRIG_FLAG adc16_event_trig_complete
  302. #define BOARD_BLDC_ADC_CH_U (7U)
  303. #define BOARD_BLDC_ADC_CH_V (12U)
  304. #define BOARD_BLDC_ADC_CH_W (5U)
  305. #define BOARD_BLDC_ADC_IRQn IRQn_ADC1
  306. #define BOARD_BLDC_ADC_PMT_DMA_SIZE_IN_4BYTES (ADC_SOC_PMT_MAX_DMA_BUFF_LEN_IN_4BYTES)
  307. #define BOARD_BLDC_ADC_TRG ADC16_CONFIG_TRG0A
  308. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  309. #define BOARD_BLDC_PWM_TRIG_CMP_INDEX (8U)
  310. #define BOARD_BLDC_TRIGMUX_IN_NUM HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  311. #define BOARD_BLDC_TRG_NUM TRGM_TRGOCFG_ADCX_PTRGI0A
  312. /* APP PWM */
  313. #define BOARD_APP_PWM HPM_PWM0
  314. #define BOARD_APP_PWM_CLOCK_NAME clock_mot0
  315. #define BOARD_APP_PWM_OUT1 0
  316. #define BOARD_APP_PWM_OUT2 1
  317. #define BOARD_APP_TRGM HPM_TRGM0
  318. #define BOARD_APP_PWM_IRQ IRQn_PWM0
  319. #define BOARD_APP_TRGM_PWM_OUTPUT TRGM_TRGOCFG_PWM_SYNCI
  320. #define BOARD_CPU_FREQ (480000000UL)
  321. /* LED */
  322. #define BOARD_LED_GPIO_CTRL HPM_GPIO0
  323. #define BOARD_LED_GPIO_INDEX GPIO_DI_GPIOA
  324. #define BOARD_LED_GPIO_PIN 7
  325. #define BOARD_LED_OFF_LEVEL 1
  326. #define BOARD_LED_ON_LEVEL 0
  327. #ifndef BOARD_SHOW_CLOCK
  328. #define BOARD_SHOW_CLOCK 1
  329. #endif
  330. #ifndef BOARD_SHOW_BANNER
  331. #define BOARD_SHOW_BANNER 1
  332. #endif
  333. /* FreeRTOS Definitions */
  334. #define BOARD_FREERTOS_TIMER HPM_GPTMR1
  335. #define BOARD_FREERTOS_TIMER_CHANNEL 1
  336. #define BOARD_FREERTOS_TIMER_IRQ IRQn_GPTMR1
  337. #define BOARD_FREERTOS_TIMER_CLK_NAME clock_gptmr1
  338. /* Threadx Definitions */
  339. #define BOARD_THREADX_TIMER HPM_GPTMR1
  340. #define BOARD_THREADX_TIMER_CHANNEL 1
  341. #define BOARD_THREADX_TIMER_IRQ IRQn_GPTMR1
  342. #define BOARD_THREADX_TIMER_CLK_NAME clock_gptmr1
  343. /* Tamper Section */
  344. #define BOARD_TAMP_NO_LEVEL_PINS
  345. #define BOARD_TAMP_ACTIVE_CH 6
  346. #if defined(__cplusplus)
  347. extern "C" {
  348. #endif /* __cplusplus */
  349. typedef void (*board_timer_cb)(void);
  350. void board_init(void);
  351. void board_init_console(void);
  352. void board_init_uart(UART_Type *ptr);
  353. void board_init_i2c(I2C_Type *ptr);
  354. void board_init_can(CAN_Type *ptr);
  355. uint32_t board_init_femc_clock(void);
  356. void board_init_sdram_pins(void);
  357. void board_init_gpio_pins(void);
  358. void board_init_spi_pins(SPI_Type *ptr);
  359. void board_init_spi_pins_with_gpio_as_cs(SPI_Type *ptr);
  360. void board_write_spi_cs(uint32_t pin, uint8_t state);
  361. void board_init_led_pins(void);
  362. void board_led_write(uint8_t state);
  363. void board_led_toggle(void);
  364. /* Initialize SoC overall clocks */
  365. void board_init_clock(void);
  366. uint32_t board_init_spi_clock(SPI_Type *ptr);
  367. uint32_t board_init_adc16_clock(ADC16_Type *ptr, bool clk_src_ahb);
  368. uint32_t board_init_dac_clock(DAC_Type *ptr, bool clk_src_ahb);
  369. void board_init_adc16_pins(void);
  370. void board_init_dac_pins(DAC_Type *ptr);
  371. uint32_t board_init_can_clock(CAN_Type *ptr);
  372. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  373. uint32_t board_init_i2s_clock(I2S_Type *ptr);
  374. uint32_t board_init_pdm_clock(void);
  375. uint32_t board_init_dao_clock(void);
  376. uint32_t board_sd_configure_clock(SDXC_Type *ptr, uint32_t freq, bool need_inverse);
  377. void board_sd_switch_pins_to_1v8(SDXC_Type *ptr);
  378. bool board_sd_detect_card(SDXC_Type *ptr);
  379. void board_init_usb_pins(void);
  380. void board_usb_vbus_ctrl(uint8_t usb_index, uint8_t level);
  381. uint8_t board_get_usb_id_status(void);
  382. void board_init_enet_pps_pins(ENET_Type *ptr);
  383. uint8_t board_get_enet_dma_pbl(ENET_Type *ptr);
  384. hpm_stat_t board_reset_enet_phy(ENET_Type *ptr);
  385. hpm_stat_t board_init_enet_pins(ENET_Type *ptr);
  386. hpm_stat_t board_init_enet_rmii_reference_clock(ENET_Type *ptr, bool internal);
  387. hpm_stat_t board_init_enet_ptp_clock(ENET_Type *ptr);
  388. hpm_stat_t board_enable_enet_irq(ENET_Type *ptr);
  389. hpm_stat_t board_disable_enet_irq(ENET_Type *ptr);
  390. /*
  391. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  392. * -- non-cacheable memory initialization
  393. */
  394. void board_init_pmp(void);
  395. void board_delay_us(uint32_t us);
  396. void board_delay_ms(uint32_t ms);
  397. void board_timer_create(uint32_t ms, board_timer_cb cb);
  398. void board_ungate_mchtmr_at_lp_mode(void);
  399. /* Initialize the UART clock */
  400. uint32_t board_init_uart_clock(UART_Type *ptr);
  401. uint32_t board_init_pwm_clock(PWM_Type *ptr);
  402. /*
  403. * Get GPIO pin level of onboard LED
  404. */
  405. uint8_t board_get_led_gpio_off_level(void);
  406. void board_sd_power_switch(SDXC_Type *ptr, bool on_off);
  407. #if defined(__cplusplus)
  408. }
  409. #endif /* __cplusplus */
  410. #endif /* _HPM_BOARD_H */