drv_qspi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /**************************************************************************//**
  2. *
  3. * @copyright (C) 2020 Nuvoton Technology Corp. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: Apache-2.0
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2021-01-27 klcheng First version
  10. *
  11. ******************************************************************************/
  12. #include <rtconfig.h>
  13. #if defined(BSP_USING_QSPI)
  14. #define LOG_TAG "drv.qspi"
  15. #define DBG_ENABLE
  16. #define DBG_SECTION_NAME LOG_TAG
  17. #define DBG_LEVEL DBG_INFO
  18. #define DBG_COLOR
  19. #include <rtdbg.h>
  20. #include <rthw.h>
  21. #include <rtdef.h>
  22. #include <drv_spi.h>
  23. /* Private define ---------------------------------------------------------------*/
  24. enum
  25. {
  26. QSPI_START = -1,
  27. #if defined(BSP_USING_QSPI0)
  28. QSPI0_IDX,
  29. #endif
  30. QSPI_CNT
  31. };
  32. /* Private typedef --------------------------------------------------------------*/
  33. /* Private functions ------------------------------------------------------------*/
  34. static rt_err_t nu_qspi_bus_configure(struct rt_spi_device *device, struct rt_spi_configuration *configuration);
  35. static rt_uint32_t nu_qspi_bus_xfer(struct rt_spi_device *device, struct rt_spi_message *message);
  36. static int nu_qspi_register_bus(struct nu_spi *qspi_bus, const char *name);
  37. /* Public functions -------------------------------------------------------------*/
  38. /* Private variables ------------------------------------------------------------*/
  39. static struct rt_spi_ops nu_qspi_poll_ops =
  40. {
  41. .configure = nu_qspi_bus_configure,
  42. .xfer = nu_qspi_bus_xfer,
  43. };
  44. static struct nu_spi nu_qspi_arr [] =
  45. {
  46. #if defined(BSP_USING_QSPI0)
  47. {
  48. .name = "qspi0",
  49. .spi_base = (SPI_T *)QSPI0,
  50. #if defined(BSP_USING_SPI_PDMA)
  51. #if defined(BSP_USING_QSPI0_PDMA)
  52. .pdma_perp_tx = PDMA_QSPI0_TX,
  53. .pdma_perp_rx = PDMA_QSPI0_RX,
  54. #else
  55. .pdma_perp_tx = NU_PDMA_UNUSED,
  56. .pdma_perp_rx = NU_PDMA_UNUSED,
  57. #endif
  58. #endif
  59. },
  60. #endif
  61. {0}
  62. }; /* qspi nu_qspi */
  63. static rt_err_t nu_qspi_bus_configure(struct rt_spi_device *device,
  64. struct rt_spi_configuration *configuration)
  65. {
  66. struct nu_spi *spi_bus;
  67. rt_uint32_t u32SPIMode;
  68. rt_uint32_t u32BusClock;
  69. rt_err_t ret = RT_EOK;
  70. RT_ASSERT(device != RT_NULL);
  71. RT_ASSERT(configuration != RT_NULL);
  72. spi_bus = (struct nu_spi *) device->bus;
  73. /* Check mode */
  74. switch (configuration->mode & RT_SPI_MODE_3)
  75. {
  76. case RT_SPI_MODE_0:
  77. u32SPIMode = SPI_MODE_0;
  78. break;
  79. case RT_SPI_MODE_1:
  80. u32SPIMode = SPI_MODE_1;
  81. break;
  82. case RT_SPI_MODE_2:
  83. u32SPIMode = SPI_MODE_2;
  84. break;
  85. case RT_SPI_MODE_3:
  86. u32SPIMode = SPI_MODE_3;
  87. break;
  88. default:
  89. ret = -RT_EIO;
  90. goto exit_nu_qspi_bus_configure;
  91. }
  92. /* Check data width */
  93. if (!(configuration->data_width == 8 ||
  94. configuration->data_width == 16 ||
  95. configuration->data_width == 24 ||
  96. configuration->data_width == 32))
  97. {
  98. ret = -RT_EINVAL;
  99. goto exit_nu_qspi_bus_configure;
  100. }
  101. /* Try to set clock and get actual spi bus clock */
  102. u32BusClock = QSPI_SetBusClock((QSPI_T *)spi_bus->spi_base, configuration->max_hz);
  103. if (configuration->max_hz > u32BusClock)
  104. {
  105. LOG_W("%s clock max frequency is %dHz (!= %dHz)\n", spi_bus->name, u32BusClock, configuration->max_hz);
  106. configuration->max_hz = u32BusClock;
  107. }
  108. /* Need to initialize new configuration? */
  109. if (rt_memcmp(configuration, &spi_bus->configuration, sizeof(struct rt_spi_configuration)) != 0)
  110. {
  111. rt_memcpy(&spi_bus->configuration, configuration, sizeof(struct rt_spi_configuration));
  112. QSPI_Open((QSPI_T *)spi_bus->spi_base, SPI_MASTER, u32SPIMode, configuration->data_width, u32BusClock);
  113. if (configuration->mode & RT_SPI_CS_HIGH)
  114. {
  115. /* Set CS pin to LOW */
  116. SPI_SET_SS_LOW(spi_bus->spi_base);
  117. }
  118. else
  119. {
  120. /* Set CS pin to HIGH */
  121. SPI_SET_SS_HIGH(spi_bus->spi_base);
  122. }
  123. if (configuration->mode & RT_SPI_MSB)
  124. {
  125. /* Set sequence to MSB first */
  126. SPI_SET_MSB_FIRST(spi_bus->spi_base);
  127. }
  128. else
  129. {
  130. /* Set sequence to LSB first */
  131. SPI_SET_LSB_FIRST(spi_bus->spi_base);
  132. }
  133. }
  134. /* Clear SPI RX FIFO */
  135. nu_spi_drain_rxfifo(spi_bus->spi_base);
  136. exit_nu_qspi_bus_configure:
  137. return -(ret);
  138. }
  139. static int nu_qspi_mode_config(struct nu_spi *qspi_bus, rt_uint8_t *tx, rt_uint8_t *rx, int qspi_lines)
  140. {
  141. QSPI_T *qspi_base = (QSPI_T *)qspi_bus->spi_base;
  142. #if defined(RT_SFUD_USING_QSPI)
  143. if (qspi_lines > 1)
  144. {
  145. if (tx)
  146. {
  147. switch (qspi_lines)
  148. {
  149. case 2:
  150. QSPI_ENABLE_DUAL_OUTPUT_MODE(qspi_base);
  151. break;
  152. case 4:
  153. QSPI_ENABLE_QUAD_OUTPUT_MODE(qspi_base);
  154. break;
  155. default:
  156. LOG_E("Data line is not supported.\n");
  157. break;
  158. }
  159. }
  160. else
  161. {
  162. switch (qspi_lines)
  163. {
  164. case 2:
  165. QSPI_ENABLE_DUAL_INPUT_MODE(qspi_base);
  166. break;
  167. case 4:
  168. QSPI_ENABLE_QUAD_INPUT_MODE(qspi_base);
  169. break;
  170. default:
  171. LOG_E("Data line is not supported.\n");
  172. break;
  173. }
  174. }
  175. }
  176. else
  177. #endif
  178. {
  179. QSPI_DISABLE_DUAL_MODE(qspi_base);
  180. QSPI_DISABLE_QUAD_MODE(qspi_base);
  181. }
  182. return qspi_lines;
  183. }
  184. static rt_uint32_t nu_qspi_bus_xfer(struct rt_spi_device *device, struct rt_spi_message *message)
  185. {
  186. struct nu_spi *qspi_bus;
  187. struct rt_qspi_configuration *qspi_configuration;
  188. #if defined(RT_SFUD_USING_QSPI)
  189. struct rt_qspi_message *qspi_message;
  190. rt_uint8_t u8last = 1;
  191. #endif
  192. rt_uint8_t bytes_per_word;
  193. QSPI_T *qspi_base;
  194. rt_uint32_t u32len = 0;
  195. RT_ASSERT(device != RT_NULL);
  196. RT_ASSERT(message != RT_NULL);
  197. qspi_bus = (struct nu_spi *) device->bus;
  198. qspi_base = (QSPI_T *)qspi_bus->spi_base;
  199. qspi_configuration = &qspi_bus->configuration;
  200. bytes_per_word = qspi_configuration->parent.data_width / 8;
  201. if (message->cs_take && !(qspi_configuration->parent.mode & RT_SPI_NO_CS))
  202. {
  203. if (qspi_configuration->parent.mode & RT_SPI_CS_HIGH)
  204. {
  205. QSPI_SET_SS_HIGH(qspi_base);
  206. }
  207. else
  208. {
  209. QSPI_SET_SS_LOW(qspi_base);
  210. }
  211. }
  212. #if defined(RT_SFUD_USING_QSPI)
  213. qspi_message = (struct rt_qspi_message *)message;
  214. /* Command + Address + Dummy + Data */
  215. /* Command stage */
  216. if (qspi_message->instruction.content != 0)
  217. {
  218. u8last = nu_qspi_mode_config(qspi_bus, (rt_uint8_t *) &qspi_message->instruction.content, RT_NULL, qspi_message->instruction.qspi_lines);
  219. nu_spi_transfer((struct nu_spi *)qspi_bus,
  220. (rt_uint8_t *) &qspi_message->instruction.content,
  221. RT_NULL,
  222. 1,
  223. 1);
  224. }
  225. /* Address stage */
  226. if (qspi_message->address.size != 0)
  227. {
  228. rt_uint32_t u32ReversedAddr = 0;
  229. rt_uint32_t u32AddrNumOfByte = qspi_message->address.size / 8;
  230. switch (u32AddrNumOfByte)
  231. {
  232. case 1:
  233. u32ReversedAddr = (qspi_message->address.content & 0xff);
  234. break;
  235. case 2:
  236. nu_set16_be((rt_uint8_t *)&u32ReversedAddr, qspi_message->address.content);
  237. break;
  238. case 3:
  239. nu_set24_be((rt_uint8_t *)&u32ReversedAddr, qspi_message->address.content);
  240. break;
  241. case 4:
  242. nu_set32_be((rt_uint8_t *)&u32ReversedAddr, qspi_message->address.content);
  243. break;
  244. default:
  245. RT_ASSERT(0);
  246. break;
  247. }
  248. u8last = nu_qspi_mode_config(qspi_bus, (rt_uint8_t *)&u32ReversedAddr, RT_NULL, qspi_message->address.qspi_lines);
  249. nu_spi_transfer((struct nu_spi *)qspi_bus,
  250. (rt_uint8_t *) &u32ReversedAddr,
  251. RT_NULL,
  252. u32AddrNumOfByte,
  253. 1);
  254. }
  255. /* Dummy_cycles stage */
  256. if (qspi_message->dummy_cycles != 0)
  257. {
  258. qspi_bus->dummy = 0x00;
  259. u8last = nu_qspi_mode_config(qspi_bus, (rt_uint8_t *) &qspi_bus->dummy, RT_NULL, u8last);
  260. nu_spi_transfer((struct nu_spi *)qspi_bus,
  261. (rt_uint8_t *) &qspi_bus->dummy,
  262. RT_NULL,
  263. qspi_message->dummy_cycles / (8 / u8last),
  264. 1);
  265. }
  266. /* Data stage */
  267. nu_qspi_mode_config(qspi_bus, (rt_uint8_t *) message->send_buf, (rt_uint8_t *) message->recv_buf, qspi_message->qspi_data_lines);
  268. #else
  269. /* Data stage */
  270. nu_qspi_mode_config(qspi_bus, RT_NULL, RT_NULL, 1);
  271. #endif //#if defined(RT_SFUD_USING_QSPI)
  272. if (message->length != 0)
  273. {
  274. nu_spi_transfer((struct nu_spi *)qspi_bus,
  275. (rt_uint8_t *) message->send_buf,
  276. (rt_uint8_t *) message->recv_buf,
  277. message->length,
  278. bytes_per_word);
  279. u32len = message->length;
  280. }
  281. else
  282. {
  283. u32len = 1;
  284. }
  285. if (message->cs_release && !(qspi_configuration->parent.mode & RT_SPI_NO_CS))
  286. {
  287. if (qspi_configuration->parent.mode & RT_SPI_CS_HIGH)
  288. {
  289. QSPI_SET_SS_LOW(qspi_base);
  290. }
  291. else
  292. {
  293. QSPI_SET_SS_HIGH(qspi_base);
  294. }
  295. }
  296. return u32len;
  297. }
  298. static int nu_qspi_register_bus(struct nu_spi *qspi_bus, const char *name)
  299. {
  300. return rt_qspi_bus_register(&qspi_bus->dev, name, &nu_qspi_poll_ops);
  301. }
  302. /**
  303. * Hardware SPI Initial
  304. */
  305. static int rt_hw_qspi_init(void)
  306. {
  307. rt_uint8_t i;
  308. for (i = (QSPI_START + 1); i < QSPI_CNT; i++)
  309. {
  310. nu_qspi_register_bus(&nu_qspi_arr[i], nu_qspi_arr[i].name);
  311. #if defined(BSP_USING_SPI_PDMA)
  312. nu_qspi_arr[i].pdma_chanid_tx = -1;
  313. nu_qspi_arr[i].pdma_chanid_rx = -1;
  314. if ((nu_qspi_arr[i].pdma_perp_tx != NU_PDMA_UNUSED) && (nu_qspi_arr[i].pdma_perp_rx != NU_PDMA_UNUSED))
  315. {
  316. if (nu_hw_spi_pdma_allocate(&nu_qspi_arr[i]) != RT_EOK)
  317. {
  318. LOG_E("Failed to allocate DMA channels for %s. We will use poll-mode for this bus.\n", nu_qspi_arr[i].name);
  319. }
  320. }
  321. #endif
  322. }
  323. return 0;
  324. }
  325. INIT_DEVICE_EXPORT(rt_hw_qspi_init);
  326. rt_err_t nu_qspi_bus_attach_device(const char *bus_name, const char *device_name, rt_uint8_t data_line_width, void (*enter_qspi_mode)(), void (*exit_qspi_mode)())
  327. {
  328. struct rt_qspi_device *qspi_device = RT_NULL;
  329. rt_err_t result = RT_EOK;
  330. RT_ASSERT(bus_name != RT_NULL);
  331. RT_ASSERT(device_name != RT_NULL);
  332. RT_ASSERT(data_line_width == 1 || data_line_width == 2 || data_line_width == 4);
  333. qspi_device = (struct rt_qspi_device *)rt_malloc(sizeof(struct rt_qspi_device));
  334. if (qspi_device == RT_NULL)
  335. {
  336. LOG_E("no memory, qspi bus attach device failed!\n");
  337. result = -RT_ENOMEM;
  338. goto __exit;
  339. }
  340. qspi_device->enter_qspi_mode = enter_qspi_mode;
  341. qspi_device->exit_qspi_mode = exit_qspi_mode;
  342. qspi_device->config.qspi_dl_width = data_line_width;
  343. result = rt_spi_bus_attach_device(&qspi_device->parent, device_name, bus_name, RT_NULL);
  344. __exit:
  345. if (result != RT_EOK)
  346. {
  347. if (qspi_device)
  348. {
  349. rt_free(qspi_device);
  350. }
  351. }
  352. return result;
  353. }
  354. #endif //#if defined(BSP_USING_QSPI)