drv_timer.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-22 Jesven first version
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include <stdint.h>
  13. #include "mmu.h"
  14. #include "board.h"
  15. #define TIMER01_HW_BASE_PHY 0x10011000
  16. #define TIMER23_HW_BASE_PHY 0x10012000
  17. void* timer01_hw_base;
  18. void* timer23_hw_base;
  19. #define TIMER01_HW_BASE timer01_hw_base
  20. #define TIMER23_HW_BASE timer23_hw_base
  21. #define TIMER_LOAD(hw_base) __REG32(hw_base + 0x00)
  22. #define TIMER_VALUE(hw_base) __REG32(hw_base + 0x04)
  23. #define TIMER_CTRL(hw_base) __REG32(hw_base + 0x08)
  24. #define TIMER_CTRL_ONESHOT (1 << 0)
  25. #define TIMER_CTRL_32BIT (1 << 1)
  26. #define TIMER_CTRL_DIV1 (0 << 2)
  27. #define TIMER_CTRL_DIV16 (1 << 2)
  28. #define TIMER_CTRL_DIV256 (2 << 2)
  29. #define TIMER_CTRL_IE (1 << 5) /* Interrupt Enable (versatile only) */
  30. #define TIMER_CTRL_PERIODIC (1 << 6)
  31. #define TIMER_CTRL_ENABLE (1 << 7)
  32. #define TIMER_INTCLR(hw_base) __REG32(hw_base + 0x0c)
  33. #define TIMER_RIS(hw_base) __REG32(hw_base + 0x10)
  34. #define TIMER_MIS(hw_base) __REG32(hw_base + 0x14)
  35. #define TIMER_BGLOAD(hw_base) __REG32(hw_base + 0x18)
  36. #define TIMER_LOAD(hw_base) __REG32(hw_base + 0x00)
  37. #define TIMER_VALUE(hw_base) __REG32(hw_base + 0x04)
  38. #define TIMER_CTRL(hw_base) __REG32(hw_base + 0x08)
  39. #define TIMER_CTRL_ONESHOT (1 << 0)
  40. #define TIMER_CTRL_32BIT (1 << 1)
  41. #define TIMER_CTRL_DIV1 (0 << 2)
  42. #define TIMER_CTRL_DIV16 (1 << 2)
  43. #define TIMER_CTRL_DIV256 (2 << 2)
  44. #define TIMER_CTRL_IE (1 << 5) /* Interrupt Enable (versatile only) */
  45. #define TIMER_CTRL_PERIODIC (1 << 6)
  46. #define TIMER_CTRL_ENABLE (1 << 7)
  47. #define TIMER_INTCLR(hw_base) __REG32(hw_base + 0x0c)
  48. #define TIMER_RIS(hw_base) __REG32(hw_base + 0x10)
  49. #define TIMER_MIS(hw_base) __REG32(hw_base + 0x14)
  50. #define TIMER_BGLOAD(hw_base) __REG32(hw_base + 0x18)
  51. void* sys_ctrl;
  52. #define SYS_CTRL __REG32(sys_ctrl)
  53. void* timer_hw_base;
  54. #define TIMER_HW_BASE timer_hw_base
  55. static void rt_hw_timer_isr(int vector, void *param)
  56. {
  57. rt_tick_increase();
  58. /* clear interrupt */
  59. TIMER_INTCLR(TIMER_HW_BASE) = 0x01;
  60. }
  61. int rt_hw_timer_init(void)
  62. {
  63. rt_uint32_t val;
  64. #ifdef RT_USING_SMART
  65. sys_ctrl = (void*)rt_ioremap((void*)REALVIEW_SCTL_BASE, 0x1000);
  66. timer_hw_base = (void*)rt_ioremap((void*)REALVIEW_TIMER2_3_BASE, 0x1000);
  67. #else
  68. sys_ctrl = (void*)REALVIEW_SCTL_BASE;
  69. timer_hw_base = (void*)REALVIEW_TIMER2_3_BASE;
  70. #endif
  71. SYS_CTRL |= REALVIEW_REFCLK;
  72. /* Setup Timer0 for generating irq */
  73. val = TIMER_CTRL(TIMER_HW_BASE);
  74. val &= ~TIMER_CTRL_ENABLE;
  75. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  76. TIMER_CTRL(TIMER_HW_BASE) = val;
  77. TIMER_LOAD(TIMER_HW_BASE) = 1000000/RT_TICK_PER_SECOND;
  78. /* enable timer */
  79. TIMER_CTRL(TIMER_HW_BASE) |= TIMER_CTRL_ENABLE;
  80. rt_hw_interrupt_install(IRQ_PBA8_TIMER2_3, rt_hw_timer_isr, RT_NULL, "tick");
  81. rt_hw_interrupt_umask(IRQ_PBA8_TIMER2_3);
  82. return 0;
  83. }
  84. INIT_BOARD_EXPORT(rt_hw_timer_init);
  85. void timer_init(int timer, unsigned int preload)
  86. {
  87. uint32_t val;
  88. if (timer == 0)
  89. {
  90. #ifdef RT_USING_SMART
  91. timer01_hw_base = (void*)rt_ioremap((void*)TIMER01_HW_BASE_PHY, 0x1000);
  92. #else
  93. timer01_hw_base = (void*)TIMER01_HW_BASE_PHY;
  94. #endif
  95. /* Setup Timer0 for generating irq */
  96. val = TIMER_CTRL(TIMER01_HW_BASE);
  97. val &= ~TIMER_CTRL_ENABLE;
  98. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  99. TIMER_CTRL(TIMER01_HW_BASE) = val;
  100. TIMER_LOAD(TIMER01_HW_BASE) = preload;
  101. /* enable timer */
  102. TIMER_CTRL(TIMER01_HW_BASE) |= TIMER_CTRL_ENABLE;
  103. }
  104. else
  105. {
  106. #ifdef RT_USING_SMART
  107. timer23_hw_base = (void*)rt_ioremap((void*)TIMER23_HW_BASE_PHY, 0x1000);
  108. #else
  109. timer01_hw_base = (void*)TIMER23_HW_BASE_PHY;
  110. #endif
  111. /* Setup Timer1 for generating irq */
  112. val = TIMER_CTRL(TIMER23_HW_BASE);
  113. val &= ~TIMER_CTRL_ENABLE;
  114. val |= (TIMER_CTRL_32BIT | TIMER_CTRL_PERIODIC | TIMER_CTRL_IE);
  115. TIMER_CTRL(TIMER23_HW_BASE) = val;
  116. TIMER_LOAD(TIMER23_HW_BASE) = preload;
  117. /* enable timer */
  118. TIMER_CTRL(TIMER23_HW_BASE) |= TIMER_CTRL_ENABLE;
  119. }
  120. }
  121. void timer_clear_pending(int timer)
  122. {
  123. if (timer == 0)
  124. {
  125. TIMER_INTCLR(TIMER01_HW_BASE) = 0x01;
  126. }
  127. else
  128. {
  129. TIMER_INTCLR(TIMER23_HW_BASE) = 0x01;
  130. }
  131. }