drv_usart_v2.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /*
  2. * Copyright (c) 2006-2024 RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. // #define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  22. #error "Please define at least one BSP_USING_UARTx"
  23. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  24. #endif
  25. #ifdef RT_SERIAL_USING_DMA
  26. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  27. #endif
  28. enum
  29. {
  30. #ifdef BSP_USING_UART1
  31. UART1_INDEX,
  32. #endif
  33. #ifdef BSP_USING_UART2
  34. UART2_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART3
  37. UART3_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART4
  40. UART4_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART5
  43. UART5_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART6
  46. UART6_INDEX,
  47. #endif
  48. #ifdef BSP_USING_UART7
  49. UART7_INDEX,
  50. #endif
  51. #ifdef BSP_USING_UART8
  52. UART8_INDEX,
  53. #endif
  54. #ifdef BSP_USING_LPUART1
  55. LPUART1_INDEX,
  56. #endif
  57. };
  58. static struct stm32_uart_config uart_config[] =
  59. {
  60. #ifdef BSP_USING_UART1
  61. UART1_CONFIG,
  62. #endif
  63. #ifdef BSP_USING_UART2
  64. UART2_CONFIG,
  65. #endif
  66. #ifdef BSP_USING_UART3
  67. UART3_CONFIG,
  68. #endif
  69. #ifdef BSP_USING_UART4
  70. UART4_CONFIG,
  71. #endif
  72. #ifdef BSP_USING_UART5
  73. UART5_CONFIG,
  74. #endif
  75. #ifdef BSP_USING_UART6
  76. UART6_CONFIG,
  77. #endif
  78. #ifdef BSP_USING_UART7
  79. UART7_CONFIG,
  80. #endif
  81. #ifdef BSP_USING_UART8
  82. UART8_CONFIG,
  83. #endif
  84. #ifdef BSP_USING_LPUART1
  85. LPUART1_CONFIG,
  86. #endif
  87. };
  88. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  89. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  90. {
  91. struct stm32_uart *uart;
  92. RT_ASSERT(serial != RT_NULL);
  93. RT_ASSERT(cfg != RT_NULL);
  94. uart = rt_container_of(serial, struct stm32_uart, serial);
  95. uart->handle.Instance = uart->config->Instance;
  96. uart->handle.Init.BaudRate = cfg->baud_rate;
  97. uart->handle.Init.Mode = UART_MODE_TX_RX;
  98. #ifdef USART_CR1_OVER8
  99. uart->handle.Init.OverSampling = cfg->baud_rate > 5000000 ? UART_OVERSAMPLING_8 : UART_OVERSAMPLING_16;
  100. #else
  101. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  102. #endif /* USART_CR1_OVER8 */
  103. switch (cfg->data_bits)
  104. {
  105. case DATA_BITS_8:
  106. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  107. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  108. else
  109. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  110. break;
  111. case DATA_BITS_9:
  112. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  113. break;
  114. default:
  115. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  116. break;
  117. }
  118. switch (cfg->stop_bits)
  119. {
  120. case STOP_BITS_1:
  121. uart->handle.Init.StopBits = UART_STOPBITS_1;
  122. break;
  123. case STOP_BITS_2:
  124. uart->handle.Init.StopBits = UART_STOPBITS_2;
  125. break;
  126. default:
  127. uart->handle.Init.StopBits = UART_STOPBITS_1;
  128. break;
  129. }
  130. switch (cfg->parity)
  131. {
  132. case PARITY_NONE:
  133. uart->handle.Init.Parity = UART_PARITY_NONE;
  134. break;
  135. case PARITY_ODD:
  136. uart->handle.Init.Parity = UART_PARITY_ODD;
  137. break;
  138. case PARITY_EVEN:
  139. uart->handle.Init.Parity = UART_PARITY_EVEN;
  140. break;
  141. default:
  142. uart->handle.Init.Parity = UART_PARITY_NONE;
  143. break;
  144. }
  145. switch (cfg->flowcontrol)
  146. {
  147. case RT_SERIAL_FLOWCONTROL_NONE:
  148. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  149. break;
  150. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  151. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  152. break;
  153. default:
  154. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  155. break;
  156. }
  157. #ifdef RT_SERIAL_USING_DMA
  158. uart->dma_rx.remaining_cnt = serial->config.dma_ping_bufsz;
  159. #endif
  160. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  161. {
  162. return -RT_ERROR;
  163. }
  164. return RT_EOK;
  165. }
  166. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  167. {
  168. struct stm32_uart *uart;
  169. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  170. RT_ASSERT(serial != RT_NULL);
  171. uart = rt_container_of(serial, struct stm32_uart, serial);
  172. if (ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  173. {
  174. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  175. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  176. else
  177. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  178. }
  179. else if (ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  180. {
  181. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  182. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  183. else
  184. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  185. }
  186. switch (cmd)
  187. {
  188. /* disable interrupt */
  189. case RT_DEVICE_CTRL_CLR_INT:
  190. NVIC_DisableIRQ(uart->config->irq_type);
  191. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  192. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  193. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  194. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  195. #ifdef RT_SERIAL_USING_DMA
  196. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  197. {
  198. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  199. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  200. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  201. {
  202. RT_ASSERT(0);
  203. }
  204. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  205. {
  206. RT_ASSERT(0);
  207. }
  208. }
  209. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  210. {
  211. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  212. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  213. HAL_DMA_Abort(&(uart->dma_tx.handle));
  214. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  215. {
  216. RT_ASSERT(0);
  217. }
  218. }
  219. #endif
  220. break;
  221. case RT_DEVICE_CTRL_SET_INT:
  222. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  223. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  224. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  225. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  226. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  227. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  228. break;
  229. case RT_DEVICE_CTRL_CONFIG:
  230. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  231. {
  232. #ifdef RT_SERIAL_USING_DMA
  233. stm32_dma_config(serial, ctrl_arg);
  234. #endif
  235. }
  236. else
  237. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  238. break;
  239. case RT_DEVICE_CHECK_OPTMODE: {
  240. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  241. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  242. else
  243. return RT_SERIAL_TX_BLOCKING_BUFFER;
  244. }
  245. case RT_DEVICE_CTRL_CLOSE:
  246. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK)
  247. {
  248. RT_ASSERT(0)
  249. }
  250. break;
  251. }
  252. return RT_EOK;
  253. }
  254. static int stm32_putc(struct rt_serial_device *serial, char c)
  255. {
  256. struct stm32_uart *uart;
  257. RT_ASSERT(serial != RT_NULL);
  258. uart = rt_container_of(serial, struct stm32_uart, serial);
  259. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  260. UART_SET_TDR(&uart->handle, c);
  261. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  262. return 1;
  263. }
  264. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  265. {
  266. rt_uint32_t mask = 0;
  267. if (word_length == UART_WORDLENGTH_8B)
  268. {
  269. if (parity == UART_PARITY_NONE)
  270. {
  271. mask = 0x00FFU;
  272. }
  273. else
  274. {
  275. mask = 0x007FU;
  276. }
  277. }
  278. #ifdef UART_WORDLENGTH_9B
  279. else if (word_length == UART_WORDLENGTH_9B)
  280. {
  281. if (parity == UART_PARITY_NONE)
  282. {
  283. mask = 0x01FFU;
  284. }
  285. else
  286. {
  287. mask = 0x00FFU;
  288. }
  289. }
  290. #endif
  291. #ifdef UART_WORDLENGTH_7B
  292. else if (word_length == UART_WORDLENGTH_7B)
  293. {
  294. if (parity == UART_PARITY_NONE)
  295. {
  296. mask = 0x007FU;
  297. }
  298. else
  299. {
  300. mask = 0x003FU;
  301. }
  302. }
  303. else
  304. {
  305. mask = 0x0000U;
  306. }
  307. #endif
  308. return mask;
  309. }
  310. static int stm32_getc(struct rt_serial_device *serial)
  311. {
  312. int ch;
  313. struct stm32_uart *uart;
  314. RT_ASSERT(serial != RT_NULL);
  315. uart = rt_container_of(serial, struct stm32_uart, serial);
  316. ch = -1;
  317. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  318. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  319. return ch;
  320. }
  321. static rt_ssize_t stm32_transmit(struct rt_serial_device *serial,
  322. rt_uint8_t *buf,
  323. rt_size_t size,
  324. rt_uint32_t tx_flag)
  325. {
  326. struct stm32_uart *uart;
  327. RT_ASSERT(serial != RT_NULL);
  328. RT_ASSERT(buf != RT_NULL);
  329. uart = rt_container_of(serial, struct stm32_uart, serial);
  330. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  331. {
  332. if (HAL_UART_Transmit_DMA(&uart->handle, buf, size) != HAL_OK)
  333. {
  334. return -RT_EIO;
  335. }
  336. return size;
  337. }
  338. /* NOLINTNEXTLINE(performance-no-int-to-ptr) */
  339. if (stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag) != RT_EOK)
  340. {
  341. return -RT_EIO;
  342. }
  343. return size;
  344. }
  345. #ifdef RT_SERIAL_USING_DMA
  346. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  347. {
  348. struct stm32_uart *uart;
  349. rt_size_t recv_len, counter;
  350. RT_ASSERT(serial != RT_NULL);
  351. uart = rt_container_of(serial, struct stm32_uart, serial);
  352. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  353. if (counter <= uart->dma_rx.remaining_cnt)
  354. recv_len = uart->dma_rx.remaining_cnt - counter;
  355. else
  356. recv_len = serial->config.dma_ping_bufsz + uart->dma_rx.remaining_cnt - counter;
  357. if (recv_len)
  358. {
  359. #if defined(__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
  360. rt_uint8_t *ptr = NULL;
  361. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GET_DMA_PING_BUF, (void *)&ptr);
  362. SCB_InvalidateDCache_by_Addr((uint32_t *)ptr, serial->config.dma_ping_bufsz);
  363. #endif
  364. uart->dma_rx.remaining_cnt = counter;
  365. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  366. }
  367. }
  368. #endif /* RT_SERIAL_USING_DMA */
  369. /**
  370. * Uart common interrupt process. This need add to uart ISR.
  371. *
  372. * @param serial serial device
  373. */
  374. static void uart_isr(struct rt_serial_device *serial)
  375. {
  376. struct stm32_uart *uart;
  377. RT_ASSERT(serial != RT_NULL);
  378. uart = rt_container_of(serial, struct stm32_uart, serial);
  379. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  380. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE)) && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE)))
  381. {
  382. rt_uint8_t chr;
  383. rt_uint32_t rx_drain_limit = 1024;
  384. rt_uint32_t mask = stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity);
  385. do {
  386. chr = UART_GET_RDR(&uart->handle, mask);
  387. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_PUTC, (void *)&chr);
  388. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  389. rx_drain_limit--;
  390. } while (__HAL_UART_GET_FLAG(&uart->handle, UART_FLAG_RXNE) && rx_drain_limit > 0);
  391. }
  392. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR) */
  393. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE)) && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)))
  394. {
  395. rt_uint8_t put_char = 0;
  396. if (rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GETC, (void *)&put_char) == RT_EOK)
  397. {
  398. UART_SET_TDR(&uart->handle, put_char);
  399. }
  400. else
  401. {
  402. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  403. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  404. }
  405. }
  406. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC)))
  407. {
  408. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  409. {
  410. /* The HAL_UART_TxCpltCallback will be triggered */
  411. HAL_UART_IRQHandler(&(uart->handle));
  412. }
  413. else
  414. {
  415. /* Transmission complete interrupt disable ( CR1 Register) */
  416. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  417. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  418. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  419. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  420. }
  421. }
  422. #ifdef RT_SERIAL_USING_DMA
  423. if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE))
  424. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE)))
  425. {
  426. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  427. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  428. }
  429. #endif
  430. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE))
  431. {
  432. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  433. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  434. }
  435. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE))
  436. {
  437. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  438. }
  439. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE))
  440. {
  441. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  442. }
  443. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE))
  444. {
  445. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  446. }
  447. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  448. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  449. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB) \
  450. && !defined(SOC_SERIES_STM32L5) && !defined(SOC_SERIES_STM32U5) && !defined(SOC_SERIES_STM32H5) && !defined(SOC_SERIES_STM32H7RS)
  451. #ifdef SOC_SERIES_STM32F3
  452. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBDF))
  453. {
  454. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBDF);
  455. }
  456. #else
  457. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD))
  458. {
  459. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  460. }
  461. #endif
  462. #endif
  463. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS))
  464. {
  465. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  466. }
  467. }
  468. #if defined(BSP_USING_UART1)
  469. void USART1_IRQHandler(void)
  470. {
  471. /* enter interrupt */
  472. rt_interrupt_enter();
  473. uart_isr(&(uart_obj[UART1_INDEX].serial));
  474. /* leave interrupt */
  475. rt_interrupt_leave();
  476. }
  477. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  478. void UART1_DMA_RX_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  487. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  488. void UART1_DMA_TX_IRQHandler(void)
  489. {
  490. /* enter interrupt */
  491. rt_interrupt_enter();
  492. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  493. /* leave interrupt */
  494. rt_interrupt_leave();
  495. }
  496. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  497. #endif /* BSP_USING_UART1 */
  498. #if defined(BSP_USING_UART2)
  499. void USART2_IRQHandler(void)
  500. {
  501. /* enter interrupt */
  502. rt_interrupt_enter();
  503. uart_isr(&(uart_obj[UART2_INDEX].serial));
  504. /* leave interrupt */
  505. rt_interrupt_leave();
  506. }
  507. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  508. void UART2_DMA_RX_IRQHandler(void)
  509. {
  510. /* enter interrupt */
  511. rt_interrupt_enter();
  512. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  513. /* leave interrupt */
  514. rt_interrupt_leave();
  515. }
  516. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  517. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  518. void UART2_DMA_TX_IRQHandler(void)
  519. {
  520. /* enter interrupt */
  521. rt_interrupt_enter();
  522. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  523. /* leave interrupt */
  524. rt_interrupt_leave();
  525. }
  526. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  527. #endif /* BSP_USING_UART2 */
  528. #if defined(BSP_USING_UART3)
  529. void USART3_IRQHandler(void)
  530. {
  531. /* enter interrupt */
  532. rt_interrupt_enter();
  533. uart_isr(&(uart_obj[UART3_INDEX].serial));
  534. /* leave interrupt */
  535. rt_interrupt_leave();
  536. }
  537. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  538. void UART3_DMA_RX_IRQHandler(void)
  539. {
  540. /* enter interrupt */
  541. rt_interrupt_enter();
  542. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  543. /* leave interrupt */
  544. rt_interrupt_leave();
  545. }
  546. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  547. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  548. void UART3_DMA_TX_IRQHandler(void)
  549. {
  550. /* enter interrupt */
  551. rt_interrupt_enter();
  552. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  553. /* leave interrupt */
  554. rt_interrupt_leave();
  555. }
  556. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  557. #endif /* BSP_USING_UART3*/
  558. #if defined(BSP_USING_UART4)
  559. void UART4_IRQHandler(void)
  560. {
  561. /* enter interrupt */
  562. rt_interrupt_enter();
  563. uart_isr(&(uart_obj[UART4_INDEX].serial));
  564. /* leave interrupt */
  565. rt_interrupt_leave();
  566. }
  567. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  568. void UART4_DMA_RX_IRQHandler(void)
  569. {
  570. /* enter interrupt */
  571. rt_interrupt_enter();
  572. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  573. /* leave interrupt */
  574. rt_interrupt_leave();
  575. }
  576. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  577. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  578. void UART4_DMA_TX_IRQHandler(void)
  579. {
  580. /* enter interrupt */
  581. rt_interrupt_enter();
  582. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  583. /* leave interrupt */
  584. rt_interrupt_leave();
  585. }
  586. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  587. #endif /* BSP_USING_UART4*/
  588. #if defined(BSP_USING_UART5)
  589. void UART5_IRQHandler(void)
  590. {
  591. /* enter interrupt */
  592. rt_interrupt_enter();
  593. uart_isr(&(uart_obj[UART5_INDEX].serial));
  594. /* leave interrupt */
  595. rt_interrupt_leave();
  596. }
  597. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  598. void UART5_DMA_RX_IRQHandler(void)
  599. {
  600. /* enter interrupt */
  601. rt_interrupt_enter();
  602. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  603. /* leave interrupt */
  604. rt_interrupt_leave();
  605. }
  606. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  607. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  608. void UART5_DMA_TX_IRQHandler(void)
  609. {
  610. /* enter interrupt */
  611. rt_interrupt_enter();
  612. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  613. /* leave interrupt */
  614. rt_interrupt_leave();
  615. }
  616. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  617. #endif /* BSP_USING_UART5*/
  618. #if defined(BSP_USING_UART6)
  619. void USART6_IRQHandler(void)
  620. {
  621. /* enter interrupt */
  622. rt_interrupt_enter();
  623. uart_isr(&(uart_obj[UART6_INDEX].serial));
  624. /* leave interrupt */
  625. rt_interrupt_leave();
  626. }
  627. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  628. void UART6_DMA_RX_IRQHandler(void)
  629. {
  630. /* enter interrupt */
  631. rt_interrupt_enter();
  632. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  633. /* leave interrupt */
  634. rt_interrupt_leave();
  635. }
  636. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  637. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  638. void UART6_DMA_TX_IRQHandler(void)
  639. {
  640. /* enter interrupt */
  641. rt_interrupt_enter();
  642. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  643. /* leave interrupt */
  644. rt_interrupt_leave();
  645. }
  646. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  647. #endif /* BSP_USING_UART6*/
  648. #if defined(BSP_USING_UART7)
  649. void UART7_IRQHandler(void)
  650. {
  651. /* enter interrupt */
  652. rt_interrupt_enter();
  653. uart_isr(&(uart_obj[UART7_INDEX].serial));
  654. /* leave interrupt */
  655. rt_interrupt_leave();
  656. }
  657. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  658. void UART7_DMA_RX_IRQHandler(void)
  659. {
  660. /* enter interrupt */
  661. rt_interrupt_enter();
  662. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  663. /* leave interrupt */
  664. rt_interrupt_leave();
  665. }
  666. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  667. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  668. void UART7_DMA_TX_IRQHandler(void)
  669. {
  670. /* enter interrupt */
  671. rt_interrupt_enter();
  672. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  673. /* leave interrupt */
  674. rt_interrupt_leave();
  675. }
  676. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  677. #endif /* BSP_USING_UART7*/
  678. #if defined(BSP_USING_UART8)
  679. void UART8_IRQHandler(void)
  680. {
  681. /* enter interrupt */
  682. rt_interrupt_enter();
  683. uart_isr(&(uart_obj[UART8_INDEX].serial));
  684. /* leave interrupt */
  685. rt_interrupt_leave();
  686. }
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  688. void UART8_DMA_RX_IRQHandler(void)
  689. {
  690. /* enter interrupt */
  691. rt_interrupt_enter();
  692. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  693. /* leave interrupt */
  694. rt_interrupt_leave();
  695. }
  696. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  697. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  698. void UART8_DMA_TX_IRQHandler(void)
  699. {
  700. /* enter interrupt */
  701. rt_interrupt_enter();
  702. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  703. /* leave interrupt */
  704. rt_interrupt_leave();
  705. }
  706. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  707. #endif /* BSP_USING_UART8*/
  708. #if defined(BSP_USING_LPUART1)
  709. void LPUART1_IRQHandler(void)
  710. {
  711. /* enter interrupt */
  712. rt_interrupt_enter();
  713. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  714. /* leave interrupt */
  715. rt_interrupt_leave();
  716. }
  717. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  718. void LPUART1_DMA_RX_IRQHandler(void)
  719. {
  720. /* enter interrupt */
  721. rt_interrupt_enter();
  722. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  723. /* leave interrupt */
  724. rt_interrupt_leave();
  725. }
  726. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  727. #endif /* BSP_USING_LPUART1*/
  728. #if defined(SOC_SERIES_STM32G0)
  729. #if defined(BSP_USING_UART2)
  730. #if defined(STM32G0B1xx) || defined(STM32G0C1xx)
  731. void USART2_LPUART2_IRQHandler(void)
  732. {
  733. USART2_IRQHandler();
  734. }
  735. #endif /* defined(STM32G0B1xx) || defined(STM32G0C1xx) */
  736. #endif /* defined(BSP_USING_UART2) */
  737. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) \
  738. || defined(BSP_USING_LPUART1)
  739. #if defined(STM32G070xx)
  740. void USART3_4_IRQHandler(void)
  741. #elif defined(STM32G071xx) || defined(STM32G081xx)
  742. void USART3_4_LPUART1_IRQHandler(void)
  743. #elif defined(STM32G0B0xx)
  744. void USART3_4_5_6_IRQHandler(void)
  745. #elif defined(STM32G0B1xx) || defined(STM32G0C1xx)
  746. void USART3_4_5_6_LPUART1_IRQHandler(void)
  747. #endif /* defined(STM32G070xx) */
  748. {
  749. #if defined(BSP_USING_UART3)
  750. USART3_IRQHandler();
  751. #endif
  752. #if defined(BSP_USING_UART4)
  753. UART4_IRQHandler();
  754. #endif
  755. #if defined(BSP_USING_UART5)
  756. UART5_IRQHandler();
  757. #endif
  758. #if defined(BSP_USING_UART6)
  759. USART6_IRQHandler();
  760. #endif
  761. #if defined(BSP_USING_LPUART1)
  762. LPUART1_IRQHandler();
  763. #endif
  764. }
  765. #endif /* defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) */
  766. #if defined(RT_SERIAL_USING_DMA)
  767. void UART_DMA_RX_TX_IRQHandler(void)
  768. {
  769. #if defined(BSP_USING_UART1) && defined(BSP_UART1_TX_USING_DMA)
  770. UART1_DMA_TX_IRQHandler();
  771. #endif
  772. #if defined(BSP_USING_UART1) && defined(BSP_UART1_RX_USING_DMA)
  773. UART1_DMA_RX_IRQHandler();
  774. #endif
  775. #if defined(BSP_USING_UART2) && defined(BSP_UART2_TX_USING_DMA)
  776. UART2_DMA_TX_IRQHandler();
  777. #endif
  778. #if defined(BSP_USING_UART2) && defined(BSP_UART2_RX_USING_DMA)
  779. UART2_DMA_RX_IRQHandler();
  780. #endif
  781. }
  782. #endif /* defined(RT_SERIAL_USING_DMA) */
  783. #endif /* defined(SOC_SERIES_STM32G0) */
  784. static void stm32_uart_get_config(void)
  785. {
  786. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  787. #ifdef BSP_USING_UART1
  788. uart_obj[UART1_INDEX].serial.config = config;
  789. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  790. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  791. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  792. #ifdef BSP_UART1_RX_USING_DMA
  793. uart_obj[UART1_INDEX].serial.config.dma_ping_bufsz = BSP_UART1_DMA_PING_BUFSIZE;
  794. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  795. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  796. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  797. #endif
  798. #ifdef BSP_UART1_TX_USING_DMA
  799. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  800. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  801. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  802. #endif
  803. #endif
  804. #ifdef BSP_USING_UART2
  805. uart_obj[UART2_INDEX].serial.config = config;
  806. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  807. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  808. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  809. #ifdef BSP_UART2_RX_USING_DMA
  810. uart_obj[UART2_INDEX].serial.config.dma_ping_bufsz = BSP_UART2_DMA_PING_BUFSIZE;
  811. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  812. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  813. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  814. #endif
  815. #ifdef BSP_UART2_TX_USING_DMA
  816. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  817. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  818. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  819. #endif
  820. #endif
  821. #ifdef BSP_USING_UART3
  822. uart_obj[UART3_INDEX].serial.config = config;
  823. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  824. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  825. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  826. #ifdef BSP_UART3_RX_USING_DMA
  827. uart_obj[UART3_INDEX].serial.config.dma_ping_bufsz = BSP_UART3_DMA_PING_BUFSIZE;
  828. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  829. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  830. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  831. #endif
  832. #ifdef BSP_UART3_TX_USING_DMA
  833. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  834. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  835. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  836. #endif
  837. #endif
  838. #ifdef BSP_USING_UART4
  839. uart_obj[UART4_INDEX].serial.config = config;
  840. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  841. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  842. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  843. #ifdef BSP_UART4_RX_USING_DMA
  844. uart_obj[UART4_INDEX].serial.config.dma_ping_bufsz = BSP_UART4_DMA_PING_BUFSIZE;
  845. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  846. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  847. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  848. #endif
  849. #ifdef BSP_UART4_TX_USING_DMA
  850. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  851. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  852. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  853. #endif
  854. #endif
  855. #ifdef BSP_USING_UART5
  856. uart_obj[UART5_INDEX].serial.config = config;
  857. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  858. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  859. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  860. #ifdef BSP_UART5_RX_USING_DMA
  861. uart_obj[UART5_INDEX].serial.config.dma_ping_bufsz = BSP_UART5_DMA_PING_BUFSIZE;
  862. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  863. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  864. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  865. #endif
  866. #ifdef BSP_UART5_TX_USING_DMA
  867. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  868. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  869. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  870. #endif
  871. #endif
  872. #ifdef BSP_USING_UART6
  873. uart_obj[UART6_INDEX].serial.config = config;
  874. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  875. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  876. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  877. #ifdef BSP_UART6_RX_USING_DMA
  878. uart_obj[UART6_INDEX].serial.config.dma_ping_bufsz = BSP_UART6_DMA_PING_BUFSIZE;
  879. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  880. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  881. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  882. #endif
  883. #ifdef BSP_UART6_TX_USING_DMA
  884. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  885. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  886. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  887. #endif
  888. #endif
  889. #ifdef BSP_USING_UART7
  890. uart_obj[UART7_INDEX].serial.config = config;
  891. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  892. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  893. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  894. #ifdef BSP_UART7_RX_USING_DMA
  895. uart_obj[UART7_INDEX].serial.config.dma_ping_bufsz = BSP_UART7_DMA_PING_BUFSIZE;
  896. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  897. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  898. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  899. #endif
  900. #ifdef BSP_UART7_TX_USING_DMA
  901. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  902. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  903. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  904. #endif
  905. #endif
  906. #ifdef BSP_USING_UART8
  907. uart_obj[UART8_INDEX].serial.config = config;
  908. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  909. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  910. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  911. #ifdef BSP_UART8_RX_USING_DMA
  912. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  913. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  914. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  915. #endif
  916. #ifdef BSP_UART8_TX_USING_DMA
  917. uart_obj[UART8_INDEX].serial.config.dma_ping_bufsz = BSP_UART8_DMA_PING_BUFSIZE;
  918. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  919. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  920. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  921. #endif
  922. #endif
  923. #ifdef BSP_USING_LPUART1
  924. uart_obj[LPUART1_INDEX].serial.config = config;
  925. uart_obj[LPUART1_INDEX].uart_dma_flag = 0;
  926. uart_obj[LPUART1_INDEX].serial.config.rx_bufsz = BSP_LPUART1_RX_BUFSIZE;
  927. uart_obj[LPUART1_INDEX].serial.config.tx_bufsz = BSP_LPUART1_TX_BUFSIZE;
  928. #ifdef BSP_LPUART1_RX_USING_DMA
  929. uart_obj[LPUART1_INDEX].serial.config.dma_ping_bufsz = BSP_LPUART1_DMA_PING_BUFSIZE;
  930. uart_obj[LPUART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  931. static struct dma_config lpuart1_dma_rx = LPUART1_DMA_CONFIG;
  932. uart_config[LPUART1_INDEX].dma_rx = &lpuart1_dma_rx;
  933. #endif
  934. #endif
  935. }
  936. #ifdef RT_SERIAL_USING_DMA
  937. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  938. {
  939. DMA_HandleTypeDef *DMA_Handle;
  940. struct dma_config *dma_config;
  941. struct stm32_uart *uart;
  942. RT_ASSERT(serial != RT_NULL);
  943. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  944. uart = rt_container_of(serial, struct stm32_uart, serial);
  945. if (RT_DEVICE_FLAG_DMA_RX == flag)
  946. {
  947. DMA_Handle = &uart->dma_rx.handle;
  948. dma_config = uart->config->dma_rx;
  949. }
  950. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  951. {
  952. DMA_Handle = &uart->dma_tx.handle;
  953. dma_config = uart->config->dma_tx;
  954. }
  955. LOG_D("%s dma config start", uart->config->name);
  956. {
  957. rt_uint32_t tmpreg = 0x00U;
  958. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  959. || defined(SOC_SERIES_STM32L0)
  960. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  961. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  962. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  963. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  964. || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  965. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  966. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  967. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  968. #elif defined(SOC_SERIES_STM32MP1)
  969. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  970. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  971. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  972. #endif
  973. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  974. /* enable DMAMUX clock for L4+ and G4 */
  975. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  976. #elif defined(SOC_SERIES_STM32MP1)
  977. __HAL_RCC_DMAMUX_CLK_ENABLE();
  978. #endif
  979. UNUSED(tmpreg); /* To avoid compiler warnings */
  980. }
  981. if (RT_DEVICE_FLAG_DMA_RX == flag)
  982. {
  983. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  984. }
  985. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  986. {
  987. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  988. }
  989. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32F3) || defined(SOC_SERIES_STM32L1) || defined(SOC_SERIES_STM32U5) || defined(SOC_SERIES_STM32H5)
  990. DMA_Handle->Instance = dma_config->Instance;
  991. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  992. DMA_Handle->Instance = dma_config->Instance;
  993. DMA_Handle->Init.Channel = dma_config->channel;
  994. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB) \
  995. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  996. DMA_Handle->Instance = dma_config->Instance;
  997. DMA_Handle->Init.Request = dma_config->request;
  998. #endif
  999. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  1000. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  1001. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  1002. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  1003. if (RT_DEVICE_FLAG_DMA_RX == flag)
  1004. {
  1005. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  1006. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  1007. }
  1008. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  1009. {
  1010. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  1011. DMA_Handle->Init.Mode = DMA_NORMAL;
  1012. }
  1013. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  1014. #if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  1015. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  1016. #endif
  1017. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  1018. {
  1019. RT_ASSERT(0);
  1020. }
  1021. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  1022. {
  1023. RT_ASSERT(0);
  1024. }
  1025. /* enable interrupt */
  1026. if (flag == RT_DEVICE_FLAG_DMA_RX)
  1027. {
  1028. rt_uint8_t *ptr = NULL;
  1029. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GET_DMA_PING_BUF, (void *)&ptr);
  1030. /* Start DMA transfer */
  1031. if (HAL_UART_Receive_DMA(&(uart->handle), ptr, serial->config.dma_ping_bufsz) != HAL_OK)
  1032. {
  1033. /* Transfer error in reception process */
  1034. RT_ASSERT(0);
  1035. }
  1036. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  1037. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  1038. }
  1039. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  1040. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  1041. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  1042. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  1043. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  1044. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  1045. LOG_D("%s dma config done", uart->config->name);
  1046. }
  1047. /**
  1048. * @brief UART error callbacks
  1049. * @param huart: UART handle
  1050. * @note This example shows a simple way to report transfer error, and you can
  1051. * add your own implementation.
  1052. * @retval None
  1053. */
  1054. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  1055. {
  1056. RT_ASSERT(huart != NULL);
  1057. struct stm32_uart *uart = (struct stm32_uart *)huart;
  1058. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  1059. UNUSED(uart);
  1060. }
  1061. /**
  1062. * @brief Rx Transfer completed callback
  1063. * @param huart: UART handle
  1064. * @note This example shows a simple way to report end of DMA Rx transfer, and
  1065. * you can add your own implementation.
  1066. * @retval None
  1067. */
  1068. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  1069. {
  1070. struct stm32_uart *uart;
  1071. RT_ASSERT(huart != NULL);
  1072. uart = (struct stm32_uart *)huart;
  1073. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  1074. }
  1075. /**
  1076. * @brief Rx Half transfer completed callback
  1077. * @param huart: UART handle
  1078. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  1079. * and you can add your own implementation.
  1080. * @retval None
  1081. */
  1082. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  1083. {
  1084. struct stm32_uart *uart;
  1085. RT_ASSERT(huart != NULL);
  1086. uart = (struct stm32_uart *)huart;
  1087. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  1088. }
  1089. /**
  1090. * @brief HAL_UART_TxCpltCallback
  1091. * @param huart: UART handle
  1092. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  1093. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  1094. * @retval None
  1095. */
  1096. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  1097. {
  1098. struct stm32_uart *uart;
  1099. struct rt_serial_device *serial;
  1100. rt_size_t trans_total_index;
  1101. rt_base_t level;
  1102. RT_ASSERT(huart != NULL);
  1103. uart = (struct stm32_uart *)huart;
  1104. serial = &uart->serial;
  1105. RT_ASSERT(serial != RT_NULL);
  1106. level = rt_hw_interrupt_disable();
  1107. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  1108. rt_hw_interrupt_enable(level);
  1109. if (trans_total_index) return;
  1110. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  1111. }
  1112. #endif /* RT_SERIAL_USING_DMA */
  1113. static const struct rt_uart_ops stm32_uart_ops =
  1114. {
  1115. .configure = stm32_configure,
  1116. .control = stm32_control,
  1117. .putc = stm32_putc,
  1118. .getc = stm32_getc,
  1119. .transmit = stm32_transmit};
  1120. int rt_hw_usart_init(void)
  1121. {
  1122. rt_err_t result = 0;
  1123. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  1124. stm32_uart_get_config();
  1125. for (rt_uint32_t i = 0; i < obj_num; i++)
  1126. {
  1127. /* init UART object */
  1128. uart_obj[i].config = &uart_config[i];
  1129. uart_obj[i].serial.ops = &stm32_uart_ops;
  1130. /* register UART device */
  1131. result = rt_hw_serial_register(&uart_obj[i].serial,
  1132. uart_obj[i].config->name,
  1133. RT_DEVICE_FLAG_RDWR,
  1134. NULL);
  1135. RT_ASSERT(result == RT_EOK);
  1136. }
  1137. return result;
  1138. }
  1139. #endif /* RT_USING_SERIAL_V2 */