drv_sram.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-01-05 linyiyang first version
  9. * 2024-05-28 WKjay add this file to stm32f103-100ask-pro
  10. */
  11. #include <rtthread.h>
  12. #include <rtdevice.h>
  13. #include <board.h>
  14. #ifdef BSP_USING_EXT_SRAM
  15. #include <sram_port.h>
  16. #define DRV_DEBUG
  17. #define LOG_TAG "drv.ext_sram"
  18. #include <drv_log.h>
  19. static SRAM_HandleTypeDef hsram1;
  20. #ifdef RT_USING_MEMHEAP_AS_HEAP
  21. static struct rt_memheap system_heap;
  22. #endif
  23. static int external_sram_init(void)
  24. {
  25. int result = RT_EOK;
  26. FSMC_NORSRAM_TimingTypeDef Timing = {0};
  27. /** Perform the SRAM1 memory initialization sequence
  28. */
  29. hsram1.Instance = FSMC_NORSRAM_DEVICE;
  30. hsram1.Extended = FSMC_NORSRAM_EXTENDED_DEVICE;
  31. /* hsram1.Init */
  32. hsram1.Init.NSBank = FSMC_NORSRAM_BANK3;
  33. hsram1.Init.DataAddressMux = FSMC_DATA_ADDRESS_MUX_DISABLE;
  34. hsram1.Init.MemoryType = FSMC_MEMORY_TYPE_SRAM;
  35. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  36. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_8;
  37. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  38. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_16;
  39. #else
  40. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_32;
  41. #endif
  42. hsram1.Init.BurstAccessMode = FSMC_BURST_ACCESS_MODE_DISABLE;
  43. hsram1.Init.WaitSignalPolarity = FSMC_WAIT_SIGNAL_POLARITY_LOW;
  44. hsram1.Init.WrapMode = FSMC_WRAP_MODE_DISABLE;
  45. hsram1.Init.WaitSignalActive = FSMC_WAIT_TIMING_BEFORE_WS;
  46. hsram1.Init.WriteOperation = FSMC_WRITE_OPERATION_ENABLE;
  47. hsram1.Init.WaitSignal = FSMC_WAIT_SIGNAL_DISABLE;
  48. hsram1.Init.ExtendedMode = FSMC_EXTENDED_MODE_DISABLE;
  49. hsram1.Init.AsynchronousWait = FSMC_ASYNCHRONOUS_WAIT_DISABLE;
  50. hsram1.Init.WriteBurst = FSMC_WRITE_BURST_DISABLE;
  51. /* Timing */
  52. Timing.AddressSetupTime = 0;
  53. Timing.AddressHoldTime = 15;
  54. Timing.DataSetupTime = 3;
  55. Timing.BusTurnAroundDuration = 0;
  56. Timing.CLKDivision = 16;
  57. Timing.DataLatency = 17;
  58. Timing.AccessMode = FSMC_ACCESS_MODE_A;
  59. /* ExtTiming */
  60. /* Initialize the SRAM controller */
  61. if (HAL_SRAM_Init(&hsram1, &Timing, NULL) != HAL_OK)
  62. {
  63. LOG_E("External SRAM init failed!");
  64. result = -RT_ERROR;
  65. }
  66. else
  67. {
  68. LOG_D("External sram init success, mapped at 0x%X, size is %d bytes, data width is %d", EXTERNAL_SRAM_BANK_ADDR, EXTERNAL_SRAM_SIZE, EXTERNAL_SRAM_DATA_WIDTH);
  69. #ifdef RT_USING_MEMHEAP_AS_HEAP
  70. /* If RT_USING_MEMHEAP_AS_HEAP is enabled, SRAM is initialized to the heap */
  71. rt_memheap_init(&system_heap, "ext_sram", (void *)EXTERNAL_SRAM_BANK_ADDR, EXTERNAL_SRAM_SIZE);
  72. #endif
  73. }
  74. /** Disconnect NADV
  75. */
  76. __HAL_AFIO_FSMCNADV_DISCONNECTED();
  77. return result;
  78. }
  79. INIT_BOARD_EXPORT(external_sram_init);
  80. #ifdef DRV_DEBUG
  81. #ifdef FINSH_USING_MSH
  82. int external_sram_test(void)
  83. {
  84. int i = 0;
  85. uint32_t start_time = 0, time_cast = 0;
  86. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  87. char data_width = 1;
  88. uint8_t data = 0;
  89. uint8_t *ptr = (uint8_t *)EXTERNAL_SRAM_BANK_ADDR;
  90. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  91. char data_width = 2;
  92. uint16_t data = 0;
  93. uint16_t *ptr = (uint16_t *)EXTERNAL_SRAM_BANK_ADDR;
  94. #else
  95. char data_width = 4;
  96. uint32_t data = 0;
  97. uint32_t *ptr = (uint32_t *)EXTERNAL_SRAM_BANK_ADDR;
  98. #endif
  99. /* write data */
  100. LOG_D("Writing the %ld bytes data, waiting....", EXTERNAL_SRAM_SIZE);
  101. start_time = rt_tick_get();
  102. for (i = 0; i < EXTERNAL_SRAM_SIZE / data_width; i++)
  103. {
  104. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  105. ((__IO uint8_t *)ptr)[i] = (uint8_t)0x55;
  106. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  107. ((__IO uint16_t *)ptr)[i] = (uint16_t)0x5555;
  108. #else
  109. ((__IO uint32_t *)ptr)[i] = (uint32_t)0x55555555;
  110. #endif
  111. }
  112. time_cast = rt_tick_get() - start_time;
  113. LOG_D("Write data success, total time: %d.%03dS.", time_cast / RT_TICK_PER_SECOND,
  114. time_cast % RT_TICK_PER_SECOND / ((RT_TICK_PER_SECOND * 1 + 999) / 1000));
  115. /* read data */
  116. LOG_D("start Reading and verifying data, waiting....");
  117. for (i = 0; i < EXTERNAL_SRAM_SIZE / data_width; i++)
  118. {
  119. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  120. data = ((__IO uint8_t *)ptr)[i];
  121. if (data != 0x55)
  122. {
  123. LOG_E("External SRAM test failed!");
  124. break;
  125. }
  126. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  127. data = ((__IO uint16_t *)ptr)[i];
  128. if (data != 0x5555)
  129. {
  130. LOG_E("External SRAM test failed!");
  131. break;
  132. }
  133. #else
  134. data = ((__IO uint32_t *)ptr)[i];
  135. if (data != 0x55555555)
  136. {
  137. LOG_E("External SRAM test failed!");
  138. break;
  139. }
  140. #endif
  141. }
  142. if (i >= EXTERNAL_SRAM_SIZE / data_width)
  143. {
  144. LOG_D("External SRAM test success!");
  145. }
  146. return RT_EOK;
  147. }
  148. MSH_CMD_EXPORT(external_sram_test, sram test);
  149. #endif /* FINSH_USING_MSH */
  150. #endif /* DRV_DEBUG */
  151. #endif /* BSP_USING_EXT_SRAM */