board.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include "board.h"
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. RCC_PeriphCLKInitTypeDef PeriphClkInitStruct = {0};
  16. /** Configure LSE Drive Capability
  17. */
  18. HAL_PWR_EnableBkUpAccess();
  19. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  20. /** Configure the main internal regulator output voltage
  21. */
  22. __HAL_RCC_PWR_CLK_ENABLE();
  23. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  24. /** Initializes the CPU, AHB and APB busses clocks
  25. */
  26. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE
  27. |RCC_OSCILLATORTYPE_LSE;
  28. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  29. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  30. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  31. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  32. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  33. RCC_OscInitStruct.PLL.PLLM = 25;
  34. RCC_OscInitStruct.PLL.PLLN = 432;
  35. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  36. RCC_OscInitStruct.PLL.PLLQ = 9;
  37. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  38. {
  39. Error_Handler();
  40. }
  41. /** Activate the Over-Drive mode
  42. */
  43. if (HAL_PWREx_EnableOverDrive() != HAL_OK)
  44. {
  45. Error_Handler();
  46. }
  47. /** Initializes the CPU, AHB and APB busses clocks
  48. */
  49. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  50. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  51. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  52. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  53. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  54. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  55. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_7) != HAL_OK)
  56. {
  57. Error_Handler();
  58. }
  59. PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_LTDC|RCC_PERIPHCLK_RTC
  60. |RCC_PERIPHCLK_USART1|RCC_PERIPHCLK_USART2
  61. |RCC_PERIPHCLK_SDMMC1|RCC_PERIPHCLK_CLK48;
  62. PeriphClkInitStruct.PLLSAI.PLLSAIN = 288;
  63. PeriphClkInitStruct.PLLSAI.PLLSAIR = 4;
  64. PeriphClkInitStruct.PLLSAI.PLLSAIQ = 2;
  65. PeriphClkInitStruct.PLLSAI.PLLSAIP = RCC_PLLSAIP_DIV2;
  66. PeriphClkInitStruct.PLLSAIDivQ = 1;
  67. PeriphClkInitStruct.PLLSAIDivR = RCC_PLLSAIDIVR_8;
  68. PeriphClkInitStruct.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  69. PeriphClkInitStruct.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  70. PeriphClkInitStruct.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  71. PeriphClkInitStruct.Clk48ClockSelection = RCC_CLK48SOURCE_PLL;
  72. PeriphClkInitStruct.Sdmmc1ClockSelection = RCC_SDMMC1CLKSOURCE_CLK48;
  73. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct) != HAL_OK)
  74. {
  75. Error_Handler();
  76. }
  77. }