pic-gicv2.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-20 Bernard first version
  9. * 2023-02-01 GuEe-GUI move macros to header
  10. */
  11. #ifndef __PIC_GICV2_H__
  12. #define __PIC_GICV2_H__
  13. #include <rtdef.h>
  14. #include <drivers/pic.h>
  15. #define GIC_DIST_CTRL 0x000
  16. #define GIC_DIST_TYPE 0x004
  17. #define GIC_DIST_IIDR 0x008
  18. #define GIC_DIST_IGROUP 0x080
  19. #define GIC_DIST_ENABLE_SET 0x100
  20. #define GIC_DIST_ENABLE_CLEAR 0x180
  21. #define GIC_DIST_PENDING_SET 0x200
  22. #define GIC_DIST_PENDING_CLEAR 0x280
  23. #define GIC_DIST_ACTIVE_SET 0x300
  24. #define GIC_DIST_ACTIVE_CLEAR 0x380
  25. #define GIC_DIST_PRI 0x400
  26. #define GIC_DIST_TARGET 0x800
  27. #define GIC_DIST_CONFIG 0xc00
  28. #define GIC_DIST_SOFTINT 0xf00
  29. #define GIC_DIST_SGI_PENDING_CLEAR 0xf10
  30. #define GIC_DIST_SGI_PENDING_SET 0xf20
  31. #define GIC_DIST_ICPIDR2 0xfe8
  32. #define GICD_ENABLE 0x1
  33. #define GICD_DISABLE 0x0
  34. #define GICD_INT_ACTLOW_LVLTRIG 0x0
  35. #define GICD_INT_EN_CLR_X32 0xffffffff
  36. #define GICD_INT_EN_SET_SGI 0x0000ffff
  37. #define GICD_INT_EN_CLR_PPI 0xffff0000
  38. #define GICD_GROUP0 0
  39. #define GICD_GROUP1 (~GICD_GROUP0)
  40. #define GIC_CPU_CTRL 0x00
  41. #define GIC_CPU_PRIMASK 0x04
  42. #define GIC_CPU_BINPOINT 0x08
  43. #define GIC_CPU_INTACK 0x0c
  44. #define GIC_CPU_EOI 0x10
  45. #define GIC_CPU_RUNNINGPRI 0x14
  46. #define GIC_CPU_HIGHPRI 0x18
  47. #define GIC_CPU_ALIAS_BINPOINT 0x1c
  48. #define GIC_CPU_ACTIVEPRIO 0xd0
  49. #define GIC_CPU_IIDR 0xfc
  50. #define GIC_CPU_DIR 0x1000
  51. #define GICC_ENABLE 0x1
  52. #define GICC_INT_PRI_THRESHOLD 0xf0 /* priority levels 16 */
  53. #define GIC_CPU_CTRL_ENABLE_GRP0 (1 << 0)
  54. #define GIC_CPU_CTRL_ENABLE_GRP1 (1 << 1)
  55. #define GIC_CPU_CTRL_EOI_MODE_NS (1 << 9)
  56. struct gicv2
  57. {
  58. struct rt_pic parent;
  59. int version;
  60. int max_irq;
  61. void *dist_base;
  62. rt_size_t dist_size;
  63. void *cpu_base;
  64. rt_size_t cpu_size;
  65. void *hyp_base;
  66. rt_size_t hyp_size;
  67. void *vcpu_base;
  68. rt_size_t vcpu_size;
  69. rt_bool_t skip_init;
  70. };
  71. #endif /* __IRQ_GICV2_H__ */