context_gcc.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-12-17 nl1031 first implementation for MicroBlaze.
  9. */
  10. #include "microblaze.inc"
  11. .text
  12. .globl rt_interrupt_enter
  13. .globl rt_interrupt_leave
  14. /*
  15. * rt_base_t rt_hw_interrupt_disable()
  16. * copy from ucos-ii
  17. */
  18. .globl rt_hw_interrupt_disable
  19. .ent rt_hw_interrupt_disable
  20. .align 2
  21. rt_hw_interrupt_disable:
  22. ADDIK r1, r1, -4
  23. SW r4, r1, r0
  24. MFS r3, RMSR
  25. ANDNI r4, r3, IE_BIT
  26. MTS RMSR, r4
  27. LW r4, r1, r0
  28. ADDIK r1, r1, 4
  29. AND r0, r0, r0 /* NO-OP - pipeline flush */
  30. AND r0, r0, r0 /* NO-OP - pipeline flush */
  31. AND r0, r0, r0 /* NO-OP - pipeline flush */
  32. RTSD r15, 8
  33. AND r0, r0, r0
  34. .end rt_hw_interrupt_disable
  35. /*
  36. * void rt_hw_interrupt_enable(rt_base_t level)
  37. * copy from ucos-ii
  38. */
  39. .globl rt_hw_interrupt_enable
  40. .ent rt_hw_interrupt_enable
  41. .align 2
  42. rt_hw_interrupt_enable:
  43. RTSD r15, 8
  44. MTS rMSR, r5 /* Move the saved status from r5 into rMSR */
  45. .end rt_hw_interrupt_enable
  46. /*
  47. * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to)
  48. * r5 --> from
  49. * r6 --> to
  50. */
  51. .globl rt_interrupt_from_thread
  52. .globl rt_interrupt_to_thread
  53. .globl rt_hw_context_switch
  54. .ent rt_hw_context_switch
  55. .align 2
  56. rt_hw_context_switch:
  57. PUSH_ALL
  58. MFS r3, RMSR /* save the MSR */
  59. SWI r3, r1, STACK_RMSR
  60. SWI r1, r5, 0 /* store sp in preempted tasks TCB */
  61. LWI r1, r6, 0 /* get new task stack pointer */
  62. LWI r3, r1, STACK_RMSR
  63. ANDI r3, r3, IE_BIT
  64. BNEI r3, rt_hw_context_switch_ie /*if IE bit set,should be use RTID (return from interrupt). */
  65. LWI r3, r1, STACK_RMSR
  66. MTS RMSR,r3
  67. POP_ALL
  68. ADDIK r1, r1, STACK_SIZE
  69. RTSD r15, 8
  70. AND r0, r0, r0
  71. rt_hw_context_switch_ie:
  72. LWI r3, r1, STACK_RMSR
  73. ANDNI r3, r3, IE_BIT /* clear IE bit, prevent interrupt occur immediately*/
  74. MTS RMSR,r3
  75. LWI r3, r1, STACK_R03
  76. POP_ALL
  77. ADDIK r1, r1, STACK_SIZE
  78. RTID r14, 0 /* IE bit will be set automatically */
  79. AND r0, r0, r0
  80. .end rt_hw_context_switch
  81. /*
  82. * void rt_hw_context_switch_to(rt_uint32 to)
  83. * r5 --> to
  84. */
  85. .globl rt_hw_context_switch_to
  86. .ent rt_hw_context_switch_to
  87. .align 2
  88. rt_hw_context_switch_to:
  89. LWI r1, r5, 0 /* get new task stack pointer */
  90. LWI r3, r1, STACK_RMSR
  91. ANDNI r3, r3, IE_BIT /* clear IE bit, prevent interrupt occur immediately*/
  92. MTS RMSR,r3
  93. POP_ALL
  94. ADDIK r1, r1, STACK_SIZE
  95. RTID r14, 0 /* IE bit will be set automatically */
  96. AND r0, r0, r0
  97. .end rt_hw_context_switch_to
  98. /*
  99. * void rt_hw_context_switch_interrupt(rt_uint32 from, rt_uint32 to)
  100. */
  101. .globl rt_thread_switch_interrupt_flag
  102. .globl rt_hw_context_switch_interrupt
  103. .ent rt_hw_context_switch_interrupt
  104. .align 2
  105. rt_hw_context_switch_interrupt:
  106. LA r3, r0, rt_thread_switch_interrupt_flag
  107. LWI r4, r3, 0 /* load rt_thread_switch_interrupt_flag into r4 */
  108. ANDI r4, r4, 1
  109. BNEI r4, _reswitch /* if rt_thread_switch_interrupt_flag = 1 */
  110. ADDIK r4, r0, 1 /* set rt_thread_switch_interrupt_flag to 1 */
  111. SWI r4, r3, 0
  112. LA r3, r0, rt_interrupt_from_thread /* set rt_interrupt_from_thread */
  113. SWI r5, r3, 0 /* rt_interrupt_from_thread = from */
  114. _reswitch:
  115. LA r3, r0, rt_interrupt_to_thread /* set rt_interrupt_to_thread */
  116. SWI r6, r3, 0 /* rt_interrupt_to_thread = to */
  117. RTSD r15, 8
  118. AND r0, r0, r0
  119. .end rt_hw_context_switch_interrupt
  120. .globl _interrupt_handler
  121. .section .text
  122. .align 2
  123. .ent _interrupt_handler
  124. .type _interrupt_handler, @function
  125. _interrupt_handler:
  126. PUSH_ALL
  127. MFS r3, RMSR
  128. ORI r3, r3, IE_BIT
  129. SWI r3, r1, STACK_RMSR /* push MSR */
  130. BRLID r15, rt_interrupt_enter
  131. AND r0, r0, r0
  132. BRLID r15, rt_hw_trap_irq
  133. AND r0, r0, r0
  134. BRLID r15, rt_interrupt_leave
  135. AND r0, r0, r0
  136. /*
  137. * if rt_thread_switch_interrupt_flag set, jump to
  138. * rt_hw_context_switch_interrupt_do and don't return
  139. */
  140. LA r3, r0, rt_thread_switch_interrupt_flag
  141. LWI r4, r3, 0
  142. ANDI r4, r4, 1
  143. BNEI r4, rt_hw_context_switch_interrupt_do
  144. LWI r3, r1, STACK_RMSR
  145. ANDNI r3, r3, IE_BIT
  146. MTS RMSR,r3
  147. POP_ALL
  148. ADDIK r1, r1, STACK_SIZE
  149. RTID r14, 0
  150. AND r0, r0, r0
  151. /*
  152. * void rt_hw_context_switch_interrupt_do(rt_base_t flag)
  153. */
  154. rt_hw_context_switch_interrupt_do:
  155. SWI r0, r3, 0 /* clear rt_thread_switch_interrupt_flag */
  156. LA r3, r0, rt_interrupt_from_thread
  157. LW r4, r0, r3
  158. SWI r1, r4, 0 /* store sp in preempted tasks's TCB */
  159. LA r3, r0, rt_interrupt_to_thread
  160. LW r4, r0, r3
  161. LWI r1, r4, 0 /* get new task's stack pointer */
  162. LWI r3, r1, STACK_RMSR
  163. ANDI r3, r3, IE_BIT
  164. BNEI r3, return_with_ie /*if IE bit set,should be use RTID (return from interrupt). */
  165. LWI r3, r1, STACK_RMSR
  166. MTS RMSR,r3
  167. POP_ALL
  168. ADDIK r1, r1, STACK_SIZE
  169. RTSD r15, 8
  170. AND r0, r0, r0
  171. return_with_ie:
  172. LWI r3, r1, STACK_RMSR
  173. ANDNI r3, r3, IE_BIT /* clear IE bit, prevent interrupt occur immediately*/
  174. MTS RMSR,r3
  175. LWI r3, r1, STACK_R03
  176. POP_ALL
  177. ADDIK r1, r1, STACK_SIZE
  178. RTID r14, 0 /* IE bit will be set automatically */
  179. AND r0, r0, r0
  180. .end _interrupt_handler