1
0

hw_emac.h 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845
  1. //*****************************************************************************
  2. //
  3. // hw_emac.h - Macros used when accessing the EMAC hardware.
  4. //
  5. // Copyright (c) 2012-2014 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Redistribution and use in source and binary forms, with or without
  9. // modification, are permitted provided that the following conditions
  10. // are met:
  11. //
  12. // Redistributions of source code must retain the above copyright
  13. // notice, this list of conditions and the following disclaimer.
  14. //
  15. // Redistributions in binary form must reproduce the above copyright
  16. // notice, this list of conditions and the following disclaimer in the
  17. // documentation and/or other materials provided with the
  18. // distribution.
  19. //
  20. // Neither the name of Texas Instruments Incorporated nor the names of
  21. // its contributors may be used to endorse or promote products derived
  22. // from this software without specific prior written permission.
  23. //
  24. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  25. // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  26. // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  27. // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  28. // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  29. // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  30. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  31. // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  32. // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  33. // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  34. // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. //
  36. // This is part of revision 2.1.0.12573 of the Tiva Firmware Development Package.
  37. //
  38. //*****************************************************************************
  39. #ifndef __HW_EMAC_H__
  40. #define __HW_EMAC_H__
  41. //*****************************************************************************
  42. //
  43. // The following are defines for the EMAC register offsets.
  44. //
  45. //*****************************************************************************
  46. #define EMAC_O_CFG 0x00000000 // Ethernet MAC Configuration
  47. #define EMAC_O_FRAMEFLTR 0x00000004 // Ethernet MAC Frame Filter
  48. #define EMAC_O_HASHTBLH 0x00000008 // Ethernet MAC Hash Table High
  49. #define EMAC_O_HASHTBLL 0x0000000C // Ethernet MAC Hash Table Low
  50. #define EMAC_O_MIIADDR 0x00000010 // Ethernet MAC MII Address
  51. #define EMAC_O_MIIDATA 0x00000014 // Ethernet MAC MII Data Register
  52. #define EMAC_O_FLOWCTL 0x00000018 // Ethernet MAC Flow Control
  53. #define EMAC_O_VLANTG 0x0000001C // Ethernet MAC VLAN Tag
  54. #define EMAC_O_STATUS 0x00000024 // Ethernet MAC Status
  55. #define EMAC_O_RWUFF 0x00000028 // Ethernet MAC Remote Wake-Up
  56. // Frame Filter
  57. #define EMAC_O_PMTCTLSTAT 0x0000002C // Ethernet MAC PMT Control and
  58. // Status Register
  59. #define EMAC_O_RIS 0x00000038 // Ethernet MAC Raw Interrupt
  60. // Status
  61. #define EMAC_O_IM 0x0000003C // Ethernet MAC Interrupt Mask
  62. #define EMAC_O_ADDR0H 0x00000040 // Ethernet MAC Address 0 High
  63. #define EMAC_O_ADDR0L 0x00000044 // Ethernet MAC Address 0 Low
  64. // Register
  65. #define EMAC_O_ADDR1H 0x00000048 // Ethernet MAC Address 1 High
  66. #define EMAC_O_ADDR1L 0x0000004C // Ethernet MAC Address 1 Low
  67. #define EMAC_O_ADDR2H 0x00000050 // Ethernet MAC Address 2 High
  68. #define EMAC_O_ADDR2L 0x00000054 // Ethernet MAC Address 2 Low
  69. #define EMAC_O_ADDR3H 0x00000058 // Ethernet MAC Address 3 High
  70. #define EMAC_O_ADDR3L 0x0000005C // Ethernet MAC Address 3 Low
  71. #define EMAC_O_WDOGTO 0x000000DC // Ethernet MAC Watchdog Timeout
  72. #define EMAC_O_MMCCTRL 0x00000100 // Ethernet MAC MMC Control
  73. #define EMAC_O_MMCRXRIS 0x00000104 // Ethernet MAC MMC Receive Raw
  74. // Interrupt Status
  75. #define EMAC_O_MMCTXRIS 0x00000108 // Ethernet MAC MMC Transmit Raw
  76. // Interrupt Status
  77. #define EMAC_O_MMCRXIM 0x0000010C // Ethernet MAC MMC Receive
  78. // Interrupt Mask
  79. #define EMAC_O_MMCTXIM 0x00000110 // Ethernet MAC MMC Transmit
  80. // Interrupt Mask
  81. #define EMAC_O_TXCNTGB 0x00000118 // Ethernet MAC Transmit Frame
  82. // Count for Good and Bad Frames
  83. #define EMAC_O_TXCNTSCOL 0x0000014C // Ethernet MAC Transmit Frame
  84. // Count for Frames Transmitted
  85. // after Single Collision
  86. #define EMAC_O_TXCNTMCOL 0x00000150 // Ethernet MAC Transmit Frame
  87. // Count for Frames Transmitted
  88. // after Multiple Collisions
  89. #define EMAC_O_TXOCTCNTG 0x00000164 // Ethernet MAC Transmit Octet
  90. // Count Good
  91. #define EMAC_O_RXCNTGB 0x00000180 // Ethernet MAC Receive Frame Count
  92. // for Good and Bad Frames
  93. #define EMAC_O_RXCNTCRCERR 0x00000194 // Ethernet MAC Receive Frame Count
  94. // for CRC Error Frames
  95. #define EMAC_O_RXCNTALGNERR 0x00000198 // Ethernet MAC Receive Frame Count
  96. // for Alignment Error Frames
  97. #define EMAC_O_RXCNTGUNI 0x000001C4 // Ethernet MAC Receive Frame Count
  98. // for Good Unicast Frames
  99. #define EMAC_O_VLNINCREP 0x00000584 // Ethernet MAC VLAN Tag Inclusion
  100. // or Replacement
  101. #define EMAC_O_VLANHASH 0x00000588 // Ethernet MAC VLAN Hash Table
  102. #define EMAC_O_TIMSTCTRL 0x00000700 // Ethernet MAC Timestamp Control
  103. #define EMAC_O_SUBSECINC 0x00000704 // Ethernet MAC Sub-Second
  104. // Increment
  105. #define EMAC_O_TIMSEC 0x00000708 // Ethernet MAC System Time -
  106. // Seconds
  107. #define EMAC_O_TIMNANO 0x0000070C // Ethernet MAC System Time -
  108. // Nanoseconds
  109. #define EMAC_O_TIMSECU 0x00000710 // Ethernet MAC System Time -
  110. // Seconds Update
  111. #define EMAC_O_TIMNANOU 0x00000714 // Ethernet MAC System Time -
  112. // Nanoseconds Update
  113. #define EMAC_O_TIMADD 0x00000718 // Ethernet MAC Timestamp Addend
  114. #define EMAC_O_TARGSEC 0x0000071C // Ethernet MAC Target Time Seconds
  115. #define EMAC_O_TARGNANO 0x00000720 // Ethernet MAC Target Time
  116. // Nanoseconds
  117. #define EMAC_O_HWORDSEC 0x00000724 // Ethernet MAC System Time-Higher
  118. // Word Seconds
  119. #define EMAC_O_TIMSTAT 0x00000728 // Ethernet MAC Timestamp Status
  120. #define EMAC_O_PPSCTRL 0x0000072C // Ethernet MAC PPS Control
  121. #define EMAC_O_PPS0INTVL 0x00000760 // Ethernet MAC PPS0 Interval
  122. #define EMAC_O_PPS0WIDTH 0x00000764 // Ethernet MAC PPS0 Width
  123. #define EMAC_O_DMABUSMOD 0x00000C00 // Ethernet MAC DMA Bus Mode
  124. #define EMAC_O_TXPOLLD 0x00000C04 // Ethernet MAC Transmit Poll
  125. // Demand
  126. #define EMAC_O_RXPOLLD 0x00000C08 // Ethernet MAC Receive Poll Demand
  127. #define EMAC_O_RXDLADDR 0x00000C0C // Ethernet MAC Receive Descriptor
  128. // List Address
  129. #define EMAC_O_TXDLADDR 0x00000C10 // Ethernet MAC Transmit Descriptor
  130. // List Address
  131. #define EMAC_O_DMARIS 0x00000C14 // Ethernet MAC DMA Interrupt
  132. // Status
  133. #define EMAC_O_DMAOPMODE 0x00000C18 // Ethernet MAC DMA Operation Mode
  134. #define EMAC_O_DMAIM 0x00000C1C // Ethernet MAC DMA Interrupt Mask
  135. // Register
  136. #define EMAC_O_MFBOC 0x00000C20 // Ethernet MAC Missed Frame and
  137. // Buffer Overflow Counter
  138. #define EMAC_O_RXINTWDT 0x00000C24 // Ethernet MAC Receive Interrupt
  139. // Watchdog Timer
  140. #define EMAC_O_HOSTXDESC 0x00000C48 // Ethernet MAC Current Host
  141. // Transmit Descriptor
  142. #define EMAC_O_HOSRXDESC 0x00000C4C // Ethernet MAC Current Host
  143. // Receive Descriptor
  144. #define EMAC_O_HOSTXBA 0x00000C50 // Ethernet MAC Current Host
  145. // Transmit Buffer Address
  146. #define EMAC_O_HOSRXBA 0x00000C54 // Ethernet MAC Current Host
  147. // Receive Buffer Address
  148. #define EMAC_O_PP 0x00000FC0 // Ethernet MAC Peripheral Property
  149. // Register
  150. #define EMAC_O_PC 0x00000FC4 // Ethernet MAC Peripheral
  151. // Configuration Register
  152. #define EMAC_O_CC 0x00000FC8 // Ethernet MAC Clock Configuration
  153. // Register
  154. #define EMAC_O_EPHYRIS 0x00000FD0 // Ethernet PHY Raw Interrupt
  155. // Status
  156. #define EMAC_O_EPHYIM 0x00000FD4 // Ethernet PHY Interrupt Mask
  157. #define EMAC_O_EPHYMISC 0x00000FD8 // Ethernet PHY Masked Interrupt
  158. // Status and Clear
  159. //*****************************************************************************
  160. //
  161. // The following are defines for the bit fields in the EMAC_O_CFG register.
  162. //
  163. //*****************************************************************************
  164. #define EMAC_CFG_TWOKPEN 0x08000000 // IEEE 802
  165. #define EMAC_CFG_CST 0x02000000 // CRC Stripping for Type Frames
  166. #define EMAC_CFG_WDDIS 0x00800000 // Watchdog Disable
  167. #define EMAC_CFG_JD 0x00400000 // Jabber Disable
  168. #define EMAC_CFG_JFEN 0x00100000 // Jumbo Frame Enable
  169. #define EMAC_CFG_IFG_M 0x000E0000 // Inter-Frame Gap (IFG)
  170. #define EMAC_CFG_IFG_96 0x00000000 // 96 bit times
  171. #define EMAC_CFG_IFG_88 0x00020000 // 88 bit times
  172. #define EMAC_CFG_IFG_80 0x00040000 // 80 bit times
  173. #define EMAC_CFG_IFG_72 0x00060000 // 72 bit times
  174. #define EMAC_CFG_IFG_64 0x00080000 // 64 bit times
  175. #define EMAC_CFG_IFG_56 0x000A0000 // 56 bit times
  176. #define EMAC_CFG_IFG_48 0x000C0000 // 48 bit times
  177. #define EMAC_CFG_IFG_40 0x000E0000 // 40 bit times
  178. #define EMAC_CFG_DISCRS 0x00010000 // Disable Carrier Sense During
  179. // Transmission
  180. #define EMAC_CFG_PS 0x00008000 // Port Select
  181. #define EMAC_CFG_FES 0x00004000 // Speed
  182. #define EMAC_CFG_DRO 0x00002000 // Disable Receive Own
  183. #define EMAC_CFG_LOOPBM 0x00001000 // Loopback Mode
  184. #define EMAC_CFG_DUPM 0x00000800 // Duplex Mode
  185. #define EMAC_CFG_IPC 0x00000400 // Checksum Offload
  186. #define EMAC_CFG_DR 0x00000200 // Disable Retry
  187. #define EMAC_CFG_ACS 0x00000080 // Automatic Pad or CRC Stripping
  188. #define EMAC_CFG_BL_M 0x00000060 // Back-Off Limit
  189. #define EMAC_CFG_BL_1024 0x00000000 // k = min (n,10)
  190. #define EMAC_CFG_BL_256 0x00000020 // k = min (n,8)
  191. #define EMAC_CFG_BL_8 0x00000040 // k = min (n,4)
  192. #define EMAC_CFG_BL_2 0x00000060 // k = min (n,1)
  193. #define EMAC_CFG_DC 0x00000010 // Deferral Check
  194. #define EMAC_CFG_TE 0x00000008 // Transmitter Enable
  195. #define EMAC_CFG_RE 0x00000004 // Receiver Enable
  196. #define EMAC_CFG_PRELEN_M 0x00000003 // Preamble Length for Transmit
  197. // Frames
  198. #define EMAC_CFG_PRELEN_7 0x00000000 // 7 bytes of preamble
  199. #define EMAC_CFG_PRELEN_5 0x00000001 // 5 bytes of preamble
  200. #define EMAC_CFG_PRELEN_3 0x00000002 // 3 bytes of preamble
  201. //*****************************************************************************
  202. //
  203. // The following are defines for the bit fields in the EMAC_O_FRAMEFLTR
  204. // register.
  205. //
  206. //*****************************************************************************
  207. #define EMAC_FRAMEFLTR_RA 0x80000000 // Receive All
  208. #define EMAC_FRAMEFLTR_VTFE 0x00010000 // VLAN Tag Filter Enable
  209. #define EMAC_FRAMEFLTR_HPF 0x00000400 // Hash or Perfect Filter
  210. #define EMAC_FRAMEFLTR_SAF 0x00000200 // Source Address Filter Enable
  211. #define EMAC_FRAMEFLTR_SAIF 0x00000100 // Source Address (SA) Inverse
  212. // Filtering
  213. #define EMAC_FRAMEFLTR_PCF_M 0x000000C0 // Pass Control Frames
  214. #define EMAC_FRAMEFLTR_PCF_ALL 0x00000000 // The MAC filters all control
  215. // frames from reaching application
  216. #define EMAC_FRAMEFLTR_PCF_PAUSE \
  217. 0x00000040 // MAC forwards all control frames
  218. // except PAUSE control frames to
  219. // application even if they fail
  220. // the address filter
  221. #define EMAC_FRAMEFLTR_PCF_NONE 0x00000080 // MAC forwards all control frames
  222. // to application even if they fail
  223. // the address Filter
  224. #define EMAC_FRAMEFLTR_PCF_ADDR 0x000000C0 // MAC forwards control frames that
  225. // pass the address Filter
  226. #define EMAC_FRAMEFLTR_DBF 0x00000020 // Disable Broadcast Frames
  227. #define EMAC_FRAMEFLTR_PM 0x00000010 // Pass All Multicast
  228. #define EMAC_FRAMEFLTR_DAIF 0x00000008 // Destination Address (DA) Inverse
  229. // Filtering
  230. #define EMAC_FRAMEFLTR_HMC 0x00000004 // Hash Multicast
  231. #define EMAC_FRAMEFLTR_HUC 0x00000002 // Hash Unicast
  232. #define EMAC_FRAMEFLTR_PR 0x00000001 // Promiscuous Mode
  233. //*****************************************************************************
  234. //
  235. // The following are defines for the bit fields in the EMAC_O_HASHTBLH
  236. // register.
  237. //
  238. //*****************************************************************************
  239. #define EMAC_HASHTBLH_HTH_M 0xFFFFFFFF // Hash Table High
  240. #define EMAC_HASHTBLH_HTH_S 0
  241. //*****************************************************************************
  242. //
  243. // The following are defines for the bit fields in the EMAC_O_HASHTBLL
  244. // register.
  245. //
  246. //*****************************************************************************
  247. #define EMAC_HASHTBLL_HTL_M 0xFFFFFFFF // Hash Table Low
  248. #define EMAC_HASHTBLL_HTL_S 0
  249. //*****************************************************************************
  250. //
  251. // The following are defines for the bit fields in the EMAC_O_MIIADDR register.
  252. //
  253. //*****************************************************************************
  254. #define EMAC_MIIADDR_PLA_M 0x0000F800 // Physical Layer Address
  255. #define EMAC_MIIADDR_MII_M 0x000007C0 // MII Register
  256. #define EMAC_MIIADDR_CR_M 0x0000003C // Clock Reference Frequency
  257. // Selection
  258. #define EMAC_MIIADDR_CR_60_100 0x00000000 // The frequency of the System
  259. // Clock is 60 to 100 MHz providing
  260. // a MDIO clock of SYSCLK/42
  261. #define EMAC_MIIADDR_CR_100_150 0x00000004 // The frequency of the System
  262. // Clock is 100 to 150 MHz
  263. // providing a MDIO clock of
  264. // SYSCLK/62
  265. #define EMAC_MIIADDR_CR_20_35 0x00000008 // The frequency of the System
  266. // Clock is 20-35 MHz providing a
  267. // MDIO clock of System Clock/16
  268. #define EMAC_MIIADDR_CR_35_60 0x0000000C // The frequency of the System
  269. // Clock is 35 to 60 MHz providing
  270. // a MDIO clock of System Clock/26
  271. #define EMAC_MIIADDR_MIIW 0x00000002 // MII Write
  272. #define EMAC_MIIADDR_MIIB 0x00000001 // MII Busy
  273. #define EMAC_MIIADDR_PLA_S 11
  274. #define EMAC_MIIADDR_MII_S 6
  275. //*****************************************************************************
  276. //
  277. // The following are defines for the bit fields in the EMAC_O_MIIDATA register.
  278. //
  279. //*****************************************************************************
  280. #define EMAC_MIIDATA_DATA_M 0x0000FFFF // MII Data
  281. #define EMAC_MIIDATA_DATA_S 0
  282. //*****************************************************************************
  283. //
  284. // The following are defines for the bit fields in the EMAC_O_FLOWCTL register.
  285. //
  286. //*****************************************************************************
  287. #define EMAC_FLOWCTL_PT_M 0xFFFF0000 // Pause Time
  288. #define EMAC_FLOWCTL_DZQP 0x00000080 // Disable Zero-Quanta Pause
  289. #define EMAC_FLOWCTL_PLT_M 0x00000030 // Pause Low Threshold
  290. #define EMAC_FLOWCTL_PLT_4 0x00000000 // The threshold is Pause time
  291. // minus 4 slot times (PT - 4 slot
  292. // times)
  293. #define EMAC_FLOWCTL_PLT_28 0x00000010 // The threshold is Pause time
  294. // minus 28 slot times (PT - 28
  295. // slot times)
  296. #define EMAC_FLOWCTL_PLT_144 0x00000020 // The threshold is Pause time
  297. // minus 144 slot times (PT - 144
  298. // slot times)
  299. #define EMAC_FLOWCTL_PLT_156 0x00000030 // The threshold is Pause time
  300. // minus 256 slot times (PT - 256
  301. // slot times)
  302. #define EMAC_FLOWCTL_UP 0x00000008 // Unicast Pause Frame Detect
  303. #define EMAC_FLOWCTL_RFE 0x00000004 // Receive Flow Control Enable
  304. #define EMAC_FLOWCTL_TFE 0x00000002 // Transmit Flow Control Enable
  305. #define EMAC_FLOWCTL_FCBBPA 0x00000001 // Flow Control Busy or
  306. // Back-pressure Activate
  307. #define EMAC_FLOWCTL_PT_S 16
  308. //*****************************************************************************
  309. //
  310. // The following are defines for the bit fields in the EMAC_O_VLANTG register.
  311. //
  312. //*****************************************************************************
  313. #define EMAC_VLANTG_VTHM 0x00080000 // VLAN Tag Hash Table Match Enable
  314. #define EMAC_VLANTG_ESVL 0x00040000 // Enable S-VLAN
  315. #define EMAC_VLANTG_VTIM 0x00020000 // VLAN Tag Inverse Match Enable
  316. #define EMAC_VLANTG_ETV 0x00010000 // Enable 12-Bit VLAN Tag
  317. // Comparison
  318. #define EMAC_VLANTG_VL_M 0x0000FFFF // VLAN Tag Identifier for Receive
  319. // Frames
  320. #define EMAC_VLANTG_VL_S 0
  321. //*****************************************************************************
  322. //
  323. // The following are defines for the bit fields in the EMAC_O_STATUS register.
  324. //
  325. //*****************************************************************************
  326. #define EMAC_STATUS_TXFF 0x02000000 // TX/RX Controller TX FIFO Full
  327. // Status
  328. #define EMAC_STATUS_TXFE 0x01000000 // TX/RX Controller TX FIFO Not
  329. // Empty Status
  330. #define EMAC_STATUS_TWC 0x00400000 // TX/RX Controller TX FIFO Write
  331. // Controller Active Status
  332. #define EMAC_STATUS_TRC_M 0x00300000 // TX/RX Controller's TX FIFO Read
  333. // Controller Status
  334. #define EMAC_STATUS_TRC_IDLE 0x00000000 // IDLE state
  335. #define EMAC_STATUS_TRC_READ 0x00100000 // READ state (transferring data to
  336. // MAC transmitter)
  337. #define EMAC_STATUS_TRC_WAIT 0x00200000 // Waiting for TX Status from MAC
  338. // transmitter
  339. #define EMAC_STATUS_TRC_WRFLUSH 0x00300000 // Writing the received TX Status
  340. // or flushing the TX FIFO
  341. #define EMAC_STATUS_TXPAUSED 0x00080000 // MAC Transmitter PAUSE
  342. #define EMAC_STATUS_TFC_M 0x00060000 // MAC Transmit Frame Controller
  343. // Status
  344. #define EMAC_STATUS_TFC_IDLE 0x00000000 // IDLE state
  345. #define EMAC_STATUS_TFC_STATUS 0x00020000 // Waiting for status of previous
  346. // frame or IFG or backoff period
  347. // to be over
  348. #define EMAC_STATUS_TFC_PAUSE 0x00040000 // Generating and transmitting a
  349. // PAUSE control frame (in the
  350. // full-duplex mode)
  351. #define EMAC_STATUS_TFC_INPUT 0x00060000 // Transferring input frame for
  352. // transmission
  353. #define EMAC_STATUS_TPE 0x00010000 // MAC MII Transmit Protocol Engine
  354. // Status
  355. #define EMAC_STATUS_RXF_M 0x00000300 // TX/RX Controller RX FIFO
  356. // Fill-level Status
  357. #define EMAC_STATUS_RXF_EMPTY 0x00000000 // RX FIFO Empty
  358. #define EMAC_STATUS_RXF_BELOW 0x00000100 // RX FIFO fill level is below the
  359. // flow-control deactivate
  360. // threshold
  361. #define EMAC_STATUS_RXF_ABOVE 0x00000200 // RX FIFO fill level is above the
  362. // flow-control activate threshold
  363. #define EMAC_STATUS_RXF_FULL 0x00000300 // RX FIFO Full
  364. #define EMAC_STATUS_RRC_M 0x00000060 // TX/RX Controller Read Controller
  365. // State
  366. #define EMAC_STATUS_RRC_IDLE 0x00000000 // IDLE state
  367. #define EMAC_STATUS_RRC_STATUS 0x00000020 // Reading frame data
  368. #define EMAC_STATUS_RRC_DATA 0x00000040 // Reading frame status (or
  369. // timestamp)
  370. #define EMAC_STATUS_RRC_FLUSH 0x00000060 // Flushing the frame data and
  371. // status
  372. #define EMAC_STATUS_RWC 0x00000010 // TX/RX Controller RX FIFO Write
  373. // Controller Active Status
  374. #define EMAC_STATUS_RFCFC_M 0x00000006 // MAC Receive Frame Controller
  375. // FIFO Status
  376. #define EMAC_STATUS_RPE 0x00000001 // MAC MII Receive Protocol Engine
  377. // Status
  378. #define EMAC_STATUS_RFCFC_S 1
  379. //*****************************************************************************
  380. //
  381. // The following are defines for the bit fields in the EMAC_O_RWUFF register.
  382. //
  383. //*****************************************************************************
  384. #define EMAC_RWUFF_WAKEUPFIL_M 0xFFFFFFFF // Remote Wake-Up Frame Filter
  385. #define EMAC_RWUFF_WAKEUPFIL_S 0
  386. //*****************************************************************************
  387. //
  388. // The following are defines for the bit fields in the EMAC_O_PMTCTLSTAT
  389. // register.
  390. //
  391. //*****************************************************************************
  392. #define EMAC_PMTCTLSTAT_WUPFRRST \
  393. 0x80000000 // Wake-Up Frame Filter Register
  394. // Pointer Reset
  395. #define EMAC_PMTCTLSTAT_RWKPTR_M \
  396. 0x07000000 // Remote Wake-Up FIFO Pointer
  397. #define EMAC_PMTCTLSTAT_GLBLUCAST \
  398. 0x00000200 // Global Unicast
  399. #define EMAC_PMTCTLSTAT_WUPRX 0x00000040 // Wake-Up Frame Received
  400. #define EMAC_PMTCTLSTAT_MGKPRX 0x00000020 // Magic Packet Received
  401. #define EMAC_PMTCTLSTAT_WUPFREN 0x00000004 // Wake-Up Frame Enable
  402. #define EMAC_PMTCTLSTAT_MGKPKTEN \
  403. 0x00000002 // Magic Packet Enable
  404. #define EMAC_PMTCTLSTAT_PWRDWN 0x00000001 // Power Down
  405. #define EMAC_PMTCTLSTAT_RWKPTR_S \
  406. 24
  407. //*****************************************************************************
  408. //
  409. // The following are defines for the bit fields in the EMAC_O_RIS register.
  410. //
  411. //*****************************************************************************
  412. #define EMAC_RIS_TS 0x00000200 // Timestamp Interrupt Status
  413. #define EMAC_RIS_MMCTX 0x00000040 // MMC Transmit Interrupt Status
  414. #define EMAC_RIS_MMCRX 0x00000020 // MMC Receive Interrupt Status
  415. #define EMAC_RIS_MMC 0x00000010 // MMC Interrupt Status
  416. #define EMAC_RIS_PMT 0x00000008 // PMT Interrupt Status
  417. //*****************************************************************************
  418. //
  419. // The following are defines for the bit fields in the EMAC_O_IM register.
  420. //
  421. //*****************************************************************************
  422. #define EMAC_IM_TSI 0x00000200 // Timestamp Interrupt Mask
  423. #define EMAC_IM_PMT 0x00000008 // PMT Interrupt Mask
  424. //*****************************************************************************
  425. //
  426. // The following are defines for the bit fields in the EMAC_O_ADDR0H register.
  427. //
  428. //*****************************************************************************
  429. #define EMAC_ADDR0H_AE 0x80000000 // Address Enable
  430. #define EMAC_ADDR0H_ADDRHI_M 0x0000FFFF // MAC Address0 [47:32]
  431. #define EMAC_ADDR0H_ADDRHI_S 0
  432. //*****************************************************************************
  433. //
  434. // The following are defines for the bit fields in the EMAC_O_ADDR0L register.
  435. //
  436. //*****************************************************************************
  437. #define EMAC_ADDR0L_ADDRLO_M 0xFFFFFFFF // MAC Address0 [31:0]
  438. #define EMAC_ADDR0L_ADDRLO_S 0
  439. //*****************************************************************************
  440. //
  441. // The following are defines for the bit fields in the EMAC_O_ADDR1H register.
  442. //
  443. //*****************************************************************************
  444. #define EMAC_ADDR1H_AE 0x80000000 // Address Enable
  445. #define EMAC_ADDR1H_SA 0x40000000 // Source Address
  446. #define EMAC_ADDR1H_MBC_M 0x3F000000 // Mask Byte Control
  447. #define EMAC_ADDR1H_ADDRHI_M 0x0000FFFF // MAC Address1 [47:32]
  448. #define EMAC_ADDR1H_MBC_S 24
  449. #define EMAC_ADDR1H_ADDRHI_S 0
  450. //*****************************************************************************
  451. //
  452. // The following are defines for the bit fields in the EMAC_O_ADDR1L register.
  453. //
  454. //*****************************************************************************
  455. #define EMAC_ADDR1L_ADDRLO_M 0xFFFFFFFF // MAC Address1 [31:0]
  456. #define EMAC_ADDR1L_ADDRLO_S 0
  457. //*****************************************************************************
  458. //
  459. // The following are defines for the bit fields in the EMAC_O_ADDR2H register.
  460. //
  461. //*****************************************************************************
  462. #define EMAC_ADDR2H_AE 0x80000000 // Address Enable
  463. #define EMAC_ADDR2H_SA 0x40000000 // Source Address
  464. #define EMAC_ADDR2H_MBC_M 0x3F000000 // Mask Byte Control
  465. #define EMAC_ADDR2H_ADDRHI_M 0x0000FFFF // MAC Address2 [47:32]
  466. #define EMAC_ADDR2H_MBC_S 24
  467. #define EMAC_ADDR2H_ADDRHI_S 0
  468. //*****************************************************************************
  469. //
  470. // The following are defines for the bit fields in the EMAC_O_ADDR2L register.
  471. //
  472. //*****************************************************************************
  473. #define EMAC_ADDR2L_ADDRLO_M 0xFFFFFFFF // MAC Address2 [31:0]
  474. #define EMAC_ADDR2L_ADDRLO_S 0
  475. //*****************************************************************************
  476. //
  477. // The following are defines for the bit fields in the EMAC_O_ADDR3H register.
  478. //
  479. //*****************************************************************************
  480. #define EMAC_ADDR3H_AE 0x80000000 // Address Enable
  481. #define EMAC_ADDR3H_SA 0x40000000 // Source Address
  482. #define EMAC_ADDR3H_MBC_M 0x3F000000 // Mask Byte Control
  483. #define EMAC_ADDR3H_ADDRHI_M 0x0000FFFF // MAC Address3 [47:32]
  484. #define EMAC_ADDR3H_MBC_S 24
  485. #define EMAC_ADDR3H_ADDRHI_S 0
  486. //*****************************************************************************
  487. //
  488. // The following are defines for the bit fields in the EMAC_O_ADDR3L register.
  489. //
  490. //*****************************************************************************
  491. #define EMAC_ADDR3L_ADDRLO_M 0xFFFFFFFF // MAC Address3 [31:0]
  492. #define EMAC_ADDR3L_ADDRLO_S 0
  493. //*****************************************************************************
  494. //
  495. // The following are defines for the bit fields in the EMAC_O_WDOGTO register.
  496. //
  497. //*****************************************************************************
  498. #define EMAC_WDOGTO_PWE 0x00010000 // Programmable Watchdog Enable
  499. #define EMAC_WDOGTO_WTO_M 0x00003FFF // Watchdog Timeout
  500. #define EMAC_WDOGTO_WTO_S 0
  501. //*****************************************************************************
  502. //
  503. // The following are defines for the bit fields in the EMAC_O_MMCCTRL register.
  504. //
  505. //*****************************************************************************
  506. #define EMAC_MMCCTRL_UCDBC 0x00000100 // Update MMC Counters for Dropped
  507. // Broadcast Frames
  508. #define EMAC_MMCCTRL_CNTPRSTLVL 0x00000020 // Full/Half Preset Level Value
  509. #define EMAC_MMCCTRL_CNTPRST 0x00000010 // Counters Preset
  510. #define EMAC_MMCCTRL_CNTFREEZ 0x00000008 // MMC Counter Freeze
  511. #define EMAC_MMCCTRL_RSTONRD 0x00000004 // Reset on Read
  512. #define EMAC_MMCCTRL_CNTSTPRO 0x00000002 // Counters Stop Rollover
  513. #define EMAC_MMCCTRL_CNTRST 0x00000001 // Counters Reset
  514. //*****************************************************************************
  515. //
  516. // The following are defines for the bit fields in the EMAC_O_MMCRXRIS
  517. // register.
  518. //
  519. //*****************************************************************************
  520. #define EMAC_MMCRXRIS_UCGF 0x00020000 // MMC Receive Unicast Good Frame
  521. // Counter Interrupt Status
  522. #define EMAC_MMCRXRIS_ALGNERR 0x00000040 // MMC Receive Alignment Error
  523. // Frame Counter Interrupt Status
  524. #define EMAC_MMCRXRIS_CRCERR 0x00000020 // MMC Receive CRC Error Frame
  525. // Counter Interrupt Status
  526. #define EMAC_MMCRXRIS_GBF 0x00000001 // MMC Receive Good Bad Frame
  527. // Counter Interrupt Status
  528. //*****************************************************************************
  529. //
  530. // The following are defines for the bit fields in the EMAC_O_MMCTXRIS
  531. // register.
  532. //
  533. //*****************************************************************************
  534. #define EMAC_MMCTXRIS_OCTCNT 0x00100000 // Octet Counter Interrupt Status
  535. #define EMAC_MMCTXRIS_MCOLLGF 0x00008000 // MMC Transmit Multiple Collision
  536. // Good Frame Counter Interrupt
  537. // Status
  538. #define EMAC_MMCTXRIS_SCOLLGF 0x00004000 // MMC Transmit Single Collision
  539. // Good Frame Counter Interrupt
  540. // Status
  541. #define EMAC_MMCTXRIS_GBF 0x00000002 // MMC Transmit Good Bad Frame
  542. // Counter Interrupt Status
  543. //*****************************************************************************
  544. //
  545. // The following are defines for the bit fields in the EMAC_O_MMCRXIM register.
  546. //
  547. //*****************************************************************************
  548. #define EMAC_MMCRXIM_UCGF 0x00020000 // MMC Receive Unicast Good Frame
  549. // Counter Interrupt Mask
  550. #define EMAC_MMCRXIM_ALGNERR 0x00000040 // MMC Receive Alignment Error
  551. // Frame Counter Interrupt Mask
  552. #define EMAC_MMCRXIM_CRCERR 0x00000020 // MMC Receive CRC Error Frame
  553. // Counter Interrupt Mask
  554. #define EMAC_MMCRXIM_GBF 0x00000001 // MMC Receive Good Bad Frame
  555. // Counter Interrupt Mask
  556. //*****************************************************************************
  557. //
  558. // The following are defines for the bit fields in the EMAC_O_MMCTXIM register.
  559. //
  560. //*****************************************************************************
  561. #define EMAC_MMCTXIM_OCTCNT 0x00100000 // MMC Transmit Good Octet Counter
  562. // Interrupt Mask
  563. #define EMAC_MMCTXIM_MCOLLGF 0x00008000 // MMC Transmit Multiple Collision
  564. // Good Frame Counter Interrupt
  565. // Mask
  566. #define EMAC_MMCTXIM_SCOLLGF 0x00004000 // MMC Transmit Single Collision
  567. // Good Frame Counter Interrupt
  568. // Mask
  569. #define EMAC_MMCTXIM_GBF 0x00000002 // MMC Transmit Good Bad Frame
  570. // Counter Interrupt Mask
  571. //*****************************************************************************
  572. //
  573. // The following are defines for the bit fields in the EMAC_O_TXCNTGB register.
  574. //
  575. //*****************************************************************************
  576. #define EMAC_TXCNTGB_TXFRMGB_M 0xFFFFFFFF // This field indicates the number
  577. // of good and bad frames
  578. // transmitted, exclusive of
  579. // retried frames
  580. #define EMAC_TXCNTGB_TXFRMGB_S 0
  581. //*****************************************************************************
  582. //
  583. // The following are defines for the bit fields in the EMAC_O_TXCNTSCOL
  584. // register.
  585. //
  586. //*****************************************************************************
  587. #define EMAC_TXCNTSCOL_TXSNGLCOLG_M \
  588. 0xFFFFFFFF // This field indicates the number
  589. // of successfully transmitted
  590. // frames after a single collision
  591. // in the half-duplex mode
  592. #define EMAC_TXCNTSCOL_TXSNGLCOLG_S \
  593. 0
  594. //*****************************************************************************
  595. //
  596. // The following are defines for the bit fields in the EMAC_O_TXCNTMCOL
  597. // register.
  598. //
  599. //*****************************************************************************
  600. #define EMAC_TXCNTMCOL_TXMULTCOLG_M \
  601. 0xFFFFFFFF // This field indicates the number
  602. // of successfully transmitted
  603. // frames after multiple collisions
  604. // in the half-duplex mode
  605. #define EMAC_TXCNTMCOL_TXMULTCOLG_S \
  606. 0
  607. //*****************************************************************************
  608. //
  609. // The following are defines for the bit fields in the EMAC_O_TXOCTCNTG
  610. // register.
  611. //
  612. //*****************************************************************************
  613. #define EMAC_TXOCTCNTG_TXOCTG_M 0xFFFFFFFF // This field indicates the number
  614. // of bytes transmitted, exclusive
  615. // of preamble, in good frames
  616. #define EMAC_TXOCTCNTG_TXOCTG_S 0
  617. //*****************************************************************************
  618. //
  619. // The following are defines for the bit fields in the EMAC_O_RXCNTGB register.
  620. //
  621. //*****************************************************************************
  622. #define EMAC_RXCNTGB_RXFRMGB_M 0xFFFFFFFF // This field indicates the number
  623. // of received good and bad frames
  624. #define EMAC_RXCNTGB_RXFRMGB_S 0
  625. //*****************************************************************************
  626. //
  627. // The following are defines for the bit fields in the EMAC_O_RXCNTCRCERR
  628. // register.
  629. //
  630. //*****************************************************************************
  631. #define EMAC_RXCNTCRCERR_RXCRCERR_M \
  632. 0xFFFFFFFF // This field indicates the number
  633. // of frames received with CRC
  634. // error
  635. #define EMAC_RXCNTCRCERR_RXCRCERR_S \
  636. 0
  637. //*****************************************************************************
  638. //
  639. // The following are defines for the bit fields in the EMAC_O_RXCNTALGNERR
  640. // register.
  641. //
  642. //*****************************************************************************
  643. #define EMAC_RXCNTALGNERR_RXALGNERR_M \
  644. 0xFFFFFFFF // This field indicates the number
  645. // of frames received with
  646. // alignment (dribble) error
  647. #define EMAC_RXCNTALGNERR_RXALGNERR_S \
  648. 0
  649. //*****************************************************************************
  650. //
  651. // The following are defines for the bit fields in the EMAC_O_RXCNTGUNI
  652. // register.
  653. //
  654. //*****************************************************************************
  655. #define EMAC_RXCNTGUNI_RXUCASTG_M \
  656. 0xFFFFFFFF // This field indicates the number
  657. // of received good unicast frames
  658. #define EMAC_RXCNTGUNI_RXUCASTG_S \
  659. 0
  660. //*****************************************************************************
  661. //
  662. // The following are defines for the bit fields in the EMAC_O_VLNINCREP
  663. // register.
  664. //
  665. //*****************************************************************************
  666. #define EMAC_VLNINCREP_CSVL 0x00080000 // C-VLAN or S-VLAN
  667. #define EMAC_VLNINCREP_VLP 0x00040000 // VLAN Priority Control
  668. #define EMAC_VLNINCREP_VLC_M 0x00030000 // VLAN Tag Control in Transmit
  669. // Frames
  670. #define EMAC_VLNINCREP_VLC_NONE 0x00000000 // No VLAN tag deletion, insertion,
  671. // or replacement
  672. #define EMAC_VLNINCREP_VLC_TAGDEL \
  673. 0x00010000 // VLAN tag deletion
  674. #define EMAC_VLNINCREP_VLC_TAGINS \
  675. 0x00020000 // VLAN tag insertion
  676. #define EMAC_VLNINCREP_VLC_TAGREP \
  677. 0x00030000 // VLAN tag replacement
  678. #define EMAC_VLNINCREP_VLT_M 0x0000FFFF // VLAN Tag for Transmit Frames
  679. #define EMAC_VLNINCREP_VLT_S 0
  680. //*****************************************************************************
  681. //
  682. // The following are defines for the bit fields in the EMAC_O_VLANHASH
  683. // register.
  684. //
  685. //*****************************************************************************
  686. #define EMAC_VLANHASH_VLHT_M 0x0000FFFF // VLAN Hash Table
  687. #define EMAC_VLANHASH_VLHT_S 0
  688. //*****************************************************************************
  689. //
  690. // The following are defines for the bit fields in the EMAC_O_TIMSTCTRL
  691. // register.
  692. //
  693. //*****************************************************************************
  694. #define EMAC_TIMSTCTRL_PTPFLTR 0x00040000 // Enable MAC address for PTP Frame
  695. // Filtering
  696. #define EMAC_TIMSTCTRL_SELPTP_M 0x00030000 // Select PTP packets for Taking
  697. // Snapshots
  698. #define EMAC_TIMSTCTRL_TSMAST 0x00008000 // Enable Snapshot for Messages
  699. // Relevant to Master
  700. #define EMAC_TIMSTCTRL_TSEVNT 0x00004000 // Enable Timestamp Snapshot for
  701. // Event Messages
  702. #define EMAC_TIMSTCTRL_PTPIPV4 0x00002000 // Enable Processing of PTP Frames
  703. // Sent over IPv4-UDP
  704. #define EMAC_TIMSTCTRL_PTPIPV6 0x00001000 // Enable Processing of PTP Frames
  705. // Sent Over IPv6-UDP
  706. #define EMAC_TIMSTCTRL_PTPETH 0x00000800 // Enable Processing of PTP Over
  707. // Ethernet Frames
  708. #define EMAC_TIMSTCTRL_PTPVER2 0x00000400 // Enable PTP Packet Processing For
  709. // Version 2 Format
  710. #define EMAC_TIMSTCTRL_DGTLBIN 0x00000200 // Timestamp Digital or Binary
  711. // Rollover Control
  712. #define EMAC_TIMSTCTRL_ALLF 0x00000100 // Enable Timestamp For All Frames
  713. #define EMAC_TIMSTCTRL_ADDREGUP 0x00000020 // Addend Register Update
  714. #define EMAC_TIMSTCTRL_INTTRIG 0x00000010 // Timestamp Interrupt Trigger
  715. // Enable
  716. #define EMAC_TIMSTCTRL_TSUPDT 0x00000008 // Timestamp Update
  717. #define EMAC_TIMSTCTRL_TSINIT 0x00000004 // Timestamp Initialize
  718. #define EMAC_TIMSTCTRL_TSFCUPDT 0x00000002 // Timestamp Fine or Coarse Update
  719. #define EMAC_TIMSTCTRL_TSEN 0x00000001 // Timestamp Enable
  720. #define EMAC_TIMSTCTRL_SELPTP_S 16
  721. //*****************************************************************************
  722. //
  723. // The following are defines for the bit fields in the EMAC_O_SUBSECINC
  724. // register.
  725. //
  726. //*****************************************************************************
  727. #define EMAC_SUBSECINC_SSINC_M 0x000000FF // Sub-second Increment Value
  728. #define EMAC_SUBSECINC_SSINC_S 0
  729. //*****************************************************************************
  730. //
  731. // The following are defines for the bit fields in the EMAC_O_TIMSEC register.
  732. //
  733. //*****************************************************************************
  734. #define EMAC_TIMSEC_TSS_M 0xFFFFFFFF // Timestamp Second
  735. #define EMAC_TIMSEC_TSS_S 0
  736. //*****************************************************************************
  737. //
  738. // The following are defines for the bit fields in the EMAC_O_TIMNANO register.
  739. //
  740. //*****************************************************************************
  741. #define EMAC_TIMNANO_TSSS_M 0x7FFFFFFF // Timestamp Sub-Seconds
  742. #define EMAC_TIMNANO_TSSS_S 0
  743. //*****************************************************************************
  744. //
  745. // The following are defines for the bit fields in the EMAC_O_TIMSECU register.
  746. //
  747. //*****************************************************************************
  748. #define EMAC_TIMSECU_TSS_M 0xFFFFFFFF // Timestamp Second
  749. #define EMAC_TIMSECU_TSS_S 0
  750. //*****************************************************************************
  751. //
  752. // The following are defines for the bit fields in the EMAC_O_TIMNANOU
  753. // register.
  754. //
  755. //*****************************************************************************
  756. #define EMAC_TIMNANOU_ADDSUB 0x80000000 // Add or subtract time
  757. #define EMAC_TIMNANOU_TSSS_M 0x7FFFFFFF // Timestamp Sub-Second
  758. #define EMAC_TIMNANOU_TSSS_S 0
  759. //*****************************************************************************
  760. //
  761. // The following are defines for the bit fields in the EMAC_O_TIMADD register.
  762. //
  763. //*****************************************************************************
  764. #define EMAC_TIMADD_TSAR_M 0xFFFFFFFF // Timestamp Addend Register
  765. #define EMAC_TIMADD_TSAR_S 0
  766. //*****************************************************************************
  767. //
  768. // The following are defines for the bit fields in the EMAC_O_TARGSEC register.
  769. //
  770. //*****************************************************************************
  771. #define EMAC_TARGSEC_TSTR_M 0xFFFFFFFF // Target Time Seconds Register
  772. #define EMAC_TARGSEC_TSTR_S 0
  773. //*****************************************************************************
  774. //
  775. // The following are defines for the bit fields in the EMAC_O_TARGNANO
  776. // register.
  777. //
  778. //*****************************************************************************
  779. #define EMAC_TARGNANO_TRGTBUSY 0x80000000 // Target Time Register Busy
  780. #define EMAC_TARGNANO_TTSLO_M 0x7FFFFFFF // Target Timestamp Low Register
  781. #define EMAC_TARGNANO_TTSLO_S 0
  782. //*****************************************************************************
  783. //
  784. // The following are defines for the bit fields in the EMAC_O_HWORDSEC
  785. // register.
  786. //
  787. //*****************************************************************************
  788. #define EMAC_HWORDSEC_TSHWR_M 0x0000FFFF // Target Timestamp Higher Word
  789. // Register
  790. #define EMAC_HWORDSEC_TSHWR_S 0
  791. //*****************************************************************************
  792. //
  793. // The following are defines for the bit fields in the EMAC_O_TIMSTAT register.
  794. //
  795. //*****************************************************************************
  796. #define EMAC_TIMSTAT_TSTARGT 0x00000002 // Timestamp Target Time Reached
  797. #define EMAC_TIMSTAT_TSSOVF 0x00000001 // Timestamp Seconds Overflow
  798. //*****************************************************************************
  799. //
  800. // The following are defines for the bit fields in the EMAC_O_PPSCTRL register.
  801. //
  802. //*****************************************************************************
  803. #define EMAC_PPSCTRL_TRGMODS0_M 0x00000060 // Target Time Register Mode for
  804. // PPS0 Output
  805. #define EMAC_PPSCTRL_TRGMODS0_INTONLY \
  806. 0x00000000 // Indicates that the Target Time
  807. // registers are programmed only
  808. // for generating the interrupt
  809. // event
  810. #define EMAC_PPSCTRL_TRGMODS0_INTPPS0 \
  811. 0x00000040 // Indicates that the Target Time
  812. // registers are programmed for
  813. // generating the interrupt event
  814. // and starting or stopping the
  815. // generation of the EN0PPS output
  816. // signal
  817. #define EMAC_PPSCTRL_TRGMODS0_PPS0ONLY \
  818. 0x00000060 // Indicates that the Target Time
  819. // registers are programmed only
  820. // for starting or stopping the
  821. // generation of the EN0PPS output
  822. // signal. No interrupt is asserted
  823. #define EMAC_PPSCTRL_PPSEN0 0x00000010 // Flexible PPS Output Mode Enable
  824. #define EMAC_PPSCTRL_PPSCTRL_M 0x0000000F // EN0PPS Output Frequency Control
  825. // (PPSCTRL) or Command Control
  826. // (PPSCMD)
  827. #define EMAC_PPSCTRL_PPSCTRL_1HZ \
  828. 0x00000000 // When the PPSEN0 bit = 0x0, the
  829. // EN0PPS signal is 1 pulse of the
  830. // PTP reference clock.(of width
  831. // clk_ptp_i) every second
  832. #define EMAC_PPSCTRL_PPSCTRL_2HZ \
  833. 0x00000001 // When the PPSEN0 bit = 0x0, the
  834. // binary rollover is 2 Hz, and the
  835. // digital rollover is 1 Hz
  836. #define EMAC_PPSCTRL_PPSCTRL_4HZ \
  837. 0x00000002 // When the PPSEN0 bit = 0x0, the
  838. // binary rollover is 4 Hz, and the
  839. // digital rollover is 2 Hz
  840. #define EMAC_PPSCTRL_PPSCTRL_8HZ \
  841. 0x00000003 // When thePPSEN0 bit = 0x0, the
  842. // binary rollover is 8 Hz, and the
  843. // digital rollover is 4 Hz,
  844. #define EMAC_PPSCTRL_PPSCTRL_16HZ \
  845. 0x00000004 // When thePPSEN0 bit = 0x0, the
  846. // binary rollover is 16 Hz, and
  847. // the digital rollover is 8 Hz
  848. #define EMAC_PPSCTRL_PPSCTRL_32HZ \
  849. 0x00000005 // When thePPSEN0 bit = 0x0, the
  850. // binary rollover is 32 Hz, and
  851. // the digital rollover is 16 Hz
  852. #define EMAC_PPSCTRL_PPSCTRL_64HZ \
  853. 0x00000006 // When thePPSEN0 bit = 0x0, the
  854. // binary rollover is 64 Hz, and
  855. // the digital rollover is 32 Hz
  856. #define EMAC_PPSCTRL_PPSCTRL_128HZ \
  857. 0x00000007 // When thePPSEN0 bit = 0x0, the
  858. // binary rollover is 128 Hz, and
  859. // the digital rollover is 64 Hz
  860. #define EMAC_PPSCTRL_PPSCTRL_256HZ \
  861. 0x00000008 // When thePPSEN0 bit = 0x0, the
  862. // binary rollover is 256 Hz, and
  863. // the digital rollover is 128 Hz
  864. #define EMAC_PPSCTRL_PPSCTRL_512HZ \
  865. 0x00000009 // When thePPSEN0 bit = 0x0, the
  866. // binary rollover is 512 Hz, and
  867. // the digital rollover is 256 Hz
  868. #define EMAC_PPSCTRL_PPSCTRL_1024HZ \
  869. 0x0000000A // When the PPSEN0 bit = 0x0, the
  870. // binary rollover is 1.024 kHz,
  871. // and the digital rollover is 512
  872. // Hz
  873. #define EMAC_PPSCTRL_PPSCTRL_2048HZ \
  874. 0x0000000B // When thePPSEN0 bit = 0x0, the
  875. // binary rollover is 2.048 kHz,
  876. // and the digital rollover is
  877. // 1.024 kHz
  878. #define EMAC_PPSCTRL_PPSCTRL_4096HZ \
  879. 0x0000000C // When thePPSEN0 bit = 0x0, the
  880. // binary rollover is 4.096 kHz,
  881. // and the digital rollover is
  882. // 2.048 kHz
  883. #define EMAC_PPSCTRL_PPSCTRL_8192HZ \
  884. 0x0000000D // When thePPSEN0 bit = 0x0, the
  885. // binary rollover is 8.192 kHz,
  886. // and the digital rollover is
  887. // 4.096 kHz
  888. #define EMAC_PPSCTRL_PPSCTRL_16384HZ \
  889. 0x0000000E // When thePPSEN0 bit = 0x0, the
  890. // binary rollover is 16.384 kHz,
  891. // and the digital rollover is
  892. // 8.092 kHz
  893. #define EMAC_PPSCTRL_PPSCTRL_32768HZ \
  894. 0x0000000F // When thePPSEN0 bit = 0x0, the
  895. // binary rollover is 32.768 KHz,
  896. // and the digital rollover is
  897. // 16.384 KHz
  898. //*****************************************************************************
  899. //
  900. // The following are defines for the bit fields in the EMAC_O_PPS0INTVL
  901. // register.
  902. //
  903. //*****************************************************************************
  904. #define EMAC_PPS0INTVL_PPS0INT_M \
  905. 0xFFFFFFFF // PPS0 Output Signal Interval
  906. #define EMAC_PPS0INTVL_PPS0INT_S \
  907. 0
  908. //*****************************************************************************
  909. //
  910. // The following are defines for the bit fields in the EMAC_O_PPS0WIDTH
  911. // register.
  912. //
  913. //*****************************************************************************
  914. #define EMAC_PPS0WIDTH_M 0xFFFFFFFF // EN0PPS Output Signal Width
  915. #define EMAC_PPS0WIDTH_S 0
  916. //*****************************************************************************
  917. //
  918. // The following are defines for the bit fields in the EMAC_O_DMABUSMOD
  919. // register.
  920. //
  921. //*****************************************************************************
  922. #define EMAC_DMABUSMOD_RIB 0x80000000 // Rebuild Burst
  923. #define EMAC_DMABUSMOD_TXPR 0x08000000 // Transmit Priority
  924. #define EMAC_DMABUSMOD_MB 0x04000000 // Mixed Burst
  925. #define EMAC_DMABUSMOD_AAL 0x02000000 // Address Aligned Beats
  926. #define EMAC_DMABUSMOD_8XPBL 0x01000000 // 8 x Programmable Burst Length
  927. // (PBL) Mode
  928. #define EMAC_DMABUSMOD_USP 0x00800000 // Use Separate Programmable Burst
  929. // Length (PBL)
  930. #define EMAC_DMABUSMOD_RPBL_M 0x007E0000 // RX DMA Programmable Burst Length
  931. // (PBL)
  932. #define EMAC_DMABUSMOD_FB 0x00010000 // Fixed Burst
  933. #define EMAC_DMABUSMOD_PR_M 0x0000C000 // Priority Ratio
  934. #define EMAC_DMABUSMOD_PBL_M 0x00003F00 // Programmable Burst Length
  935. #define EMAC_DMABUSMOD_ATDS 0x00000080 // Alternate Descriptor Size
  936. #define EMAC_DMABUSMOD_DSL_M 0x0000007C // Descriptor Skip Length
  937. #define EMAC_DMABUSMOD_DA 0x00000002 // DMA Arbitration Scheme
  938. #define EMAC_DMABUSMOD_SWR 0x00000001 // DMA Software Reset
  939. #define EMAC_DMABUSMOD_RPBL_S 17
  940. #define EMAC_DMABUSMOD_PR_S 14
  941. #define EMAC_DMABUSMOD_PBL_S 8
  942. #define EMAC_DMABUSMOD_DSL_S 2
  943. //*****************************************************************************
  944. //
  945. // The following are defines for the bit fields in the EMAC_O_TXPOLLD register.
  946. //
  947. //*****************************************************************************
  948. #define EMAC_TXPOLLD_TPD_M 0xFFFFFFFF // Transmit Poll Demand
  949. #define EMAC_TXPOLLD_TPD_S 0
  950. //*****************************************************************************
  951. //
  952. // The following are defines for the bit fields in the EMAC_O_RXPOLLD register.
  953. //
  954. //*****************************************************************************
  955. #define EMAC_RXPOLLD_RPD_M 0xFFFFFFFF // Receive Poll Demand
  956. #define EMAC_RXPOLLD_RPD_S 0
  957. //*****************************************************************************
  958. //
  959. // The following are defines for the bit fields in the EMAC_O_RXDLADDR
  960. // register.
  961. //
  962. //*****************************************************************************
  963. #define EMAC_RXDLADDR_STRXLIST_M \
  964. 0xFFFFFFFC // Start of Receive List
  965. #define EMAC_RXDLADDR_STRXLIST_S \
  966. 2
  967. //*****************************************************************************
  968. //
  969. // The following are defines for the bit fields in the EMAC_O_TXDLADDR
  970. // register.
  971. //
  972. //*****************************************************************************
  973. #define EMAC_TXDLADDR_TXDLADDR_M \
  974. 0xFFFFFFFC // Start of Transmit List Base
  975. // Address
  976. #define EMAC_TXDLADDR_TXDLADDR_S \
  977. 2
  978. //*****************************************************************************
  979. //
  980. // The following are defines for the bit fields in the EMAC_O_DMARIS register.
  981. //
  982. //*****************************************************************************
  983. #define EMAC_DMARIS_TT 0x20000000 // Timestamp Trigger Interrupt
  984. // Status
  985. #define EMAC_DMARIS_PMT 0x10000000 // MAC PMT Interrupt Status
  986. #define EMAC_DMARIS_MMC 0x08000000 // MAC MMC Interrupt
  987. #define EMAC_DMARIS_AE_M 0x03800000 // Access Error
  988. #define EMAC_DMARIS_AE_RXDMAWD 0x00000000 // Error during RX DMA Write Data
  989. // Transfer
  990. #define EMAC_DMARIS_AE_TXDMARD 0x01800000 // Error during TX DMA Read Data
  991. // Transfer
  992. #define EMAC_DMARIS_AE_RXDMADW 0x02000000 // Error during RX DMA Descriptor
  993. // Write Access
  994. #define EMAC_DMARIS_AE_TXDMADW 0x02800000 // Error during TX DMA Descriptor
  995. // Write Access
  996. #define EMAC_DMARIS_AE_RXDMADR 0x03000000 // Error during RX DMA Descriptor
  997. // Read Access
  998. #define EMAC_DMARIS_AE_TXDMADR 0x03800000 // Error during TX DMA Descriptor
  999. // Read Access
  1000. #define EMAC_DMARIS_TS_M 0x00700000 // Transmit Process State
  1001. #define EMAC_DMARIS_TS_STOP 0x00000000 // Stopped; Reset or Stop transmit
  1002. // command processed
  1003. #define EMAC_DMARIS_TS_RUNTXTD 0x00100000 // Running; Fetching transmit
  1004. // transfer descriptor
  1005. #define EMAC_DMARIS_TS_STATUS 0x00200000 // Running; Waiting for status
  1006. #define EMAC_DMARIS_TS_RUNTX 0x00300000 // Running; Reading data from host
  1007. // memory buffer and queuing it to
  1008. // transmit buffer (TX FIFO)
  1009. #define EMAC_DMARIS_TS_TSTAMP 0x00400000 // Writing Timestamp
  1010. #define EMAC_DMARIS_TS_SUSPEND 0x00600000 // Suspended; Transmit descriptor
  1011. // unavailable or transmit buffer
  1012. // underflow
  1013. #define EMAC_DMARIS_TS_RUNCTD 0x00700000 // Running; Closing transmit
  1014. // descriptor
  1015. #define EMAC_DMARIS_RS_M 0x000E0000 // Received Process State
  1016. #define EMAC_DMARIS_RS_STOP 0x00000000 // Stopped: Reset or stop receive
  1017. // command issued
  1018. #define EMAC_DMARIS_RS_RUNRXTD 0x00020000 // Running: Fetching receive
  1019. // transfer descriptor
  1020. #define EMAC_DMARIS_RS_RUNRXD 0x00060000 // Running: Waiting for receive
  1021. // packet
  1022. #define EMAC_DMARIS_RS_SUSPEND 0x00080000 // Suspended: Receive descriptor
  1023. // unavailable
  1024. #define EMAC_DMARIS_RS_RUNCRD 0x000A0000 // Running: Closing receive
  1025. // descriptor
  1026. #define EMAC_DMARIS_RS_TSWS 0x000C0000 // Writing Timestamp
  1027. #define EMAC_DMARIS_RS_RUNTXD 0x000E0000 // Running: Transferring the
  1028. // receive packet data from receive
  1029. // buffer to host memory
  1030. #define EMAC_DMARIS_NIS 0x00010000 // Normal Interrupt Summary
  1031. #define EMAC_DMARIS_AIS 0x00008000 // Abnormal Interrupt Summary
  1032. #define EMAC_DMARIS_ERI 0x00004000 // Early Receive Interrupt
  1033. #define EMAC_DMARIS_FBI 0x00002000 // Fatal Bus Error Interrupt
  1034. #define EMAC_DMARIS_ETI 0x00000400 // Early Transmit Interrupt
  1035. #define EMAC_DMARIS_RWT 0x00000200 // Receive Watchdog Timeout
  1036. #define EMAC_DMARIS_RPS 0x00000100 // Receive Process Stopped
  1037. #define EMAC_DMARIS_RU 0x00000080 // Receive Buffer Unavailable
  1038. #define EMAC_DMARIS_RI 0x00000040 // Receive Interrupt
  1039. #define EMAC_DMARIS_UNF 0x00000020 // Transmit Underflow
  1040. #define EMAC_DMARIS_OVF 0x00000010 // Receive Overflow
  1041. #define EMAC_DMARIS_TJT 0x00000008 // Transmit Jabber Timeout
  1042. #define EMAC_DMARIS_TU 0x00000004 // Transmit Buffer Unavailable
  1043. #define EMAC_DMARIS_TPS 0x00000002 // Transmit Process Stopped
  1044. #define EMAC_DMARIS_TI 0x00000001 // Transmit Interrupt
  1045. //*****************************************************************************
  1046. //
  1047. // The following are defines for the bit fields in the EMAC_O_DMAOPMODE
  1048. // register.
  1049. //
  1050. //*****************************************************************************
  1051. #define EMAC_DMAOPMODE_DT 0x04000000 // Disable Dropping of TCP/IP
  1052. // Checksum Error Frames
  1053. #define EMAC_DMAOPMODE_RSF 0x02000000 // Receive Store and Forward
  1054. #define EMAC_DMAOPMODE_DFF 0x01000000 // Disable Flushing of Received
  1055. // Frames
  1056. #define EMAC_DMAOPMODE_TSF 0x00200000 // Transmit Store and Forward
  1057. #define EMAC_DMAOPMODE_FTF 0x00100000 // Flush Transmit FIFO
  1058. #define EMAC_DMAOPMODE_TTC_M 0x0001C000 // Transmit Threshold Control
  1059. #define EMAC_DMAOPMODE_TTC_64 0x00000000 // 64 bytes
  1060. #define EMAC_DMAOPMODE_TTC_128 0x00004000 // 128 bytes
  1061. #define EMAC_DMAOPMODE_TTC_192 0x00008000 // 192 bytes
  1062. #define EMAC_DMAOPMODE_TTC_256 0x0000C000 // 256 bytes
  1063. #define EMAC_DMAOPMODE_TTC_40 0x00010000 // 40 bytes
  1064. #define EMAC_DMAOPMODE_TTC_32 0x00014000 // 32 bytes
  1065. #define EMAC_DMAOPMODE_TTC_24 0x00018000 // 24 bytes
  1066. #define EMAC_DMAOPMODE_TTC_16 0x0001C000 // 16 bytes
  1067. #define EMAC_DMAOPMODE_ST 0x00002000 // Start or Stop Transmission
  1068. // Command
  1069. #define EMAC_DMAOPMODE_FEF 0x00000080 // Forward Error Frames
  1070. #define EMAC_DMAOPMODE_FUF 0x00000040 // Forward Undersized Good Frames
  1071. #define EMAC_DMAOPMODE_DGF 0x00000020 // Drop Giant Frame Enable
  1072. #define EMAC_DMAOPMODE_RTC_M 0x00000018 // Receive Threshold Control
  1073. #define EMAC_DMAOPMODE_RTC_64 0x00000000 // 64 bytes
  1074. #define EMAC_DMAOPMODE_RTC_32 0x00000008 // 32 bytes
  1075. #define EMAC_DMAOPMODE_RTC_96 0x00000010 // 96 bytes
  1076. #define EMAC_DMAOPMODE_RTC_128 0x00000018 // 128 bytes
  1077. #define EMAC_DMAOPMODE_OSF 0x00000004 // Operate on Second Frame
  1078. #define EMAC_DMAOPMODE_SR 0x00000002 // Start or Stop Receive
  1079. //*****************************************************************************
  1080. //
  1081. // The following are defines for the bit fields in the EMAC_O_DMAIM register.
  1082. //
  1083. //*****************************************************************************
  1084. #define EMAC_DMAIM_NIE 0x00010000 // Normal Interrupt Summary Enable
  1085. #define EMAC_DMAIM_AIE 0x00008000 // Abnormal Interrupt Summary
  1086. // Enable
  1087. #define EMAC_DMAIM_ERE 0x00004000 // Early Receive Interrupt Enable
  1088. #define EMAC_DMAIM_FBE 0x00002000 // Fatal Bus Error Enable
  1089. #define EMAC_DMAIM_ETE 0x00000400 // Early Transmit Interrupt Enable
  1090. #define EMAC_DMAIM_RWE 0x00000200 // Receive Watchdog Timeout Enable
  1091. #define EMAC_DMAIM_RSE 0x00000100 // Receive Stopped Enable
  1092. #define EMAC_DMAIM_RUE 0x00000080 // Receive Buffer Unavailable
  1093. // Enable
  1094. #define EMAC_DMAIM_RIE 0x00000040 // Receive Interrupt Enable
  1095. #define EMAC_DMAIM_UNE 0x00000020 // Underflow Interrupt Enable
  1096. #define EMAC_DMAIM_OVE 0x00000010 // Overflow Interrupt Enable
  1097. #define EMAC_DMAIM_TJE 0x00000008 // Transmit Jabber Timeout Enable
  1098. #define EMAC_DMAIM_TUE 0x00000004 // Transmit Buffer Unvailable
  1099. // Enable
  1100. #define EMAC_DMAIM_TSE 0x00000002 // Transmit Stopped Enable
  1101. #define EMAC_DMAIM_TIE 0x00000001 // Transmit Interrupt Enable
  1102. //*****************************************************************************
  1103. //
  1104. // The following are defines for the bit fields in the EMAC_O_MFBOC register.
  1105. //
  1106. //*****************************************************************************
  1107. #define EMAC_MFBOC_OVFCNTOVF 0x10000000 // Overflow Bit for FIFO Overflow
  1108. // Counter
  1109. #define EMAC_MFBOC_OVFFRMCNT_M 0x0FFE0000 // Overflow Frame Counter
  1110. #define EMAC_MFBOC_MISCNTOVF 0x00010000 // Overflow bit for Missed Frame
  1111. // Counter
  1112. #define EMAC_MFBOC_MISFRMCNT_M 0x0000FFFF // Missed Frame Counter
  1113. #define EMAC_MFBOC_OVFFRMCNT_S 17
  1114. #define EMAC_MFBOC_MISFRMCNT_S 0
  1115. //*****************************************************************************
  1116. //
  1117. // The following are defines for the bit fields in the EMAC_O_RXINTWDT
  1118. // register.
  1119. //
  1120. //*****************************************************************************
  1121. #define EMAC_RXINTWDT_RIWT_M 0x000000FF // Receive Interrupt Watchdog Timer
  1122. // Count
  1123. #define EMAC_RXINTWDT_RIWT_S 0
  1124. //*****************************************************************************
  1125. //
  1126. // The following are defines for the bit fields in the EMAC_O_HOSTXDESC
  1127. // register.
  1128. //
  1129. //*****************************************************************************
  1130. #define EMAC_HOSTXDESC_CURTXDESC_M \
  1131. 0xFFFFFFFF // Host Transmit Descriptor Address
  1132. // Pointer
  1133. #define EMAC_HOSTXDESC_CURTXDESC_S \
  1134. 0
  1135. //*****************************************************************************
  1136. //
  1137. // The following are defines for the bit fields in the EMAC_O_HOSRXDESC
  1138. // register.
  1139. //
  1140. //*****************************************************************************
  1141. #define EMAC_HOSRXDESC_CURRXDESC_M \
  1142. 0xFFFFFFFF // Host Receive Descriptor Address
  1143. // Pointer
  1144. #define EMAC_HOSRXDESC_CURRXDESC_S \
  1145. 0
  1146. //*****************************************************************************
  1147. //
  1148. // The following are defines for the bit fields in the EMAC_O_HOSTXBA register.
  1149. //
  1150. //*****************************************************************************
  1151. #define EMAC_HOSTXBA_CURTXBUFA_M \
  1152. 0xFFFFFFFF // Host Transmit Buffer Address
  1153. // Pointer
  1154. #define EMAC_HOSTXBA_CURTXBUFA_S \
  1155. 0
  1156. //*****************************************************************************
  1157. //
  1158. // The following are defines for the bit fields in the EMAC_O_HOSRXBA register.
  1159. //
  1160. //*****************************************************************************
  1161. #define EMAC_HOSRXBA_CURRXBUFA_M \
  1162. 0xFFFFFFFF // Host Receive Buffer Address
  1163. // Pointer
  1164. #define EMAC_HOSRXBA_CURRXBUFA_S \
  1165. 0
  1166. //*****************************************************************************
  1167. //
  1168. // The following are defines for the bit fields in the EMAC_O_PP register.
  1169. //
  1170. //*****************************************************************************
  1171. #define EMAC_PP_MACTYPE_M 0x00000700 // Ethernet MAC Type
  1172. #define EMAC_PP_MACTYPE_1 0x00000100 // Tiva TM4E129x-class MAC
  1173. #define EMAC_PP_PHYTYPE_M 0x00000007 // Ethernet PHY Type
  1174. #define EMAC_PP_PHYTYPE_NONE 0x00000000 // No PHY
  1175. #define EMAC_PP_PHYTYPE_1 0x00000003 // Snowflake class PHY
  1176. //*****************************************************************************
  1177. //
  1178. // The following are defines for the bit fields in the EMAC_O_PC register.
  1179. //
  1180. //*****************************************************************************
  1181. #define EMAC_PC_PHYEXT 0x80000000 // PHY Select
  1182. #define EMAC_PC_PINTFS_M 0x70000000 // Ethernet Interface Select
  1183. #define EMAC_PC_PINTFS_IMII 0x00000000 // MII (default) Used for internal
  1184. // PHY or external PHY connected
  1185. // via MII
  1186. #define EMAC_PC_PINTFS_RMII 0x40000000 // RMII: Used for external PHY
  1187. // connected via RMII
  1188. #define EMAC_PC_DIGRESTART 0x02000000 // PHY Soft Restart
  1189. #define EMAC_PC_NIBDETDIS 0x01000000 // Odd Nibble TXER Detection
  1190. // Disable
  1191. #define EMAC_PC_RXERIDLE 0x00800000 // RXER Detection During Idle
  1192. #define EMAC_PC_ISOMIILL 0x00400000 // Isolate MII in Link Loss
  1193. #define EMAC_PC_LRR 0x00200000 // Link Loss Recovery
  1194. #define EMAC_PC_TDRRUN 0x00100000 // TDR Auto Run
  1195. #define EMAC_PC_FASTLDMODE_M 0x000F8000 // Fast Link Down Mode
  1196. #define EMAC_PC_POLSWAP 0x00004000 // Polarity Swap
  1197. #define EMAC_PC_MDISWAP 0x00002000 // MDI Swap
  1198. #define EMAC_PC_RBSTMDIX 0x00001000 // Robust Auto MDI-X
  1199. #define EMAC_PC_FASTMDIX 0x00000800 // Fast Auto MDI-X
  1200. #define EMAC_PC_MDIXEN 0x00000400 // MDIX Enable
  1201. #define EMAC_PC_FASTRXDV 0x00000200 // Fast RXDV Detection
  1202. #define EMAC_PC_FASTLUPD 0x00000100 // FAST Link-Up in Parallel Detect
  1203. #define EMAC_PC_EXTFD 0x00000080 // Extended Full Duplex Ability
  1204. #define EMAC_PC_FASTANEN 0x00000040 // Fast Auto Negotiation Enable
  1205. #define EMAC_PC_FASTANSEL_M 0x00000030 // Fast Auto Negotiation Select
  1206. #define EMAC_PC_ANEN 0x00000008 // Auto Negotiation Enable
  1207. #define EMAC_PC_ANMODE_M 0x00000006 // Auto Negotiation Mode
  1208. #define EMAC_PC_ANMODE_10HD 0x00000000 // When ANEN = 0x0, the mode is
  1209. // 10Base-T, Half-Duplex
  1210. #define EMAC_PC_ANMODE_10FD 0x00000002 // When ANEN = 0x0, the mode is
  1211. // 10Base-T, Full-Duplex
  1212. #define EMAC_PC_ANMODE_100HD 0x00000004 // When ANEN = 0x0, the mode is
  1213. // 100Base-TX, Half-Duplex
  1214. #define EMAC_PC_ANMODE_100FD 0x00000006 // When ANEN = 0x0, the mode is
  1215. // 100Base-TX, Full-Duplex
  1216. #define EMAC_PC_PHYHOLD 0x00000001 // Ethernet PHY Hold
  1217. #define EMAC_PC_FASTLDMODE_S 15
  1218. #define EMAC_PC_FASTANSEL_S 4
  1219. //*****************************************************************************
  1220. //
  1221. // The following are defines for the bit fields in the EMAC_O_CC register.
  1222. //
  1223. //*****************************************************************************
  1224. #define EMAC_CC_PTPCEN 0x00040000 // PTP Clock Reference Enable
  1225. #define EMAC_CC_POL 0x00020000 // LED Polarity Control
  1226. #define EMAC_CC_CLKEN 0x00010000 // EN0RREF_CLK Signal Enable
  1227. //*****************************************************************************
  1228. //
  1229. // The following are defines for the bit fields in the EMAC_O_EPHYRIS register.
  1230. //
  1231. //*****************************************************************************
  1232. #define EMAC_EPHYRIS_INT 0x00000001 // Ethernet PHY Raw Interrupt
  1233. // Status
  1234. //*****************************************************************************
  1235. //
  1236. // The following are defines for the bit fields in the EMAC_O_EPHYIM register.
  1237. //
  1238. //*****************************************************************************
  1239. #define EMAC_EPHYIM_INT 0x00000001 // Ethernet PHY Interrupt Mask
  1240. //*****************************************************************************
  1241. //
  1242. // The following are defines for the bit fields in the EMAC_O_EPHYMISC
  1243. // register.
  1244. //
  1245. //*****************************************************************************
  1246. #define EMAC_EPHYMISC_INT 0x00000001 // Ethernet PHY Status and Clear
  1247. // register
  1248. //*****************************************************************************
  1249. //
  1250. // The following are defines for the EPHY register offsets.
  1251. //
  1252. //*****************************************************************************
  1253. #define EPHY_BMCR 0x00000000 // Ethernet PHY Basic Mode Control
  1254. #define EPHY_BMSR 0x00000001 // Ethernet PHY Basic Mode Status
  1255. #define EPHY_ID1 0x00000002 // Ethernet PHY Identifier Register
  1256. // 1
  1257. #define EPHY_ID2 0x00000003 // Ethernet PHY Identifier Register
  1258. // 2
  1259. #define EPHY_ANA 0x00000004 // Ethernet PHY Auto-Negotiation
  1260. // Advertisement
  1261. #define EPHY_ANLPA 0x00000005 // Ethernet PHY Auto-Negotiation
  1262. // Link Partner Ability
  1263. #define EPHY_ANER 0x00000006 // Ethernet PHY Auto-Negotiation
  1264. // Expansion
  1265. #define EPHY_ANNPTR 0x00000007 // Ethernet PHY Auto-Negotiation
  1266. // Next Page TX
  1267. #define EPHY_ANLNPTR 0x00000008 // Ethernet PHY Auto-Negotiation
  1268. // Link Partner Ability Next Page
  1269. #define EPHY_CFG1 0x00000009 // Ethernet PHY Configuration 1
  1270. #define EPHY_CFG2 0x0000000A // Ethernet PHY Configuration 2
  1271. #define EPHY_CFG3 0x0000000B // Ethernet PHY Configuration 3
  1272. #define EPHY_REGCTL 0x0000000D // Ethernet PHY Register Control
  1273. #define EPHY_ADDAR 0x0000000E // Ethernet PHY Address or Data
  1274. #define EPHY_STS 0x00000010 // Ethernet PHY Status
  1275. #define EPHY_SCR 0x00000011 // Ethernet PHY Specific Control
  1276. #define EPHY_MISR1 0x00000012 // Ethernet PHY MII Interrupt
  1277. // Status 1
  1278. #define EPHY_MISR2 0x00000013 // Ethernet PHY MII Interrupt
  1279. // Status 2
  1280. #define EPHY_FCSCR 0x00000014 // Ethernet PHY False Carrier Sense
  1281. // Counter
  1282. #define EPHY_RXERCNT 0x00000015 // Ethernet PHY Receive Error Count
  1283. #define EPHY_BISTCR 0x00000016 // Ethernet PHY BIST Control
  1284. #define EPHY_LEDCR 0x00000018 // Ethernet PHY LED Control
  1285. #define EPHY_CTL 0x00000019 // Ethernet PHY Control
  1286. #define EPHY_10BTSC 0x0000001A // Ethernet PHY 10Base-T
  1287. // Status/Control - MR26
  1288. #define EPHY_BICSR1 0x0000001B // Ethernet PHY BIST Control and
  1289. // Status 1
  1290. #define EPHY_BICSR2 0x0000001C // Ethernet PHY BIST Control and
  1291. // Status 2
  1292. #define EPHY_CDCR 0x0000001E // Ethernet PHY Cable Diagnostic
  1293. // Control
  1294. #define EPHY_RCR 0x0000001F // Ethernet PHY Reset Control
  1295. #define EPHY_LEDCFG 0x00000025 // Ethernet PHY LED Configuration
  1296. //*****************************************************************************
  1297. //
  1298. // The following are defines for the bit fields in the EPHY_BMCR register.
  1299. //
  1300. //*****************************************************************************
  1301. #define EPHY_BMCR_MIIRESET 0x00008000 // MII Register reset
  1302. #define EPHY_BMCR_MIILOOPBK 0x00004000 // MII Loopback
  1303. #define EPHY_BMCR_SPEED 0x00002000 // Speed Select
  1304. #define EPHY_BMCR_ANEN 0x00001000 // Auto-Negotiate Enable
  1305. #define EPHY_BMCR_PWRDWN 0x00000800 // Power Down
  1306. #define EPHY_BMCR_ISOLATE 0x00000400 // Port Isolate
  1307. #define EPHY_BMCR_RESTARTAN 0x00000200 // Restart Auto-Negotiation
  1308. #define EPHY_BMCR_DUPLEXM 0x00000100 // Duplex Mode
  1309. #define EPHY_BMCR_COLLTST 0x00000080 // Collision Test
  1310. //*****************************************************************************
  1311. //
  1312. // The following are defines for the bit fields in the EPHY_BMSR register.
  1313. //
  1314. //*****************************************************************************
  1315. #define EPHY_BMSR_100BTXFD 0x00004000 // 100Base-TX Full Duplex Capable
  1316. #define EPHY_BMSR_100BTXHD 0x00002000 // 100Base-TX Half Duplex Capable
  1317. #define EPHY_BMSR_10BTFD 0x00001000 // 10 Base-T Full Duplex Capable
  1318. #define EPHY_BMSR_10BTHD 0x00000800 // 10 Base-T Half Duplex Capable
  1319. #define EPHY_BMSR_MFPRESUP 0x00000040 // Preamble Suppression Capable
  1320. #define EPHY_BMSR_ANC 0x00000020 // Auto-Negotiation Complete
  1321. #define EPHY_BMSR_RFAULT 0x00000010 // Remote Fault
  1322. #define EPHY_BMSR_ANEN 0x00000008 // Auto Negotiation Enabled
  1323. #define EPHY_BMSR_LINKSTAT 0x00000004 // Link Status
  1324. #define EPHY_BMSR_JABBER 0x00000002 // Jabber Detect
  1325. #define EPHY_BMSR_EXTEN 0x00000001 // Extended Capability Enable
  1326. //*****************************************************************************
  1327. //
  1328. // The following are defines for the bit fields in the EPHY_ID1 register.
  1329. //
  1330. //*****************************************************************************
  1331. #define EPHY_ID1_OUIMSB_M 0x0000FFFF // OUI Most Significant Bits
  1332. #define EPHY_ID1_OUIMSB_S 0
  1333. //*****************************************************************************
  1334. //
  1335. // The following are defines for the bit fields in the EPHY_ID2 register.
  1336. //
  1337. //*****************************************************************************
  1338. #define EPHY_ID2_OUILSB_M 0x0000FC00 // OUI Least Significant Bits
  1339. #define EPHY_ID2_VNDRMDL_M 0x000003F0 // Vendor Model Number
  1340. #define EPHY_ID2_MDLREV_M 0x0000000F // Model Revision Number
  1341. #define EPHY_ID2_OUILSB_S 10
  1342. #define EPHY_ID2_VNDRMDL_S 4
  1343. #define EPHY_ID2_MDLREV_S 0
  1344. //*****************************************************************************
  1345. //
  1346. // The following are defines for the bit fields in the EPHY_ANA register.
  1347. //
  1348. //*****************************************************************************
  1349. #define EPHY_ANA_NP 0x00008000 // Next Page Indication
  1350. #define EPHY_ANA_RF 0x00002000 // Remote Fault
  1351. #define EPHY_ANA_ASMDUP 0x00000800 // Asymmetric PAUSE support for
  1352. // Full Duplex Links
  1353. #define EPHY_ANA_PAUSE 0x00000400 // PAUSE Support for Full Duplex
  1354. // Links
  1355. #define EPHY_ANA_100BT4 0x00000200 // 100Base-T4 Support
  1356. #define EPHY_ANA_100BTXFD 0x00000100 // 100Base-TX Full Duplex Support
  1357. #define EPHY_ANA_100BTX 0x00000080 // 100Base-TX Support
  1358. #define EPHY_ANA_10BTFD 0x00000040 // 10Base-T Full Duplex Support
  1359. #define EPHY_ANA_10BT 0x00000020 // 10Base-T Support
  1360. #define EPHY_ANA_SELECT_M 0x0000001F // Protocol Selection
  1361. #define EPHY_ANA_SELECT_S 0
  1362. //*****************************************************************************
  1363. //
  1364. // The following are defines for the bit fields in the EPHY_ANLPA register.
  1365. //
  1366. //*****************************************************************************
  1367. #define EPHY_ANLPA_NP 0x00008000 // Next Page Indication
  1368. #define EPHY_ANLPA_ACK 0x00004000 // Acknowledge
  1369. #define EPHY_ANLPA_RF 0x00002000 // Remote Fault
  1370. #define EPHY_ANLPA_ASMDUP 0x00000800 // Asymmetric PAUSE
  1371. #define EPHY_ANLPA_PAUSE 0x00000400 // PAUSE
  1372. #define EPHY_ANLPA_100BT4 0x00000200 // 100Base-T4 Support
  1373. #define EPHY_ANLPA_100BTXFD 0x00000100 // 100Base-TX Full Duplex Support
  1374. #define EPHY_ANLPA_100BTX 0x00000080 // 100Base-TX Support
  1375. #define EPHY_ANLPA_10BTFD 0x00000040 // 10Base-T Full Duplex Support
  1376. #define EPHY_ANLPA_10BT 0x00000020 // 10Base-T Support
  1377. #define EPHY_ANLPA_SELECT_M 0x0000001F // Protocol Selection
  1378. #define EPHY_ANLPA_SELECT_S 0
  1379. //*****************************************************************************
  1380. //
  1381. // The following are defines for the bit fields in the EPHY_ANER register.
  1382. //
  1383. //*****************************************************************************
  1384. #define EPHY_ANER_PDF 0x00000010 // Parallel Detection Fault
  1385. #define EPHY_ANER_LPNPABLE 0x00000008 // Link Partner Next Page Able
  1386. #define EPHY_ANER_NPABLE 0x00000004 // Next Page Able
  1387. #define EPHY_ANER_PAGERX 0x00000002 // Link Code Word Page Received
  1388. #define EPHY_ANER_LPANABLE 0x00000001 // Link Partner Auto-Negotiation
  1389. // Able
  1390. //*****************************************************************************
  1391. //
  1392. // The following are defines for the bit fields in the EPHY_ANNPTR register.
  1393. //
  1394. //*****************************************************************************
  1395. #define EPHY_ANNPTR_NP 0x00008000 // Next Page Indication
  1396. #define EPHY_ANNPTR_MP 0x00002000 // Message Page
  1397. #define EPHY_ANNPTR_ACK2 0x00001000 // Acknowledge 2
  1398. #define EPHY_ANNPTR_TOGTX 0x00000800 // Toggle
  1399. #define EPHY_ANNPTR_CODE_M 0x000007FF // Code
  1400. #define EPHY_ANNPTR_CODE_S 0
  1401. //*****************************************************************************
  1402. //
  1403. // The following are defines for the bit fields in the EPHY_ANLNPTR register.
  1404. //
  1405. //*****************************************************************************
  1406. #define EPHY_ANLNPTR_NP 0x00008000 // Next Page Indication
  1407. #define EPHY_ANLNPTR_ACK 0x00004000 // Acknowledge
  1408. #define EPHY_ANLNPTR_MP 0x00002000 // Message Page
  1409. #define EPHY_ANLNPTR_ACK2 0x00001000 // Acknowledge 2
  1410. #define EPHY_ANLNPTR_TOG 0x00000800 // Toggle
  1411. #define EPHY_ANLNPTR_CODE_M 0x000007FF // Code
  1412. #define EPHY_ANLNPTR_CODE_S 0
  1413. //*****************************************************************************
  1414. //
  1415. // The following are defines for the bit fields in the EPHY_CFG1 register.
  1416. //
  1417. //*****************************************************************************
  1418. #define EPHY_CFG1_DONE 0x00008000 // Configuration Done
  1419. #define EPHY_CFG1_TDRAR 0x00000100 // TDR Auto-Run at Link Down
  1420. #define EPHY_CFG1_LLR 0x00000080 // Link Loss Recovery
  1421. #define EPHY_CFG1_FAMDIX 0x00000040 // Fast Auto MDI/MDIX
  1422. #define EPHY_CFG1_RAMDIX 0x00000020 // Robust Auto MDI/MDIX
  1423. #define EPHY_CFG1_FASTANEN 0x00000010 // Fast Auto Negotiation Enable
  1424. #define EPHY_CFG1_FANSEL_M 0x0000000C // Fast Auto-Negotiation Select
  1425. // Configuration
  1426. #define EPHY_CFG1_FANSEL_BLT80 0x00000000 // Break Link Timer: 80 ms
  1427. #define EPHY_CFG1_FANSEL_BLT120 0x00000004 // Break Link Timer: 120 ms
  1428. #define EPHY_CFG1_FANSEL_BLT240 0x00000008 // Break Link Timer: 240 ms
  1429. #define EPHY_CFG1_FRXDVDET 0x00000002 // FAST RXDV Detection
  1430. //*****************************************************************************
  1431. //
  1432. // The following are defines for the bit fields in the EPHY_CFG2 register.
  1433. //
  1434. //*****************************************************************************
  1435. #define EPHY_CFG2_FLUPPD 0x00000040 // Fast Link-Up in Parallel Detect
  1436. // Mode
  1437. #define EPHY_CFG2_EXTFD 0x00000020 // Extended Full-Duplex Ability
  1438. #define EPHY_CFG2_ENLEDLINK 0x00000010 // Enhanced LED Functionality
  1439. #define EPHY_CFG2_ISOMIILL 0x00000008 // Isolate MII outputs when
  1440. // Enhanced Link is not Achievable
  1441. #define EPHY_CFG2_RXERRIDLE 0x00000004 // Detection of Receive Symbol
  1442. // Error During IDLE State
  1443. #define EPHY_CFG2_ODDNDETDIS 0x00000002 // Detection of Transmit Error
  1444. //*****************************************************************************
  1445. //
  1446. // The following are defines for the bit fields in the EPHY_CFG3 register.
  1447. //
  1448. //*****************************************************************************
  1449. #define EPHY_CFG3_POLSWAP 0x00000080 // Polarity Swap
  1450. #define EPHY_CFG3_MDIMDIXS 0x00000040 // MDI/MDIX Swap
  1451. #define EPHY_CFG3_FLDWNM_M 0x0000001F // Fast Link Down Modes
  1452. #define EPHY_CFG3_FLDWNM_S 0
  1453. //*****************************************************************************
  1454. //
  1455. // The following are defines for the bit fields in the EPHY_REGCTL register.
  1456. //
  1457. //*****************************************************************************
  1458. #define EPHY_REGCTL_FUNC_M 0x0000C000 // Function
  1459. #define EPHY_REGCTL_FUNC_ADDR 0x00000000 // Address
  1460. #define EPHY_REGCTL_FUNC_DATANI 0x00004000 // Data, no post increment
  1461. #define EPHY_REGCTL_FUNC_DATAPIRW \
  1462. 0x00008000 // Data, post increment on read and
  1463. // write
  1464. #define EPHY_REGCTL_FUNC_DATAPIWO \
  1465. 0x0000C000 // Data, post increment on write
  1466. // only
  1467. #define EPHY_REGCTL_DEVAD_M 0x0000001F // Device Address
  1468. #define EPHY_REGCTL_DEVAD_S 0
  1469. //*****************************************************************************
  1470. //
  1471. // The following are defines for the bit fields in the EPHY_ADDAR register.
  1472. //
  1473. //*****************************************************************************
  1474. #define EPHY_ADDAR_ADDRDATA_M 0x0000FFFF // Address or Data
  1475. #define EPHY_ADDAR_ADDRDATA_S 0
  1476. //*****************************************************************************
  1477. //
  1478. // The following are defines for the bit fields in the EPHY_STS register.
  1479. //
  1480. //*****************************************************************************
  1481. #define EPHY_STS_MDIXM 0x00004000 // MDI-X Mode
  1482. #define EPHY_STS_RXLERR 0x00002000 // Receive Error Latch
  1483. #define EPHY_STS_POLSTAT 0x00001000 // Polarity Status
  1484. #define EPHY_STS_FCSL 0x00000800 // False Carrier Sense Latch
  1485. #define EPHY_STS_SD 0x00000400 // Signal Detect
  1486. #define EPHY_STS_DL 0x00000200 // Descrambler Lock
  1487. #define EPHY_STS_PAGERX 0x00000100 // Link Code Page Received
  1488. #define EPHY_STS_MIIREQ 0x00000080 // MII Interrupt Pending
  1489. #define EPHY_STS_RF 0x00000040 // Remote Fault
  1490. #define EPHY_STS_JD 0x00000020 // Jabber Detect
  1491. #define EPHY_STS_ANS 0x00000010 // Auto-Negotiation Status
  1492. #define EPHY_STS_MIILB 0x00000008 // MII Loopback Status
  1493. #define EPHY_STS_DUPLEX 0x00000004 // Duplex Status
  1494. #define EPHY_STS_SPEED 0x00000002 // Speed Status
  1495. #define EPHY_STS_LINK 0x00000001 // Link Status
  1496. //*****************************************************************************
  1497. //
  1498. // The following are defines for the bit fields in the EPHY_SCR register.
  1499. //
  1500. //*****************************************************************************
  1501. #define EPHY_SCR_DISCLK 0x00008000 // Disable CLK
  1502. #define EPHY_SCR_PSEN 0x00004000 // Power Saving Modes Enable
  1503. #define EPHY_SCR_PSMODE_M 0x00003000 // Power Saving Modes
  1504. #define EPHY_SCR_PSMODE_NORMAL 0x00000000 // Normal: Normal operation mode.
  1505. // PHY is fully functional
  1506. #define EPHY_SCR_PSMODE_LOWPWR 0x00001000 // IEEE Power Down
  1507. #define EPHY_SCR_PSMODE_ACTWOL 0x00002000 // Active Sleep
  1508. #define EPHY_SCR_PSMODE_PASWOL 0x00003000 // Passive Sleep
  1509. #define EPHY_SCR_SBPYASS 0x00000800 // Scrambler Bypass
  1510. #define EPHY_SCR_LBFIFO_M 0x00000300 // Loopback FIFO Depth
  1511. #define EPHY_SCR_LBFIFO_4 0x00000000 // Four nibble FIFO
  1512. #define EPHY_SCR_LBFIFO_5 0x00000100 // Five nibble FIFO
  1513. #define EPHY_SCR_LBFIFO_6 0x00000200 // Six nibble FIFO
  1514. #define EPHY_SCR_LBFIFO_8 0x00000300 // Eight nibble FIFO
  1515. #define EPHY_SCR_COLFDM 0x00000010 // Collision in Full-Duplex Mode
  1516. #define EPHY_SCR_TINT 0x00000004 // Test Interrupt
  1517. #define EPHY_SCR_INTEN 0x00000002 // Interrupt Enable
  1518. //*****************************************************************************
  1519. //
  1520. // The following are defines for the bit fields in the EPHY_MISR1 register.
  1521. //
  1522. //*****************************************************************************
  1523. #define EPHY_MISR1_LINKSTAT 0x00002000 // Change of Link Status Interrupt
  1524. #define EPHY_MISR1_SPEED 0x00001000 // Change of Speed Status Interrupt
  1525. #define EPHY_MISR1_DUPLEXM 0x00000800 // Change of Duplex Status
  1526. // Interrupt
  1527. #define EPHY_MISR1_ANC 0x00000400 // Auto-Negotiation Complete
  1528. // Interrupt
  1529. #define EPHY_MISR1_FCHF 0x00000200 // False Carrier Counter Half-Full
  1530. // Interrupt
  1531. #define EPHY_MISR1_RXHF 0x00000100 // Receive Error Counter Half-Full
  1532. // Interrupt
  1533. #define EPHY_MISR1_LINKSTATEN 0x00000020 // Link Status Interrupt Enable
  1534. #define EPHY_MISR1_SPEEDEN 0x00000010 // Speed Change Interrupt Enable
  1535. #define EPHY_MISR1_DUPLEXMEN 0x00000008 // Duplex Status Interrupt Enable
  1536. #define EPHY_MISR1_ANCEN 0x00000004 // Auto-Negotiation Complete
  1537. // Interrupt Enable
  1538. #define EPHY_MISR1_FCHFEN 0x00000002 // False Carrier Counter Register
  1539. // half-full Interrupt Enable
  1540. #define EPHY_MISR1_RXHFEN 0x00000001 // Receive Error Counter Register
  1541. // Half-Full Event Interrupt
  1542. //*****************************************************************************
  1543. //
  1544. // The following are defines for the bit fields in the EPHY_MISR2 register.
  1545. //
  1546. //*****************************************************************************
  1547. #define EPHY_MISR2_ANERR 0x00004000 // Auto-Negotiation Error Interrupt
  1548. #define EPHY_MISR2_PAGERX 0x00002000 // Page Receive Interrupt
  1549. #define EPHY_MISR2_LBFIFO 0x00001000 // Loopback FIFO Overflow/Underflow
  1550. // Event Interrupt
  1551. #define EPHY_MISR2_MDICO 0x00000800 // MDI/MDIX Crossover Status
  1552. // Changed Interrupt
  1553. #define EPHY_MISR2_SLEEP 0x00000400 // Sleep Mode Event Interrupt
  1554. #define EPHY_MISR2_POLINT 0x00000200 // Polarity Changed Interrupt
  1555. #define EPHY_MISR2_JABBER 0x00000100 // Jabber Detect Event Interrupt
  1556. #define EPHY_MISR2_ANERREN 0x00000040 // Auto-Negotiation Error Interrupt
  1557. // Enable
  1558. #define EPHY_MISR2_PAGERXEN 0x00000020 // Page Receive Interrupt Enable
  1559. #define EPHY_MISR2_LBFIFOEN 0x00000010 // Loopback FIFO Overflow/Underflow
  1560. // Interrupt Enable
  1561. #define EPHY_MISR2_MDICOEN 0x00000008 // MDI/MDIX Crossover Status
  1562. // Changed Interrupt Enable
  1563. #define EPHY_MISR2_SLEEPEN 0x00000004 // Sleep Mode Event Interrupt
  1564. // Enable
  1565. #define EPHY_MISR2_POLINTEN 0x00000002 // Polarity Changed Interrupt
  1566. // Enable
  1567. #define EPHY_MISR2_JABBEREN 0x00000001 // Jabber Detect Event Interrupt
  1568. // Enable
  1569. //*****************************************************************************
  1570. //
  1571. // The following are defines for the bit fields in the EPHY_FCSCR register.
  1572. //
  1573. //*****************************************************************************
  1574. #define EPHY_FCSCR_FCSCNT_M 0x000000FF // False Carrier Event Counter
  1575. #define EPHY_FCSCR_FCSCNT_S 0
  1576. //*****************************************************************************
  1577. //
  1578. // The following are defines for the bit fields in the EPHY_RXERCNT register.
  1579. //
  1580. //*****************************************************************************
  1581. #define EPHY_RXERCNT_RXERRCNT_M 0x0000FFFF // Receive Error Count
  1582. #define EPHY_RXERCNT_RXERRCNT_S 0
  1583. //*****************************************************************************
  1584. //
  1585. // The following are defines for the bit fields in the EPHY_BISTCR register.
  1586. //
  1587. //*****************************************************************************
  1588. #define EPHY_BISTCR_PRBSM 0x00004000 // PRBS Single/Continuous Mode
  1589. #define EPHY_BISTCR_PRBSPKT 0x00002000 // Generated PRBS Packets
  1590. #define EPHY_BISTCR_PKTEN 0x00001000 // Packet Generation Enable
  1591. #define EPHY_BISTCR_PRBSCHKLK 0x00000800 // PRBS Checker Lock Indication
  1592. #define EPHY_BISTCR_PRBSCHKSYNC 0x00000400 // PRBS Checker Lock Sync Loss
  1593. // Indication
  1594. #define EPHY_BISTCR_PKTGENSTAT 0x00000200 // Packet Generator Status
  1595. // Indication
  1596. #define EPHY_BISTCR_PWRMODE 0x00000100 // Power Mode Indication
  1597. #define EPHY_BISTCR_TXMIILB 0x00000040 // Transmit Data in MII Loopback
  1598. // Mode
  1599. #define EPHY_BISTCR_LBMODE_M 0x0000001F // Loopback Mode Select
  1600. #define EPHY_BISTCR_LBMODE_NPCSIN \
  1601. 0x00000001 // Near-end loopback: PCS Input
  1602. // Loopback
  1603. #define EPHY_BISTCR_LBMODE_NPCSOUT \
  1604. 0x00000002 // Near-end loopback: PCS Output
  1605. // Loopback (In 100Base-TX only)
  1606. #define EPHY_BISTCR_LBMODE_NDIG 0x00000004 // Near-end loopback: Digital
  1607. // Loopback
  1608. #define EPHY_BISTCR_LBMODE_NANA 0x00000008 // Near-end loopback: Analog
  1609. // Loopback (requires 100 Ohm
  1610. // termination)
  1611. #define EPHY_BISTCR_LBMODE_FREV 0x00000010 // Far-end Loopback: Reverse
  1612. // Loopback
  1613. //*****************************************************************************
  1614. //
  1615. // The following are defines for the bit fields in the EPHY_LEDCR register.
  1616. //
  1617. //*****************************************************************************
  1618. #define EPHY_LEDCR_BLINKRATE_M 0x00000600 // LED Blinking Rate (ON/OFF
  1619. // duration):
  1620. #define EPHY_LEDCR_BLINKRATE_20HZ \
  1621. 0x00000000 // 20 Hz (50 ms)
  1622. #define EPHY_LEDCR_BLINKRATE_10HZ \
  1623. 0x00000200 // 10 Hz (100 ms)
  1624. #define EPHY_LEDCR_BLINKRATE_5HZ \
  1625. 0x00000400 // 5 Hz (200 ms)
  1626. #define EPHY_LEDCR_BLINKRATE_2HZ \
  1627. 0x00000600 // 2 Hz (500 ms)
  1628. //*****************************************************************************
  1629. //
  1630. // The following are defines for the bit fields in the EPHY_CTL register.
  1631. //
  1632. //*****************************************************************************
  1633. #define EPHY_CTL_AUTOMDI 0x00008000 // Auto-MDIX Enable
  1634. #define EPHY_CTL_FORCEMDI 0x00004000 // Force MDIX
  1635. #define EPHY_CTL_PAUSERX 0x00002000 // Pause Receive Negotiated Status
  1636. #define EPHY_CTL_PAUSETX 0x00001000 // Pause Transmit Negotiated Status
  1637. #define EPHY_CTL_MIILNKSTAT 0x00000800 // MII Link Status
  1638. #define EPHY_CTL_BYPLEDSTRCH 0x00000080 // Bypass LED Stretching
  1639. //*****************************************************************************
  1640. //
  1641. // The following are defines for the bit fields in the EPHY_10BTSC register.
  1642. //
  1643. //*****************************************************************************
  1644. #define EPHY_10BTSC_RXTHEN 0x00002000 // Lower Receiver Threshold Enable
  1645. #define EPHY_10BTSC_SQUELCH_M 0x00001E00 // Squelch Configuration
  1646. #define EPHY_10BTSC_NLPDIS 0x00000080 // Normal Link Pulse (NLP)
  1647. // Transmission Control
  1648. #define EPHY_10BTSC_POLSTAT 0x00000010 // 10 Mb Polarity Status
  1649. #define EPHY_10BTSC_JABBERD 0x00000001 // Jabber Disable
  1650. #define EPHY_10BTSC_SQUELCH_S 9
  1651. //*****************************************************************************
  1652. //
  1653. // The following are defines for the bit fields in the EPHY_BICSR1 register.
  1654. //
  1655. //*****************************************************************************
  1656. #define EPHY_BICSR1_ERRCNT_M 0x0000FF00 // BIST Error Count
  1657. #define EPHY_BICSR1_IPGLENGTH_M 0x000000FF // BIST IPG Length
  1658. #define EPHY_BICSR1_ERRCNT_S 8
  1659. #define EPHY_BICSR1_IPGLENGTH_S 0
  1660. //*****************************************************************************
  1661. //
  1662. // The following are defines for the bit fields in the EPHY_BICSR2 register.
  1663. //
  1664. //*****************************************************************************
  1665. #define EPHY_BICSR2_PKTLENGTH_M 0x000007FF // BIST Packet Length
  1666. #define EPHY_BICSR2_PKTLENGTH_S 0
  1667. //*****************************************************************************
  1668. //
  1669. // The following are defines for the bit fields in the EPHY_CDCR register.
  1670. //
  1671. //*****************************************************************************
  1672. #define EPHY_CDCR_START 0x00008000 // Cable Diagnostic Process Start
  1673. #define EPHY_CDCR_LINKQUAL_M 0x00000300 // Link Quality Indication
  1674. #define EPHY_CDCR_LINKQUAL_GOOD 0x00000100 // Good Quality Link Indication
  1675. #define EPHY_CDCR_LINKQUAL_MILD 0x00000200 // Mid- Quality Link Indication
  1676. #define EPHY_CDCR_LINKQUAL_POOR 0x00000300 // Poor Quality Link Indication
  1677. #define EPHY_CDCR_DONE 0x00000002 // Cable Diagnostic Process Done
  1678. #define EPHY_CDCR_FAIL 0x00000001 // Cable Diagnostic Process Fail
  1679. //*****************************************************************************
  1680. //
  1681. // The following are defines for the bit fields in the EPHY_RCR register.
  1682. //
  1683. //*****************************************************************************
  1684. #define EPHY_RCR_SWRST 0x00008000 // Software Reset
  1685. #define EPHY_RCR_SWRESTART 0x00004000 // Software Restart
  1686. //*****************************************************************************
  1687. //
  1688. // The following are defines for the bit fields in the EPHY_LEDCFG register.
  1689. //
  1690. //*****************************************************************************
  1691. #define EPHY_LEDCFG_LED2_M 0x00000F00 // LED2 Configuration
  1692. #define EPHY_LEDCFG_LED2_LINK 0x00000000 // Link OK
  1693. #define EPHY_LEDCFG_LED2_RXTX 0x00000100 // RX/TX Activity
  1694. #define EPHY_LEDCFG_LED2_TX 0x00000200 // TX Activity
  1695. #define EPHY_LEDCFG_LED2_RX 0x00000300 // RX Activity
  1696. #define EPHY_LEDCFG_LED2_COL 0x00000400 // Collision
  1697. #define EPHY_LEDCFG_LED2_100BT 0x00000500 // 100-Base TX
  1698. #define EPHY_LEDCFG_LED2_10BT 0x00000600 // 10-Base TX
  1699. #define EPHY_LEDCFG_LED2_FD 0x00000700 // Full Duplex
  1700. #define EPHY_LEDCFG_LED2_LINKTXRX \
  1701. 0x00000800 // Link OK/Blink on TX/RX Activity
  1702. #define EPHY_LEDCFG_LED1_M 0x000000F0 // LED1 Configuration
  1703. #define EPHY_LEDCFG_LED1_LINK 0x00000000 // Link OK
  1704. #define EPHY_LEDCFG_LED1_RXTX 0x00000010 // RX/TX Activity
  1705. #define EPHY_LEDCFG_LED1_TX 0x00000020 // TX Activity
  1706. #define EPHY_LEDCFG_LED1_RX 0x00000030 // RX Activity
  1707. #define EPHY_LEDCFG_LED1_COL 0x00000040 // Collision
  1708. #define EPHY_LEDCFG_LED1_100BT 0x00000050 // 100-Base TX
  1709. #define EPHY_LEDCFG_LED1_10BT 0x00000060 // 10-Base TX
  1710. #define EPHY_LEDCFG_LED1_FD 0x00000070 // Full Duplex
  1711. #define EPHY_LEDCFG_LED1_LINKTXRX \
  1712. 0x00000080 // Link OK/Blink on TX/RX Activity
  1713. #define EPHY_LEDCFG_LED0_M 0x0000000F // LED0 Configuration
  1714. #define EPHY_LEDCFG_LED0_LINK 0x00000000 // Link OK
  1715. #define EPHY_LEDCFG_LED0_RXTX 0x00000001 // RX/TX Activity
  1716. #define EPHY_LEDCFG_LED0_TX 0x00000002 // TX Activity
  1717. #define EPHY_LEDCFG_LED0_RX 0x00000003 // RX Activity
  1718. #define EPHY_LEDCFG_LED0_COL 0x00000004 // Collision
  1719. #define EPHY_LEDCFG_LED0_100BT 0x00000005 // 100-Base TX
  1720. #define EPHY_LEDCFG_LED0_10BT 0x00000006 // 10-Base TX
  1721. #define EPHY_LEDCFG_LED0_FD 0x00000007 // Full Duplex
  1722. #define EPHY_LEDCFG_LED0_LINKTXRX \
  1723. 0x00000008 // Link OK/Blink on TX/RX Activity
  1724. //*****************************************************************************
  1725. //
  1726. // The following definitions are deprecated.
  1727. //
  1728. //*****************************************************************************
  1729. #ifndef DEPRECATED
  1730. //*****************************************************************************
  1731. //
  1732. // The following are deprecated defines for the bit fields in the EMAC_O_CC
  1733. // register.
  1734. //
  1735. //*****************************************************************************
  1736. #define EMAC_CC_CS_PA7 0x00000001 // GPIO
  1737. #endif
  1738. #endif // __HW_EMAC_H__