hw_i2c.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. //*****************************************************************************
  2. //
  3. // hw_i2c.h - Macros used when accessing the I2C master and slave hardware.
  4. //
  5. // Copyright (c) 2005-2014 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Redistribution and use in source and binary forms, with or without
  9. // modification, are permitted provided that the following conditions
  10. // are met:
  11. //
  12. // Redistributions of source code must retain the above copyright
  13. // notice, this list of conditions and the following disclaimer.
  14. //
  15. // Redistributions in binary form must reproduce the above copyright
  16. // notice, this list of conditions and the following disclaimer in the
  17. // documentation and/or other materials provided with the
  18. // distribution.
  19. //
  20. // Neither the name of Texas Instruments Incorporated nor the names of
  21. // its contributors may be used to endorse or promote products derived
  22. // from this software without specific prior written permission.
  23. //
  24. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  25. // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  26. // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  27. // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  28. // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  29. // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  30. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  31. // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  32. // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  33. // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  34. // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. //
  36. // This is part of revision 2.1.0.12573 of the Tiva Firmware Development Package.
  37. //
  38. //*****************************************************************************
  39. #ifndef __HW_I2C_H__
  40. #define __HW_I2C_H__
  41. //*****************************************************************************
  42. //
  43. // The following are defines for the I2C register offsets.
  44. //
  45. //*****************************************************************************
  46. #define I2C_O_MSA 0x00000000 // I2C Master Slave Address
  47. #define I2C_O_MCS 0x00000004 // I2C Master Control/Status
  48. #define I2C_O_MDR 0x00000008 // I2C Master Data
  49. #define I2C_O_MTPR 0x0000000C // I2C Master Timer Period
  50. #define I2C_O_MIMR 0x00000010 // I2C Master Interrupt Mask
  51. #define I2C_O_MRIS 0x00000014 // I2C Master Raw Interrupt Status
  52. #define I2C_O_MMIS 0x00000018 // I2C Master Masked Interrupt
  53. // Status
  54. #define I2C_O_MICR 0x0000001C // I2C Master Interrupt Clear
  55. #define I2C_O_MCR 0x00000020 // I2C Master Configuration
  56. #define I2C_O_MCLKOCNT 0x00000024 // I2C Master Clock Low Timeout
  57. // Count
  58. #define I2C_O_MBMON 0x0000002C // I2C Master Bus Monitor
  59. #define I2C_O_MBLEN 0x00000030 // I2C Master Burst Length
  60. #define I2C_O_MBCNT 0x00000034 // I2C Master Burst Count
  61. #define I2C_O_MCR2 0x00000038 // I2C Master Configuration 2
  62. #define I2C_O_SOAR 0x00000800 // I2C Slave Own Address
  63. #define I2C_O_SCSR 0x00000804 // I2C Slave Control/Status
  64. #define I2C_O_SDR 0x00000808 // I2C Slave Data
  65. #define I2C_O_SIMR 0x0000080C // I2C Slave Interrupt Mask
  66. #define I2C_O_SRIS 0x00000810 // I2C Slave Raw Interrupt Status
  67. #define I2C_O_SMIS 0x00000814 // I2C Slave Masked Interrupt
  68. // Status
  69. #define I2C_O_SICR 0x00000818 // I2C Slave Interrupt Clear
  70. #define I2C_O_SOAR2 0x0000081C // I2C Slave Own Address 2
  71. #define I2C_O_SACKCTL 0x00000820 // I2C Slave ACK Control
  72. #define I2C_O_FIFODATA 0x00000F00 // I2C FIFO Data
  73. #define I2C_O_FIFOCTL 0x00000F04 // I2C FIFO Control
  74. #define I2C_O_FIFOSTATUS 0x00000F08 // I2C FIFO Status
  75. #define I2C_O_PP 0x00000FC0 // I2C Peripheral Properties
  76. #define I2C_O_PC 0x00000FC4 // I2C Peripheral Configuration
  77. //*****************************************************************************
  78. //
  79. // The following are defines for the bit fields in the I2C_O_MSA register.
  80. //
  81. //*****************************************************************************
  82. #define I2C_MSA_SA_M 0x000000FE // I2C Slave Address
  83. #define I2C_MSA_RS 0x00000001 // Receive not send
  84. #define I2C_MSA_SA_S 1
  85. //*****************************************************************************
  86. //
  87. // The following are defines for the bit fields in the I2C_O_MCS register.
  88. //
  89. //*****************************************************************************
  90. #define I2C_MCS_ACTDMARX 0x80000000 // DMA RX Active Status
  91. #define I2C_MCS_ACTDMATX 0x40000000 // DMA TX Active Status
  92. #define I2C_MCS_CLKTO 0x00000080 // Clock Timeout Error
  93. #define I2C_MCS_BURST 0x00000040 // Burst Enable
  94. #define I2C_MCS_BUSBSY 0x00000040 // Bus Busy
  95. #define I2C_MCS_IDLE 0x00000020 // I2C Idle
  96. #define I2C_MCS_QCMD 0x00000020 // Quick Command
  97. #define I2C_MCS_ARBLST 0x00000010 // Arbitration Lost
  98. #define I2C_MCS_HS 0x00000010 // High-Speed Enable
  99. #define I2C_MCS_ACK 0x00000008 // Data Acknowledge Enable
  100. #define I2C_MCS_DATACK 0x00000008 // Acknowledge Data
  101. #define I2C_MCS_ADRACK 0x00000004 // Acknowledge Address
  102. #define I2C_MCS_STOP 0x00000004 // Generate STOP
  103. #define I2C_MCS_ERROR 0x00000002 // Error
  104. #define I2C_MCS_START 0x00000002 // Generate START
  105. #define I2C_MCS_RUN 0x00000001 // I2C Master Enable
  106. #define I2C_MCS_BUSY 0x00000001 // I2C Busy
  107. //*****************************************************************************
  108. //
  109. // The following are defines for the bit fields in the I2C_O_MDR register.
  110. //
  111. //*****************************************************************************
  112. #define I2C_MDR_DATA_M 0x000000FF // This byte contains the data
  113. // transferred during a transaction
  114. #define I2C_MDR_DATA_S 0
  115. //*****************************************************************************
  116. //
  117. // The following are defines for the bit fields in the I2C_O_MTPR register.
  118. //
  119. //*****************************************************************************
  120. #define I2C_MTPR_PULSEL_M 0x00070000 // Glitch Suppression Pulse Width
  121. #define I2C_MTPR_PULSEL_BYPASS 0x00000000 // Bypass
  122. #define I2C_MTPR_PULSEL_1 0x00010000 // 1 clock
  123. #define I2C_MTPR_PULSEL_2 0x00020000 // 2 clocks
  124. #define I2C_MTPR_PULSEL_3 0x00030000 // 3 clocks
  125. #define I2C_MTPR_PULSEL_4 0x00040000 // 4 clocks
  126. #define I2C_MTPR_PULSEL_8 0x00050000 // 8 clocks
  127. #define I2C_MTPR_PULSEL_16 0x00060000 // 16 clocks
  128. #define I2C_MTPR_PULSEL_31 0x00070000 // 31 clocks
  129. #define I2C_MTPR_HS 0x00000080 // High-Speed Enable
  130. #define I2C_MTPR_TPR_M 0x0000007F // Timer Period
  131. #define I2C_MTPR_TPR_S 0
  132. //*****************************************************************************
  133. //
  134. // The following are defines for the bit fields in the I2C_O_MIMR register.
  135. //
  136. //*****************************************************************************
  137. #define I2C_MIMR_RXFFIM 0x00000800 // Receive FIFO Full Interrupt Mask
  138. #define I2C_MIMR_TXFEIM 0x00000400 // Transmit FIFO Empty Interrupt
  139. // Mask
  140. #define I2C_MIMR_RXIM 0x00000200 // Receive FIFO Request Interrupt
  141. // Mask
  142. #define I2C_MIMR_TXIM 0x00000100 // Transmit FIFO Request Interrupt
  143. // Mask
  144. #define I2C_MIMR_ARBLOSTIM 0x00000080 // Arbitration Lost Interrupt Mask
  145. #define I2C_MIMR_STOPIM 0x00000040 // STOP Detection Interrupt Mask
  146. #define I2C_MIMR_STARTIM 0x00000020 // START Detection Interrupt Mask
  147. #define I2C_MIMR_NACKIM 0x00000010 // Address/Data NACK Interrupt Mask
  148. #define I2C_MIMR_DMATXIM 0x00000008 // Transmit DMA Interrupt Mask
  149. #define I2C_MIMR_DMARXIM 0x00000004 // Receive DMA Interrupt Mask
  150. #define I2C_MIMR_CLKIM 0x00000002 // Clock Timeout Interrupt Mask
  151. #define I2C_MIMR_IM 0x00000001 // Master Interrupt Mask
  152. //*****************************************************************************
  153. //
  154. // The following are defines for the bit fields in the I2C_O_MRIS register.
  155. //
  156. //*****************************************************************************
  157. #define I2C_MRIS_RXFFRIS 0x00000800 // Receive FIFO Full Raw Interrupt
  158. // Status
  159. #define I2C_MRIS_TXFERIS 0x00000400 // Transmit FIFO Empty Raw
  160. // Interrupt Status
  161. #define I2C_MRIS_RXRIS 0x00000200 // Receive FIFO Request Raw
  162. // Interrupt Status
  163. #define I2C_MRIS_TXRIS 0x00000100 // Transmit Request Raw Interrupt
  164. // Status
  165. #define I2C_MRIS_ARBLOSTRIS 0x00000080 // Arbitration Lost Raw Interrupt
  166. // Status
  167. #define I2C_MRIS_STOPRIS 0x00000040 // STOP Detection Raw Interrupt
  168. // Status
  169. #define I2C_MRIS_STARTRIS 0x00000020 // START Detection Raw Interrupt
  170. // Status
  171. #define I2C_MRIS_NACKRIS 0x00000010 // Address/Data NACK Raw Interrupt
  172. // Status
  173. #define I2C_MRIS_DMATXRIS 0x00000008 // Transmit DMA Raw Interrupt
  174. // Status
  175. #define I2C_MRIS_DMARXRIS 0x00000004 // Receive DMA Raw Interrupt Status
  176. #define I2C_MRIS_CLKRIS 0x00000002 // Clock Timeout Raw Interrupt
  177. // Status
  178. #define I2C_MRIS_RIS 0x00000001 // Master Raw Interrupt Status
  179. //*****************************************************************************
  180. //
  181. // The following are defines for the bit fields in the I2C_O_MMIS register.
  182. //
  183. //*****************************************************************************
  184. #define I2C_MMIS_RXFFMIS 0x00000800 // Receive FIFO Full Interrupt Mask
  185. #define I2C_MMIS_TXFEMIS 0x00000400 // Transmit FIFO Empty Interrupt
  186. // Mask
  187. #define I2C_MMIS_RXMIS 0x00000200 // Receive FIFO Request Interrupt
  188. // Mask
  189. #define I2C_MMIS_TXMIS 0x00000100 // Transmit Request Interrupt Mask
  190. #define I2C_MMIS_ARBLOSTMIS 0x00000080 // Arbitration Lost Interrupt Mask
  191. #define I2C_MMIS_STOPMIS 0x00000040 // STOP Detection Interrupt Mask
  192. #define I2C_MMIS_STARTMIS 0x00000020 // START Detection Interrupt Mask
  193. #define I2C_MMIS_NACKMIS 0x00000010 // Address/Data NACK Interrupt Mask
  194. #define I2C_MMIS_DMATXMIS 0x00000008 // Transmit DMA Interrupt Status
  195. #define I2C_MMIS_DMARXMIS 0x00000004 // Receive DMA Interrupt Status
  196. #define I2C_MMIS_CLKMIS 0x00000002 // Clock Timeout Masked Interrupt
  197. // Status
  198. #define I2C_MMIS_MIS 0x00000001 // Masked Interrupt Status
  199. //*****************************************************************************
  200. //
  201. // The following are defines for the bit fields in the I2C_O_MICR register.
  202. //
  203. //*****************************************************************************
  204. #define I2C_MICR_RXFFIC 0x00000800 // Receive FIFO Full Interrupt
  205. // Clear
  206. #define I2C_MICR_TXFEIC 0x00000400 // Transmit FIFO Empty Interrupt
  207. // Clear
  208. #define I2C_MICR_RXIC 0x00000200 // Receive FIFO Request Interrupt
  209. // Clear
  210. #define I2C_MICR_TXIC 0x00000100 // Transmit FIFO Request Interrupt
  211. // Clear
  212. #define I2C_MICR_ARBLOSTIC 0x00000080 // Arbitration Lost Interrupt Clear
  213. #define I2C_MICR_STOPIC 0x00000040 // STOP Detection Interrupt Clear
  214. #define I2C_MICR_STARTIC 0x00000020 // START Detection Interrupt Clear
  215. #define I2C_MICR_NACKIC 0x00000010 // Address/Data NACK Interrupt
  216. // Clear
  217. #define I2C_MICR_DMATXIC 0x00000008 // Transmit DMA Interrupt Clear
  218. #define I2C_MICR_DMARXIC 0x00000004 // Receive DMA Interrupt Clear
  219. #define I2C_MICR_CLKIC 0x00000002 // Clock Timeout Interrupt Clear
  220. #define I2C_MICR_IC 0x00000001 // Master Interrupt Clear
  221. //*****************************************************************************
  222. //
  223. // The following are defines for the bit fields in the I2C_O_MCR register.
  224. //
  225. //*****************************************************************************
  226. #define I2C_MCR_GFE 0x00000040 // I2C Glitch Filter Enable
  227. #define I2C_MCR_SFE 0x00000020 // I2C Slave Function Enable
  228. #define I2C_MCR_MFE 0x00000010 // I2C Master Function Enable
  229. #define I2C_MCR_LPBK 0x00000001 // I2C Loopback
  230. //*****************************************************************************
  231. //
  232. // The following are defines for the bit fields in the I2C_O_MCLKOCNT register.
  233. //
  234. //*****************************************************************************
  235. #define I2C_MCLKOCNT_CNTL_M 0x000000FF // I2C Master Count
  236. #define I2C_MCLKOCNT_CNTL_S 0
  237. //*****************************************************************************
  238. //
  239. // The following are defines for the bit fields in the I2C_O_MBMON register.
  240. //
  241. //*****************************************************************************
  242. #define I2C_MBMON_SDA 0x00000002 // I2C SDA Status
  243. #define I2C_MBMON_SCL 0x00000001 // I2C SCL Status
  244. //*****************************************************************************
  245. //
  246. // The following are defines for the bit fields in the I2C_O_MBLEN register.
  247. //
  248. //*****************************************************************************
  249. #define I2C_MBLEN_CNTL_M 0x000000FF // I2C Burst Length
  250. #define I2C_MBLEN_CNTL_S 0
  251. //*****************************************************************************
  252. //
  253. // The following are defines for the bit fields in the I2C_O_MBCNT register.
  254. //
  255. //*****************************************************************************
  256. #define I2C_MBCNT_CNTL_M 0x000000FF // I2C Master Burst Count
  257. #define I2C_MBCNT_CNTL_S 0
  258. //*****************************************************************************
  259. //
  260. // The following are defines for the bit fields in the I2C_O_MCR2 register.
  261. //
  262. //*****************************************************************************
  263. #define I2C_MCR2_GFPW_M 0x00000070 // I2C Glitch Filter Pulse Width
  264. #define I2C_MCR2_GFPW_BYPASS 0x00000000 // Bypass
  265. #define I2C_MCR2_GFPW_1 0x00000010 // 1 clock
  266. #define I2C_MCR2_GFPW_2 0x00000020 // 2 clocks
  267. #define I2C_MCR2_GFPW_3 0x00000030 // 3 clocks
  268. #define I2C_MCR2_GFPW_4 0x00000040 // 4 clocks
  269. #define I2C_MCR2_GFPW_8 0x00000050 // 8 clocks
  270. #define I2C_MCR2_GFPW_16 0x00000060 // 16 clocks
  271. #define I2C_MCR2_GFPW_31 0x00000070 // 31 clocks
  272. //*****************************************************************************
  273. //
  274. // The following are defines for the bit fields in the I2C_O_SOAR register.
  275. //
  276. //*****************************************************************************
  277. #define I2C_SOAR_OAR_M 0x0000007F // I2C Slave Own Address
  278. #define I2C_SOAR_OAR_S 0
  279. //*****************************************************************************
  280. //
  281. // The following are defines for the bit fields in the I2C_O_SCSR register.
  282. //
  283. //*****************************************************************************
  284. #define I2C_SCSR_ACTDMARX 0x80000000 // DMA RX Active Status
  285. #define I2C_SCSR_ACTDMATX 0x40000000 // DMA TX Active Status
  286. #define I2C_SCSR_QCMDRW 0x00000020 // Quick Command Read / Write
  287. #define I2C_SCSR_QCMDST 0x00000010 // Quick Command Status
  288. #define I2C_SCSR_OAR2SEL 0x00000008 // OAR2 Address Matched
  289. #define I2C_SCSR_FBR 0x00000004 // First Byte Received
  290. #define I2C_SCSR_RXFIFO 0x00000004 // RX FIFO Enable
  291. #define I2C_SCSR_TXFIFO 0x00000002 // TX FIFO Enable
  292. #define I2C_SCSR_TREQ 0x00000002 // Transmit Request
  293. #define I2C_SCSR_DA 0x00000001 // Device Active
  294. #define I2C_SCSR_RREQ 0x00000001 // Receive Request
  295. //*****************************************************************************
  296. //
  297. // The following are defines for the bit fields in the I2C_O_SDR register.
  298. //
  299. //*****************************************************************************
  300. #define I2C_SDR_DATA_M 0x000000FF // Data for Transfer
  301. #define I2C_SDR_DATA_S 0
  302. //*****************************************************************************
  303. //
  304. // The following are defines for the bit fields in the I2C_O_SIMR register.
  305. //
  306. //*****************************************************************************
  307. #define I2C_SIMR_RXFFIM 0x00000100 // Receive FIFO Full Interrupt Mask
  308. #define I2C_SIMR_TXFEIM 0x00000080 // Transmit FIFO Empty Interrupt
  309. // Mask
  310. #define I2C_SIMR_RXIM 0x00000040 // Receive FIFO Request Interrupt
  311. // Mask
  312. #define I2C_SIMR_TXIM 0x00000020 // Transmit FIFO Request Interrupt
  313. // Mask
  314. #define I2C_SIMR_DMATXIM 0x00000010 // Transmit DMA Interrupt Mask
  315. #define I2C_SIMR_DMARXIM 0x00000008 // Receive DMA Interrupt Mask
  316. #define I2C_SIMR_STOPIM 0x00000004 // Stop Condition Interrupt Mask
  317. #define I2C_SIMR_STARTIM 0x00000002 // Start Condition Interrupt Mask
  318. #define I2C_SIMR_DATAIM 0x00000001 // Data Interrupt Mask
  319. //*****************************************************************************
  320. //
  321. // The following are defines for the bit fields in the I2C_O_SRIS register.
  322. //
  323. //*****************************************************************************
  324. #define I2C_SRIS_RXFFRIS 0x00000100 // Receive FIFO Full Raw Interrupt
  325. // Status
  326. #define I2C_SRIS_TXFERIS 0x00000080 // Transmit FIFO Empty Raw
  327. // Interrupt Status
  328. #define I2C_SRIS_RXRIS 0x00000040 // Receive FIFO Request Raw
  329. // Interrupt Status
  330. #define I2C_SRIS_TXRIS 0x00000020 // Transmit Request Raw Interrupt
  331. // Status
  332. #define I2C_SRIS_DMATXRIS 0x00000010 // Transmit DMA Raw Interrupt
  333. // Status
  334. #define I2C_SRIS_DMARXRIS 0x00000008 // Receive DMA Raw Interrupt Status
  335. #define I2C_SRIS_STOPRIS 0x00000004 // Stop Condition Raw Interrupt
  336. // Status
  337. #define I2C_SRIS_STARTRIS 0x00000002 // Start Condition Raw Interrupt
  338. // Status
  339. #define I2C_SRIS_DATARIS 0x00000001 // Data Raw Interrupt Status
  340. //*****************************************************************************
  341. //
  342. // The following are defines for the bit fields in the I2C_O_SMIS register.
  343. //
  344. //*****************************************************************************
  345. #define I2C_SMIS_RXFFMIS 0x00000100 // Receive FIFO Full Interrupt Mask
  346. #define I2C_SMIS_TXFEMIS 0x00000080 // Transmit FIFO Empty Interrupt
  347. // Mask
  348. #define I2C_SMIS_RXMIS 0x00000040 // Receive FIFO Request Interrupt
  349. // Mask
  350. #define I2C_SMIS_TXMIS 0x00000020 // Transmit FIFO Request Interrupt
  351. // Mask
  352. #define I2C_SMIS_DMATXMIS 0x00000010 // Transmit DMA Masked Interrupt
  353. // Status
  354. #define I2C_SMIS_DMARXMIS 0x00000008 // Receive DMA Masked Interrupt
  355. // Status
  356. #define I2C_SMIS_STOPMIS 0x00000004 // Stop Condition Masked Interrupt
  357. // Status
  358. #define I2C_SMIS_STARTMIS 0x00000002 // Start Condition Masked Interrupt
  359. // Status
  360. #define I2C_SMIS_DATAMIS 0x00000001 // Data Masked Interrupt Status
  361. //*****************************************************************************
  362. //
  363. // The following are defines for the bit fields in the I2C_O_SICR register.
  364. //
  365. //*****************************************************************************
  366. #define I2C_SICR_RXFFIC 0x00000100 // Receive FIFO Full Interrupt Mask
  367. #define I2C_SICR_TXFEIC 0x00000080 // Transmit FIFO Empty Interrupt
  368. // Mask
  369. #define I2C_SICR_RXIC 0x00000040 // Receive Request Interrupt Mask
  370. #define I2C_SICR_TXIC 0x00000020 // Transmit Request Interrupt Mask
  371. #define I2C_SICR_DMATXIC 0x00000010 // Transmit DMA Interrupt Clear
  372. #define I2C_SICR_DMARXIC 0x00000008 // Receive DMA Interrupt Clear
  373. #define I2C_SICR_STOPIC 0x00000004 // Stop Condition Interrupt Clear
  374. #define I2C_SICR_STARTIC 0x00000002 // Start Condition Interrupt Clear
  375. #define I2C_SICR_DATAIC 0x00000001 // Data Interrupt Clear
  376. //*****************************************************************************
  377. //
  378. // The following are defines for the bit fields in the I2C_O_SOAR2 register.
  379. //
  380. //*****************************************************************************
  381. #define I2C_SOAR2_OAR2EN 0x00000080 // I2C Slave Own Address 2 Enable
  382. #define I2C_SOAR2_OAR2_M 0x0000007F // I2C Slave Own Address 2
  383. #define I2C_SOAR2_OAR2_S 0
  384. //*****************************************************************************
  385. //
  386. // The following are defines for the bit fields in the I2C_O_SACKCTL register.
  387. //
  388. //*****************************************************************************
  389. #define I2C_SACKCTL_ACKOVAL 0x00000002 // I2C Slave ACK Override Value
  390. #define I2C_SACKCTL_ACKOEN 0x00000001 // I2C Slave ACK Override Enable
  391. //*****************************************************************************
  392. //
  393. // The following are defines for the bit fields in the I2C_O_FIFODATA register.
  394. //
  395. //*****************************************************************************
  396. #define I2C_FIFODATA_DATA_M 0x000000FF // I2C TX FIFO Write Data Byte
  397. #define I2C_FIFODATA_DATA_S 0
  398. //*****************************************************************************
  399. //
  400. // The following are defines for the bit fields in the I2C_O_FIFOCTL register.
  401. //
  402. //*****************************************************************************
  403. #define I2C_FIFOCTL_RXASGNMT 0x80000000 // RX Control Assignment
  404. #define I2C_FIFOCTL_RXFLUSH 0x40000000 // RX FIFO Flush
  405. #define I2C_FIFOCTL_DMARXENA 0x20000000 // DMA RX Channel Enable
  406. #define I2C_FIFOCTL_RXTRIG_M 0x00070000 // RX FIFO Trigger
  407. #define I2C_FIFOCTL_TXASGNMT 0x00008000 // TX Control Assignment
  408. #define I2C_FIFOCTL_TXFLUSH 0x00004000 // TX FIFO Flush
  409. #define I2C_FIFOCTL_DMATXENA 0x00002000 // DMA TX Channel Enable
  410. #define I2C_FIFOCTL_TXTRIG_M 0x00000007 // TX FIFO Trigger
  411. #define I2C_FIFOCTL_RXTRIG_S 16
  412. #define I2C_FIFOCTL_TXTRIG_S 0
  413. //*****************************************************************************
  414. //
  415. // The following are defines for the bit fields in the I2C_O_FIFOSTATUS
  416. // register.
  417. //
  418. //*****************************************************************************
  419. #define I2C_FIFOSTATUS_RXABVTRIG \
  420. 0x00040000 // RX FIFO Above Trigger Level
  421. #define I2C_FIFOSTATUS_RXFF 0x00020000 // RX FIFO Full
  422. #define I2C_FIFOSTATUS_RXFE 0x00010000 // RX FIFO Empty
  423. #define I2C_FIFOSTATUS_TXBLWTRIG \
  424. 0x00000004 // TX FIFO Below Trigger Level
  425. #define I2C_FIFOSTATUS_TXFF 0x00000002 // TX FIFO Full
  426. #define I2C_FIFOSTATUS_TXFE 0x00000001 // TX FIFO Empty
  427. //*****************************************************************************
  428. //
  429. // The following are defines for the bit fields in the I2C_O_PP register.
  430. //
  431. //*****************************************************************************
  432. #define I2C_PP_HS 0x00000001 // High-Speed Capable
  433. //*****************************************************************************
  434. //
  435. // The following are defines for the bit fields in the I2C_O_PC register.
  436. //
  437. //*****************************************************************************
  438. #define I2C_PC_HS 0x00000001 // High-Speed Capable
  439. #endif // __HW_I2C_H__