hw_pwm.h 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885
  1. //*****************************************************************************
  2. //
  3. // hw_pwm.h - Defines and Macros for Pulse Width Modulation (PWM) ports.
  4. //
  5. // Copyright (c) 2005-2014 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Redistribution and use in source and binary forms, with or without
  9. // modification, are permitted provided that the following conditions
  10. // are met:
  11. //
  12. // Redistributions of source code must retain the above copyright
  13. // notice, this list of conditions and the following disclaimer.
  14. //
  15. // Redistributions in binary form must reproduce the above copyright
  16. // notice, this list of conditions and the following disclaimer in the
  17. // documentation and/or other materials provided with the
  18. // distribution.
  19. //
  20. // Neither the name of Texas Instruments Incorporated nor the names of
  21. // its contributors may be used to endorse or promote products derived
  22. // from this software without specific prior written permission.
  23. //
  24. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  25. // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  26. // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  27. // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  28. // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  29. // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  30. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  31. // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  32. // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  33. // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  34. // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. //
  36. // This is part of revision 2.1.0.12573 of the Tiva Firmware Development Package.
  37. //
  38. //*****************************************************************************
  39. #ifndef __HW_PWM_H__
  40. #define __HW_PWM_H__
  41. //*****************************************************************************
  42. //
  43. // The following are defines for the PWM register offsets.
  44. //
  45. //*****************************************************************************
  46. #define PWM_O_CTL 0x00000000 // PWM Master Control
  47. #define PWM_O_SYNC 0x00000004 // PWM Time Base Sync
  48. #define PWM_O_ENABLE 0x00000008 // PWM Output Enable
  49. #define PWM_O_INVERT 0x0000000C // PWM Output Inversion
  50. #define PWM_O_FAULT 0x00000010 // PWM Output Fault
  51. #define PWM_O_INTEN 0x00000014 // PWM Interrupt Enable
  52. #define PWM_O_RIS 0x00000018 // PWM Raw Interrupt Status
  53. #define PWM_O_ISC 0x0000001C // PWM Interrupt Status and Clear
  54. #define PWM_O_STATUS 0x00000020 // PWM Status
  55. #define PWM_O_FAULTVAL 0x00000024 // PWM Fault Condition Value
  56. #define PWM_O_ENUPD 0x00000028 // PWM Enable Update
  57. #define PWM_O_0_CTL 0x00000040 // PWM0 Control
  58. #define PWM_O_0_INTEN 0x00000044 // PWM0 Interrupt and Trigger
  59. // Enable
  60. #define PWM_O_0_RIS 0x00000048 // PWM0 Raw Interrupt Status
  61. #define PWM_O_0_ISC 0x0000004C // PWM0 Interrupt Status and Clear
  62. #define PWM_O_0_LOAD 0x00000050 // PWM0 Load
  63. #define PWM_O_0_COUNT 0x00000054 // PWM0 Counter
  64. #define PWM_O_0_CMPA 0x00000058 // PWM0 Compare A
  65. #define PWM_O_0_CMPB 0x0000005C // PWM0 Compare B
  66. #define PWM_O_0_GENA 0x00000060 // PWM0 Generator A Control
  67. #define PWM_O_0_GENB 0x00000064 // PWM0 Generator B Control
  68. #define PWM_O_0_DBCTL 0x00000068 // PWM0 Dead-Band Control
  69. #define PWM_O_0_DBRISE 0x0000006C // PWM0 Dead-Band Rising-Edge Delay
  70. #define PWM_O_0_DBFALL 0x00000070 // PWM0 Dead-Band
  71. // Falling-Edge-Delay
  72. #define PWM_O_0_FLTSRC0 0x00000074 // PWM0 Fault Source 0
  73. #define PWM_O_0_FLTSRC1 0x00000078 // PWM0 Fault Source 1
  74. #define PWM_O_0_MINFLTPER 0x0000007C // PWM0 Minimum Fault Period
  75. #define PWM_O_1_CTL 0x00000080 // PWM1 Control
  76. #define PWM_O_1_INTEN 0x00000084 // PWM1 Interrupt and Trigger
  77. // Enable
  78. #define PWM_O_1_RIS 0x00000088 // PWM1 Raw Interrupt Status
  79. #define PWM_O_1_ISC 0x0000008C // PWM1 Interrupt Status and Clear
  80. #define PWM_O_1_LOAD 0x00000090 // PWM1 Load
  81. #define PWM_O_1_COUNT 0x00000094 // PWM1 Counter
  82. #define PWM_O_1_CMPA 0x00000098 // PWM1 Compare A
  83. #define PWM_O_1_CMPB 0x0000009C // PWM1 Compare B
  84. #define PWM_O_1_GENA 0x000000A0 // PWM1 Generator A Control
  85. #define PWM_O_1_GENB 0x000000A4 // PWM1 Generator B Control
  86. #define PWM_O_1_DBCTL 0x000000A8 // PWM1 Dead-Band Control
  87. #define PWM_O_1_DBRISE 0x000000AC // PWM1 Dead-Band Rising-Edge Delay
  88. #define PWM_O_1_DBFALL 0x000000B0 // PWM1 Dead-Band
  89. // Falling-Edge-Delay
  90. #define PWM_O_1_FLTSRC0 0x000000B4 // PWM1 Fault Source 0
  91. #define PWM_O_1_FLTSRC1 0x000000B8 // PWM1 Fault Source 1
  92. #define PWM_O_1_MINFLTPER 0x000000BC // PWM1 Minimum Fault Period
  93. #define PWM_O_2_CTL 0x000000C0 // PWM2 Control
  94. #define PWM_O_2_INTEN 0x000000C4 // PWM2 Interrupt and Trigger
  95. // Enable
  96. #define PWM_O_2_RIS 0x000000C8 // PWM2 Raw Interrupt Status
  97. #define PWM_O_2_ISC 0x000000CC // PWM2 Interrupt Status and Clear
  98. #define PWM_O_2_LOAD 0x000000D0 // PWM2 Load
  99. #define PWM_O_2_COUNT 0x000000D4 // PWM2 Counter
  100. #define PWM_O_2_CMPA 0x000000D8 // PWM2 Compare A
  101. #define PWM_O_2_CMPB 0x000000DC // PWM2 Compare B
  102. #define PWM_O_2_GENA 0x000000E0 // PWM2 Generator A Control
  103. #define PWM_O_2_GENB 0x000000E4 // PWM2 Generator B Control
  104. #define PWM_O_2_DBCTL 0x000000E8 // PWM2 Dead-Band Control
  105. #define PWM_O_2_DBRISE 0x000000EC // PWM2 Dead-Band Rising-Edge Delay
  106. #define PWM_O_2_DBFALL 0x000000F0 // PWM2 Dead-Band
  107. // Falling-Edge-Delay
  108. #define PWM_O_2_FLTSRC0 0x000000F4 // PWM2 Fault Source 0
  109. #define PWM_O_2_FLTSRC1 0x000000F8 // PWM2 Fault Source 1
  110. #define PWM_O_2_MINFLTPER 0x000000FC // PWM2 Minimum Fault Period
  111. #define PWM_O_3_CTL 0x00000100 // PWM3 Control
  112. #define PWM_O_3_INTEN 0x00000104 // PWM3 Interrupt and Trigger
  113. // Enable
  114. #define PWM_O_3_RIS 0x00000108 // PWM3 Raw Interrupt Status
  115. #define PWM_O_3_ISC 0x0000010C // PWM3 Interrupt Status and Clear
  116. #define PWM_O_3_LOAD 0x00000110 // PWM3 Load
  117. #define PWM_O_3_COUNT 0x00000114 // PWM3 Counter
  118. #define PWM_O_3_CMPA 0x00000118 // PWM3 Compare A
  119. #define PWM_O_3_CMPB 0x0000011C // PWM3 Compare B
  120. #define PWM_O_3_GENA 0x00000120 // PWM3 Generator A Control
  121. #define PWM_O_3_GENB 0x00000124 // PWM3 Generator B Control
  122. #define PWM_O_3_DBCTL 0x00000128 // PWM3 Dead-Band Control
  123. #define PWM_O_3_DBRISE 0x0000012C // PWM3 Dead-Band Rising-Edge Delay
  124. #define PWM_O_3_DBFALL 0x00000130 // PWM3 Dead-Band
  125. // Falling-Edge-Delay
  126. #define PWM_O_3_FLTSRC0 0x00000134 // PWM3 Fault Source 0
  127. #define PWM_O_3_FLTSRC1 0x00000138 // PWM3 Fault Source 1
  128. #define PWM_O_3_MINFLTPER 0x0000013C // PWM3 Minimum Fault Period
  129. #define PWM_O_0_FLTSEN 0x00000800 // PWM0 Fault Pin Logic Sense
  130. #define PWM_O_0_FLTSTAT0 0x00000804 // PWM0 Fault Status 0
  131. #define PWM_O_0_FLTSTAT1 0x00000808 // PWM0 Fault Status 1
  132. #define PWM_O_1_FLTSEN 0x00000880 // PWM1 Fault Pin Logic Sense
  133. #define PWM_O_1_FLTSTAT0 0x00000884 // PWM1 Fault Status 0
  134. #define PWM_O_1_FLTSTAT1 0x00000888 // PWM1 Fault Status 1
  135. #define PWM_O_2_FLTSEN 0x00000900 // PWM2 Fault Pin Logic Sense
  136. #define PWM_O_2_FLTSTAT0 0x00000904 // PWM2 Fault Status 0
  137. #define PWM_O_2_FLTSTAT1 0x00000908 // PWM2 Fault Status 1
  138. #define PWM_O_3_FLTSEN 0x00000980 // PWM3 Fault Pin Logic Sense
  139. #define PWM_O_3_FLTSTAT0 0x00000984 // PWM3 Fault Status 0
  140. #define PWM_O_3_FLTSTAT1 0x00000988 // PWM3 Fault Status 1
  141. #define PWM_O_PP 0x00000FC0 // PWM Peripheral Properties
  142. #define PWM_O_CC 0x00000FC8 // PWM Clock Configuration
  143. //*****************************************************************************
  144. //
  145. // The following are defines for the bit fields in the PWM_O_CTL register.
  146. //
  147. //*****************************************************************************
  148. #define PWM_CTL_GLOBALSYNC3 0x00000008 // Update PWM Generator 3
  149. #define PWM_CTL_GLOBALSYNC2 0x00000004 // Update PWM Generator 2
  150. #define PWM_CTL_GLOBALSYNC1 0x00000002 // Update PWM Generator 1
  151. #define PWM_CTL_GLOBALSYNC0 0x00000001 // Update PWM Generator 0
  152. //*****************************************************************************
  153. //
  154. // The following are defines for the bit fields in the PWM_O_SYNC register.
  155. //
  156. //*****************************************************************************
  157. #define PWM_SYNC_SYNC3 0x00000008 // Reset Generator 3 Counter
  158. #define PWM_SYNC_SYNC2 0x00000004 // Reset Generator 2 Counter
  159. #define PWM_SYNC_SYNC1 0x00000002 // Reset Generator 1 Counter
  160. #define PWM_SYNC_SYNC0 0x00000001 // Reset Generator 0 Counter
  161. //*****************************************************************************
  162. //
  163. // The following are defines for the bit fields in the PWM_O_ENABLE register.
  164. //
  165. //*****************************************************************************
  166. #define PWM_ENABLE_PWM7EN 0x00000080 // MnPWM7 Output Enable
  167. #define PWM_ENABLE_PWM6EN 0x00000040 // MnPWM6 Output Enable
  168. #define PWM_ENABLE_PWM5EN 0x00000020 // MnPWM5 Output Enable
  169. #define PWM_ENABLE_PWM4EN 0x00000010 // MnPWM4 Output Enable
  170. #define PWM_ENABLE_PWM3EN 0x00000008 // MnPWM3 Output Enable
  171. #define PWM_ENABLE_PWM2EN 0x00000004 // MnPWM2 Output Enable
  172. #define PWM_ENABLE_PWM1EN 0x00000002 // MnPWM1 Output Enable
  173. #define PWM_ENABLE_PWM0EN 0x00000001 // MnPWM0 Output Enable
  174. //*****************************************************************************
  175. //
  176. // The following are defines for the bit fields in the PWM_O_INVERT register.
  177. //
  178. //*****************************************************************************
  179. #define PWM_INVERT_PWM7INV 0x00000080 // Invert MnPWM7 Signal
  180. #define PWM_INVERT_PWM6INV 0x00000040 // Invert MnPWM6 Signal
  181. #define PWM_INVERT_PWM5INV 0x00000020 // Invert MnPWM5 Signal
  182. #define PWM_INVERT_PWM4INV 0x00000010 // Invert MnPWM4 Signal
  183. #define PWM_INVERT_PWM3INV 0x00000008 // Invert MnPWM3 Signal
  184. #define PWM_INVERT_PWM2INV 0x00000004 // Invert MnPWM2 Signal
  185. #define PWM_INVERT_PWM1INV 0x00000002 // Invert MnPWM1 Signal
  186. #define PWM_INVERT_PWM0INV 0x00000001 // Invert MnPWM0 Signal
  187. //*****************************************************************************
  188. //
  189. // The following are defines for the bit fields in the PWM_O_FAULT register.
  190. //
  191. //*****************************************************************************
  192. #define PWM_FAULT_FAULT7 0x00000080 // MnPWM7 Fault
  193. #define PWM_FAULT_FAULT6 0x00000040 // MnPWM6 Fault
  194. #define PWM_FAULT_FAULT5 0x00000020 // MnPWM5 Fault
  195. #define PWM_FAULT_FAULT4 0x00000010 // MnPWM4 Fault
  196. #define PWM_FAULT_FAULT3 0x00000008 // MnPWM3 Fault
  197. #define PWM_FAULT_FAULT2 0x00000004 // MnPWM2 Fault
  198. #define PWM_FAULT_FAULT1 0x00000002 // MnPWM1 Fault
  199. #define PWM_FAULT_FAULT0 0x00000001 // MnPWM0 Fault
  200. //*****************************************************************************
  201. //
  202. // The following are defines for the bit fields in the PWM_O_INTEN register.
  203. //
  204. //*****************************************************************************
  205. #define PWM_INTEN_INTFAULT3 0x00080000 // Interrupt Fault 3
  206. #define PWM_INTEN_INTFAULT2 0x00040000 // Interrupt Fault 2
  207. #define PWM_INTEN_INTFAULT1 0x00020000 // Interrupt Fault 1
  208. #define PWM_INTEN_INTFAULT0 0x00010000 // Interrupt Fault 0
  209. #define PWM_INTEN_INTPWM3 0x00000008 // PWM3 Interrupt Enable
  210. #define PWM_INTEN_INTPWM2 0x00000004 // PWM2 Interrupt Enable
  211. #define PWM_INTEN_INTPWM1 0x00000002 // PWM1 Interrupt Enable
  212. #define PWM_INTEN_INTPWM0 0x00000001 // PWM0 Interrupt Enable
  213. //*****************************************************************************
  214. //
  215. // The following are defines for the bit fields in the PWM_O_RIS register.
  216. //
  217. //*****************************************************************************
  218. #define PWM_RIS_INTFAULT3 0x00080000 // Interrupt Fault PWM 3
  219. #define PWM_RIS_INTFAULT2 0x00040000 // Interrupt Fault PWM 2
  220. #define PWM_RIS_INTFAULT1 0x00020000 // Interrupt Fault PWM 1
  221. #define PWM_RIS_INTFAULT0 0x00010000 // Interrupt Fault PWM 0
  222. #define PWM_RIS_INTPWM3 0x00000008 // PWM3 Interrupt Asserted
  223. #define PWM_RIS_INTPWM2 0x00000004 // PWM2 Interrupt Asserted
  224. #define PWM_RIS_INTPWM1 0x00000002 // PWM1 Interrupt Asserted
  225. #define PWM_RIS_INTPWM0 0x00000001 // PWM0 Interrupt Asserted
  226. //*****************************************************************************
  227. //
  228. // The following are defines for the bit fields in the PWM_O_ISC register.
  229. //
  230. //*****************************************************************************
  231. #define PWM_ISC_INTFAULT3 0x00080000 // FAULT3 Interrupt Asserted
  232. #define PWM_ISC_INTFAULT2 0x00040000 // FAULT2 Interrupt Asserted
  233. #define PWM_ISC_INTFAULT1 0x00020000 // FAULT1 Interrupt Asserted
  234. #define PWM_ISC_INTFAULT0 0x00010000 // FAULT0 Interrupt Asserted
  235. #define PWM_ISC_INTPWM3 0x00000008 // PWM3 Interrupt Status
  236. #define PWM_ISC_INTPWM2 0x00000004 // PWM2 Interrupt Status
  237. #define PWM_ISC_INTPWM1 0x00000002 // PWM1 Interrupt Status
  238. #define PWM_ISC_INTPWM0 0x00000001 // PWM0 Interrupt Status
  239. //*****************************************************************************
  240. //
  241. // The following are defines for the bit fields in the PWM_O_STATUS register.
  242. //
  243. //*****************************************************************************
  244. #define PWM_STATUS_FAULT3 0x00000008 // Generator 3 Fault Status
  245. #define PWM_STATUS_FAULT2 0x00000004 // Generator 2 Fault Status
  246. #define PWM_STATUS_FAULT1 0x00000002 // Generator 1 Fault Status
  247. #define PWM_STATUS_FAULT0 0x00000001 // Generator 0 Fault Status
  248. //*****************************************************************************
  249. //
  250. // The following are defines for the bit fields in the PWM_O_FAULTVAL register.
  251. //
  252. //*****************************************************************************
  253. #define PWM_FAULTVAL_PWM7 0x00000080 // MnPWM7 Fault Value
  254. #define PWM_FAULTVAL_PWM6 0x00000040 // MnPWM6 Fault Value
  255. #define PWM_FAULTVAL_PWM5 0x00000020 // MnPWM5 Fault Value
  256. #define PWM_FAULTVAL_PWM4 0x00000010 // MnPWM4 Fault Value
  257. #define PWM_FAULTVAL_PWM3 0x00000008 // MnPWM3 Fault Value
  258. #define PWM_FAULTVAL_PWM2 0x00000004 // MnPWM2 Fault Value
  259. #define PWM_FAULTVAL_PWM1 0x00000002 // MnPWM1 Fault Value
  260. #define PWM_FAULTVAL_PWM0 0x00000001 // MnPWM0 Fault Value
  261. //*****************************************************************************
  262. //
  263. // The following are defines for the bit fields in the PWM_O_ENUPD register.
  264. //
  265. //*****************************************************************************
  266. #define PWM_ENUPD_ENUPD7_M 0x0000C000 // MnPWM7 Enable Update Mode
  267. #define PWM_ENUPD_ENUPD7_IMM 0x00000000 // Immediate
  268. #define PWM_ENUPD_ENUPD7_LSYNC 0x00008000 // Locally Synchronized
  269. #define PWM_ENUPD_ENUPD7_GSYNC 0x0000C000 // Globally Synchronized
  270. #define PWM_ENUPD_ENUPD6_M 0x00003000 // MnPWM6 Enable Update Mode
  271. #define PWM_ENUPD_ENUPD6_IMM 0x00000000 // Immediate
  272. #define PWM_ENUPD_ENUPD6_LSYNC 0x00002000 // Locally Synchronized
  273. #define PWM_ENUPD_ENUPD6_GSYNC 0x00003000 // Globally Synchronized
  274. #define PWM_ENUPD_ENUPD5_M 0x00000C00 // MnPWM5 Enable Update Mode
  275. #define PWM_ENUPD_ENUPD5_IMM 0x00000000 // Immediate
  276. #define PWM_ENUPD_ENUPD5_LSYNC 0x00000800 // Locally Synchronized
  277. #define PWM_ENUPD_ENUPD5_GSYNC 0x00000C00 // Globally Synchronized
  278. #define PWM_ENUPD_ENUPD4_M 0x00000300 // MnPWM4 Enable Update Mode
  279. #define PWM_ENUPD_ENUPD4_IMM 0x00000000 // Immediate
  280. #define PWM_ENUPD_ENUPD4_LSYNC 0x00000200 // Locally Synchronized
  281. #define PWM_ENUPD_ENUPD4_GSYNC 0x00000300 // Globally Synchronized
  282. #define PWM_ENUPD_ENUPD3_M 0x000000C0 // MnPWM3 Enable Update Mode
  283. #define PWM_ENUPD_ENUPD3_IMM 0x00000000 // Immediate
  284. #define PWM_ENUPD_ENUPD3_LSYNC 0x00000080 // Locally Synchronized
  285. #define PWM_ENUPD_ENUPD3_GSYNC 0x000000C0 // Globally Synchronized
  286. #define PWM_ENUPD_ENUPD2_M 0x00000030 // MnPWM2 Enable Update Mode
  287. #define PWM_ENUPD_ENUPD2_IMM 0x00000000 // Immediate
  288. #define PWM_ENUPD_ENUPD2_LSYNC 0x00000020 // Locally Synchronized
  289. #define PWM_ENUPD_ENUPD2_GSYNC 0x00000030 // Globally Synchronized
  290. #define PWM_ENUPD_ENUPD1_M 0x0000000C // MnPWM1 Enable Update Mode
  291. #define PWM_ENUPD_ENUPD1_IMM 0x00000000 // Immediate
  292. #define PWM_ENUPD_ENUPD1_LSYNC 0x00000008 // Locally Synchronized
  293. #define PWM_ENUPD_ENUPD1_GSYNC 0x0000000C // Globally Synchronized
  294. #define PWM_ENUPD_ENUPD0_M 0x00000003 // MnPWM0 Enable Update Mode
  295. #define PWM_ENUPD_ENUPD0_IMM 0x00000000 // Immediate
  296. #define PWM_ENUPD_ENUPD0_LSYNC 0x00000002 // Locally Synchronized
  297. #define PWM_ENUPD_ENUPD0_GSYNC 0x00000003 // Globally Synchronized
  298. //*****************************************************************************
  299. //
  300. // The following are defines for the bit fields in the PWM_O_0_CTL register.
  301. //
  302. //*****************************************************************************
  303. #define PWM_0_CTL_LATCH 0x00040000 // Latch Fault Input
  304. #define PWM_0_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  305. #define PWM_0_CTL_FLTSRC 0x00010000 // Fault Condition Source
  306. #define PWM_0_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  307. #define PWM_0_CTL_DBFALLUPD_I 0x00000000 // Immediate
  308. #define PWM_0_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  309. #define PWM_0_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  310. #define PWM_0_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  311. #define PWM_0_CTL_DBRISEUPD_I 0x00000000 // Immediate
  312. #define PWM_0_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  313. #define PWM_0_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  314. #define PWM_0_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  315. #define PWM_0_CTL_DBCTLUPD_I 0x00000000 // Immediate
  316. #define PWM_0_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  317. #define PWM_0_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  318. #define PWM_0_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  319. #define PWM_0_CTL_GENBUPD_I 0x00000000 // Immediate
  320. #define PWM_0_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  321. #define PWM_0_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  322. #define PWM_0_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  323. #define PWM_0_CTL_GENAUPD_I 0x00000000 // Immediate
  324. #define PWM_0_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  325. #define PWM_0_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  326. #define PWM_0_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  327. #define PWM_0_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  328. #define PWM_0_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  329. #define PWM_0_CTL_DEBUG 0x00000004 // Debug Mode
  330. #define PWM_0_CTL_MODE 0x00000002 // Counter Mode
  331. #define PWM_0_CTL_ENABLE 0x00000001 // PWM Block Enable
  332. //*****************************************************************************
  333. //
  334. // The following are defines for the bit fields in the PWM_O_0_INTEN register.
  335. //
  336. //*****************************************************************************
  337. #define PWM_0_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  338. // Down
  339. #define PWM_0_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  340. #define PWM_0_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  341. // Down
  342. #define PWM_0_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  343. #define PWM_0_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  344. #define PWM_0_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  345. #define PWM_0_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  346. // Down
  347. #define PWM_0_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  348. // Up
  349. #define PWM_0_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  350. // Down
  351. #define PWM_0_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  352. // Up
  353. #define PWM_0_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  354. #define PWM_0_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  355. //*****************************************************************************
  356. //
  357. // The following are defines for the bit fields in the PWM_O_0_RIS register.
  358. //
  359. //*****************************************************************************
  360. #define PWM_0_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  361. // Status
  362. #define PWM_0_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  363. #define PWM_0_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  364. // Status
  365. #define PWM_0_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  366. #define PWM_0_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  367. #define PWM_0_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  368. //*****************************************************************************
  369. //
  370. // The following are defines for the bit fields in the PWM_O_0_ISC register.
  371. //
  372. //*****************************************************************************
  373. #define PWM_0_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  374. #define PWM_0_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  375. #define PWM_0_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  376. #define PWM_0_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  377. #define PWM_0_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  378. #define PWM_0_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  379. //*****************************************************************************
  380. //
  381. // The following are defines for the bit fields in the PWM_O_0_LOAD register.
  382. //
  383. //*****************************************************************************
  384. #define PWM_0_LOAD_M 0x0000FFFF // Counter Load Value
  385. #define PWM_0_LOAD_S 0
  386. //*****************************************************************************
  387. //
  388. // The following are defines for the bit fields in the PWM_O_0_COUNT register.
  389. //
  390. //*****************************************************************************
  391. #define PWM_0_COUNT_M 0x0000FFFF // Counter Value
  392. #define PWM_0_COUNT_S 0
  393. //*****************************************************************************
  394. //
  395. // The following are defines for the bit fields in the PWM_O_0_CMPA register.
  396. //
  397. //*****************************************************************************
  398. #define PWM_0_CMPA_M 0x0000FFFF // Comparator A Value
  399. #define PWM_0_CMPA_S 0
  400. //*****************************************************************************
  401. //
  402. // The following are defines for the bit fields in the PWM_O_0_CMPB register.
  403. //
  404. //*****************************************************************************
  405. #define PWM_0_CMPB_M 0x0000FFFF // Comparator B Value
  406. #define PWM_0_CMPB_S 0
  407. //*****************************************************************************
  408. //
  409. // The following are defines for the bit fields in the PWM_O_0_GENA register.
  410. //
  411. //*****************************************************************************
  412. #define PWM_0_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  413. #define PWM_0_GENA_ACTCMPBD_NONE \
  414. 0x00000000 // Do nothing
  415. #define PWM_0_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  416. #define PWM_0_GENA_ACTCMPBD_ZERO \
  417. 0x00000800 // Drive pwmA Low
  418. #define PWM_0_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  419. #define PWM_0_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  420. #define PWM_0_GENA_ACTCMPBU_NONE \
  421. 0x00000000 // Do nothing
  422. #define PWM_0_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  423. #define PWM_0_GENA_ACTCMPBU_ZERO \
  424. 0x00000200 // Drive pwmA Low
  425. #define PWM_0_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  426. #define PWM_0_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  427. #define PWM_0_GENA_ACTCMPAD_NONE \
  428. 0x00000000 // Do nothing
  429. #define PWM_0_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  430. #define PWM_0_GENA_ACTCMPAD_ZERO \
  431. 0x00000080 // Drive pwmA Low
  432. #define PWM_0_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  433. #define PWM_0_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  434. #define PWM_0_GENA_ACTCMPAU_NONE \
  435. 0x00000000 // Do nothing
  436. #define PWM_0_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  437. #define PWM_0_GENA_ACTCMPAU_ZERO \
  438. 0x00000020 // Drive pwmA Low
  439. #define PWM_0_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  440. #define PWM_0_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  441. #define PWM_0_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  442. #define PWM_0_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  443. #define PWM_0_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  444. #define PWM_0_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  445. #define PWM_0_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  446. #define PWM_0_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  447. #define PWM_0_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  448. #define PWM_0_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  449. #define PWM_0_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  450. //*****************************************************************************
  451. //
  452. // The following are defines for the bit fields in the PWM_O_0_GENB register.
  453. //
  454. //*****************************************************************************
  455. #define PWM_0_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  456. #define PWM_0_GENB_ACTCMPBD_NONE \
  457. 0x00000000 // Do nothing
  458. #define PWM_0_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  459. #define PWM_0_GENB_ACTCMPBD_ZERO \
  460. 0x00000800 // Drive pwmB Low
  461. #define PWM_0_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  462. #define PWM_0_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  463. #define PWM_0_GENB_ACTCMPBU_NONE \
  464. 0x00000000 // Do nothing
  465. #define PWM_0_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  466. #define PWM_0_GENB_ACTCMPBU_ZERO \
  467. 0x00000200 // Drive pwmB Low
  468. #define PWM_0_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  469. #define PWM_0_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  470. #define PWM_0_GENB_ACTCMPAD_NONE \
  471. 0x00000000 // Do nothing
  472. #define PWM_0_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  473. #define PWM_0_GENB_ACTCMPAD_ZERO \
  474. 0x00000080 // Drive pwmB Low
  475. #define PWM_0_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  476. #define PWM_0_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  477. #define PWM_0_GENB_ACTCMPAU_NONE \
  478. 0x00000000 // Do nothing
  479. #define PWM_0_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  480. #define PWM_0_GENB_ACTCMPAU_ZERO \
  481. 0x00000020 // Drive pwmB Low
  482. #define PWM_0_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  483. #define PWM_0_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  484. #define PWM_0_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  485. #define PWM_0_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  486. #define PWM_0_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  487. #define PWM_0_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  488. #define PWM_0_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  489. #define PWM_0_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  490. #define PWM_0_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  491. #define PWM_0_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  492. #define PWM_0_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  493. //*****************************************************************************
  494. //
  495. // The following are defines for the bit fields in the PWM_O_0_DBCTL register.
  496. //
  497. //*****************************************************************************
  498. #define PWM_0_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  499. //*****************************************************************************
  500. //
  501. // The following are defines for the bit fields in the PWM_O_0_DBRISE register.
  502. //
  503. //*****************************************************************************
  504. #define PWM_0_DBRISE_DELAY_M 0x00000FFF // Dead-Band Rise Delay
  505. #define PWM_0_DBRISE_DELAY_S 0
  506. //*****************************************************************************
  507. //
  508. // The following are defines for the bit fields in the PWM_O_0_DBFALL register.
  509. //
  510. //*****************************************************************************
  511. #define PWM_0_DBFALL_DELAY_M 0x00000FFF // Dead-Band Fall Delay
  512. #define PWM_0_DBFALL_DELAY_S 0
  513. //*****************************************************************************
  514. //
  515. // The following are defines for the bit fields in the PWM_O_0_FLTSRC0
  516. // register.
  517. //
  518. //*****************************************************************************
  519. #define PWM_0_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  520. #define PWM_0_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  521. #define PWM_0_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  522. #define PWM_0_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  523. //*****************************************************************************
  524. //
  525. // The following are defines for the bit fields in the PWM_O_0_FLTSRC1
  526. // register.
  527. //
  528. //*****************************************************************************
  529. #define PWM_0_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  530. #define PWM_0_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  531. #define PWM_0_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  532. #define PWM_0_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  533. #define PWM_0_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  534. #define PWM_0_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  535. #define PWM_0_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  536. #define PWM_0_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  537. //*****************************************************************************
  538. //
  539. // The following are defines for the bit fields in the PWM_O_0_MINFLTPER
  540. // register.
  541. //
  542. //*****************************************************************************
  543. #define PWM_0_MINFLTPER_M 0x0000FFFF // Minimum Fault Period
  544. #define PWM_0_MINFLTPER_S 0
  545. //*****************************************************************************
  546. //
  547. // The following are defines for the bit fields in the PWM_O_1_CTL register.
  548. //
  549. //*****************************************************************************
  550. #define PWM_1_CTL_LATCH 0x00040000 // Latch Fault Input
  551. #define PWM_1_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  552. #define PWM_1_CTL_FLTSRC 0x00010000 // Fault Condition Source
  553. #define PWM_1_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  554. #define PWM_1_CTL_DBFALLUPD_I 0x00000000 // Immediate
  555. #define PWM_1_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  556. #define PWM_1_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  557. #define PWM_1_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  558. #define PWM_1_CTL_DBRISEUPD_I 0x00000000 // Immediate
  559. #define PWM_1_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  560. #define PWM_1_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  561. #define PWM_1_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  562. #define PWM_1_CTL_DBCTLUPD_I 0x00000000 // Immediate
  563. #define PWM_1_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  564. #define PWM_1_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  565. #define PWM_1_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  566. #define PWM_1_CTL_GENBUPD_I 0x00000000 // Immediate
  567. #define PWM_1_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  568. #define PWM_1_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  569. #define PWM_1_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  570. #define PWM_1_CTL_GENAUPD_I 0x00000000 // Immediate
  571. #define PWM_1_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  572. #define PWM_1_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  573. #define PWM_1_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  574. #define PWM_1_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  575. #define PWM_1_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  576. #define PWM_1_CTL_DEBUG 0x00000004 // Debug Mode
  577. #define PWM_1_CTL_MODE 0x00000002 // Counter Mode
  578. #define PWM_1_CTL_ENABLE 0x00000001 // PWM Block Enable
  579. //*****************************************************************************
  580. //
  581. // The following are defines for the bit fields in the PWM_O_1_INTEN register.
  582. //
  583. //*****************************************************************************
  584. #define PWM_1_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  585. // Down
  586. #define PWM_1_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  587. #define PWM_1_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  588. // Down
  589. #define PWM_1_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  590. #define PWM_1_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  591. #define PWM_1_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  592. #define PWM_1_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  593. // Down
  594. #define PWM_1_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  595. // Up
  596. #define PWM_1_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  597. // Down
  598. #define PWM_1_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  599. // Up
  600. #define PWM_1_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  601. #define PWM_1_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  602. //*****************************************************************************
  603. //
  604. // The following are defines for the bit fields in the PWM_O_1_RIS register.
  605. //
  606. //*****************************************************************************
  607. #define PWM_1_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  608. // Status
  609. #define PWM_1_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  610. #define PWM_1_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  611. // Status
  612. #define PWM_1_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  613. #define PWM_1_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  614. #define PWM_1_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  615. //*****************************************************************************
  616. //
  617. // The following are defines for the bit fields in the PWM_O_1_ISC register.
  618. //
  619. //*****************************************************************************
  620. #define PWM_1_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  621. #define PWM_1_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  622. #define PWM_1_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  623. #define PWM_1_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  624. #define PWM_1_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  625. #define PWM_1_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  626. //*****************************************************************************
  627. //
  628. // The following are defines for the bit fields in the PWM_O_1_LOAD register.
  629. //
  630. //*****************************************************************************
  631. #define PWM_1_LOAD_LOAD_M 0x0000FFFF // Counter Load Value
  632. #define PWM_1_LOAD_LOAD_S 0
  633. //*****************************************************************************
  634. //
  635. // The following are defines for the bit fields in the PWM_O_1_COUNT register.
  636. //
  637. //*****************************************************************************
  638. #define PWM_1_COUNT_COUNT_M 0x0000FFFF // Counter Value
  639. #define PWM_1_COUNT_COUNT_S 0
  640. //*****************************************************************************
  641. //
  642. // The following are defines for the bit fields in the PWM_O_1_CMPA register.
  643. //
  644. //*****************************************************************************
  645. #define PWM_1_CMPA_COMPA_M 0x0000FFFF // Comparator A Value
  646. #define PWM_1_CMPA_COMPA_S 0
  647. //*****************************************************************************
  648. //
  649. // The following are defines for the bit fields in the PWM_O_1_CMPB register.
  650. //
  651. //*****************************************************************************
  652. #define PWM_1_CMPB_COMPB_M 0x0000FFFF // Comparator B Value
  653. #define PWM_1_CMPB_COMPB_S 0
  654. //*****************************************************************************
  655. //
  656. // The following are defines for the bit fields in the PWM_O_1_GENA register.
  657. //
  658. //*****************************************************************************
  659. #define PWM_1_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  660. #define PWM_1_GENA_ACTCMPBD_NONE \
  661. 0x00000000 // Do nothing
  662. #define PWM_1_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  663. #define PWM_1_GENA_ACTCMPBD_ZERO \
  664. 0x00000800 // Drive pwmA Low
  665. #define PWM_1_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  666. #define PWM_1_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  667. #define PWM_1_GENA_ACTCMPBU_NONE \
  668. 0x00000000 // Do nothing
  669. #define PWM_1_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  670. #define PWM_1_GENA_ACTCMPBU_ZERO \
  671. 0x00000200 // Drive pwmA Low
  672. #define PWM_1_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  673. #define PWM_1_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  674. #define PWM_1_GENA_ACTCMPAD_NONE \
  675. 0x00000000 // Do nothing
  676. #define PWM_1_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  677. #define PWM_1_GENA_ACTCMPAD_ZERO \
  678. 0x00000080 // Drive pwmA Low
  679. #define PWM_1_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  680. #define PWM_1_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  681. #define PWM_1_GENA_ACTCMPAU_NONE \
  682. 0x00000000 // Do nothing
  683. #define PWM_1_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  684. #define PWM_1_GENA_ACTCMPAU_ZERO \
  685. 0x00000020 // Drive pwmA Low
  686. #define PWM_1_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  687. #define PWM_1_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  688. #define PWM_1_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  689. #define PWM_1_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  690. #define PWM_1_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  691. #define PWM_1_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  692. #define PWM_1_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  693. #define PWM_1_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  694. #define PWM_1_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  695. #define PWM_1_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  696. #define PWM_1_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  697. //*****************************************************************************
  698. //
  699. // The following are defines for the bit fields in the PWM_O_1_GENB register.
  700. //
  701. //*****************************************************************************
  702. #define PWM_1_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  703. #define PWM_1_GENB_ACTCMPBD_NONE \
  704. 0x00000000 // Do nothing
  705. #define PWM_1_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  706. #define PWM_1_GENB_ACTCMPBD_ZERO \
  707. 0x00000800 // Drive pwmB Low
  708. #define PWM_1_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  709. #define PWM_1_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  710. #define PWM_1_GENB_ACTCMPBU_NONE \
  711. 0x00000000 // Do nothing
  712. #define PWM_1_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  713. #define PWM_1_GENB_ACTCMPBU_ZERO \
  714. 0x00000200 // Drive pwmB Low
  715. #define PWM_1_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  716. #define PWM_1_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  717. #define PWM_1_GENB_ACTCMPAD_NONE \
  718. 0x00000000 // Do nothing
  719. #define PWM_1_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  720. #define PWM_1_GENB_ACTCMPAD_ZERO \
  721. 0x00000080 // Drive pwmB Low
  722. #define PWM_1_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  723. #define PWM_1_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  724. #define PWM_1_GENB_ACTCMPAU_NONE \
  725. 0x00000000 // Do nothing
  726. #define PWM_1_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  727. #define PWM_1_GENB_ACTCMPAU_ZERO \
  728. 0x00000020 // Drive pwmB Low
  729. #define PWM_1_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  730. #define PWM_1_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  731. #define PWM_1_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  732. #define PWM_1_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  733. #define PWM_1_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  734. #define PWM_1_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  735. #define PWM_1_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  736. #define PWM_1_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  737. #define PWM_1_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  738. #define PWM_1_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  739. #define PWM_1_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  740. //*****************************************************************************
  741. //
  742. // The following are defines for the bit fields in the PWM_O_1_DBCTL register.
  743. //
  744. //*****************************************************************************
  745. #define PWM_1_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  746. //*****************************************************************************
  747. //
  748. // The following are defines for the bit fields in the PWM_O_1_DBRISE register.
  749. //
  750. //*****************************************************************************
  751. #define PWM_1_DBRISE_RISEDELAY_M \
  752. 0x00000FFF // Dead-Band Rise Delay
  753. #define PWM_1_DBRISE_RISEDELAY_S \
  754. 0
  755. //*****************************************************************************
  756. //
  757. // The following are defines for the bit fields in the PWM_O_1_DBFALL register.
  758. //
  759. //*****************************************************************************
  760. #define PWM_1_DBFALL_FALLDELAY_M \
  761. 0x00000FFF // Dead-Band Fall Delay
  762. #define PWM_1_DBFALL_FALLDELAY_S \
  763. 0
  764. //*****************************************************************************
  765. //
  766. // The following are defines for the bit fields in the PWM_O_1_FLTSRC0
  767. // register.
  768. //
  769. //*****************************************************************************
  770. #define PWM_1_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  771. #define PWM_1_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  772. #define PWM_1_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  773. #define PWM_1_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  774. //*****************************************************************************
  775. //
  776. // The following are defines for the bit fields in the PWM_O_1_FLTSRC1
  777. // register.
  778. //
  779. //*****************************************************************************
  780. #define PWM_1_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  781. #define PWM_1_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  782. #define PWM_1_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  783. #define PWM_1_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  784. #define PWM_1_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  785. #define PWM_1_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  786. #define PWM_1_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  787. #define PWM_1_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  788. //*****************************************************************************
  789. //
  790. // The following are defines for the bit fields in the PWM_O_1_MINFLTPER
  791. // register.
  792. //
  793. //*****************************************************************************
  794. #define PWM_1_MINFLTPER_MFP_M 0x0000FFFF // Minimum Fault Period
  795. #define PWM_1_MINFLTPER_MFP_S 0
  796. //*****************************************************************************
  797. //
  798. // The following are defines for the bit fields in the PWM_O_2_CTL register.
  799. //
  800. //*****************************************************************************
  801. #define PWM_2_CTL_LATCH 0x00040000 // Latch Fault Input
  802. #define PWM_2_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  803. #define PWM_2_CTL_FLTSRC 0x00010000 // Fault Condition Source
  804. #define PWM_2_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  805. #define PWM_2_CTL_DBFALLUPD_I 0x00000000 // Immediate
  806. #define PWM_2_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  807. #define PWM_2_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  808. #define PWM_2_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  809. #define PWM_2_CTL_DBRISEUPD_I 0x00000000 // Immediate
  810. #define PWM_2_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  811. #define PWM_2_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  812. #define PWM_2_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  813. #define PWM_2_CTL_DBCTLUPD_I 0x00000000 // Immediate
  814. #define PWM_2_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  815. #define PWM_2_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  816. #define PWM_2_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  817. #define PWM_2_CTL_GENBUPD_I 0x00000000 // Immediate
  818. #define PWM_2_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  819. #define PWM_2_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  820. #define PWM_2_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  821. #define PWM_2_CTL_GENAUPD_I 0x00000000 // Immediate
  822. #define PWM_2_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  823. #define PWM_2_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  824. #define PWM_2_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  825. #define PWM_2_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  826. #define PWM_2_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  827. #define PWM_2_CTL_DEBUG 0x00000004 // Debug Mode
  828. #define PWM_2_CTL_MODE 0x00000002 // Counter Mode
  829. #define PWM_2_CTL_ENABLE 0x00000001 // PWM Block Enable
  830. //*****************************************************************************
  831. //
  832. // The following are defines for the bit fields in the PWM_O_2_INTEN register.
  833. //
  834. //*****************************************************************************
  835. #define PWM_2_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  836. // Down
  837. #define PWM_2_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  838. #define PWM_2_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  839. // Down
  840. #define PWM_2_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  841. #define PWM_2_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  842. #define PWM_2_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  843. #define PWM_2_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  844. // Down
  845. #define PWM_2_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  846. // Up
  847. #define PWM_2_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  848. // Down
  849. #define PWM_2_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  850. // Up
  851. #define PWM_2_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  852. #define PWM_2_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  853. //*****************************************************************************
  854. //
  855. // The following are defines for the bit fields in the PWM_O_2_RIS register.
  856. //
  857. //*****************************************************************************
  858. #define PWM_2_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  859. // Status
  860. #define PWM_2_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  861. #define PWM_2_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  862. // Status
  863. #define PWM_2_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  864. #define PWM_2_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  865. #define PWM_2_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  866. //*****************************************************************************
  867. //
  868. // The following are defines for the bit fields in the PWM_O_2_ISC register.
  869. //
  870. //*****************************************************************************
  871. #define PWM_2_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  872. #define PWM_2_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  873. #define PWM_2_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  874. #define PWM_2_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  875. #define PWM_2_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  876. #define PWM_2_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  877. //*****************************************************************************
  878. //
  879. // The following are defines for the bit fields in the PWM_O_2_LOAD register.
  880. //
  881. //*****************************************************************************
  882. #define PWM_2_LOAD_LOAD_M 0x0000FFFF // Counter Load Value
  883. #define PWM_2_LOAD_LOAD_S 0
  884. //*****************************************************************************
  885. //
  886. // The following are defines for the bit fields in the PWM_O_2_COUNT register.
  887. //
  888. //*****************************************************************************
  889. #define PWM_2_COUNT_COUNT_M 0x0000FFFF // Counter Value
  890. #define PWM_2_COUNT_COUNT_S 0
  891. //*****************************************************************************
  892. //
  893. // The following are defines for the bit fields in the PWM_O_2_CMPA register.
  894. //
  895. //*****************************************************************************
  896. #define PWM_2_CMPA_COMPA_M 0x0000FFFF // Comparator A Value
  897. #define PWM_2_CMPA_COMPA_S 0
  898. //*****************************************************************************
  899. //
  900. // The following are defines for the bit fields in the PWM_O_2_CMPB register.
  901. //
  902. //*****************************************************************************
  903. #define PWM_2_CMPB_COMPB_M 0x0000FFFF // Comparator B Value
  904. #define PWM_2_CMPB_COMPB_S 0
  905. //*****************************************************************************
  906. //
  907. // The following are defines for the bit fields in the PWM_O_2_GENA register.
  908. //
  909. //*****************************************************************************
  910. #define PWM_2_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  911. #define PWM_2_GENA_ACTCMPBD_NONE \
  912. 0x00000000 // Do nothing
  913. #define PWM_2_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  914. #define PWM_2_GENA_ACTCMPBD_ZERO \
  915. 0x00000800 // Drive pwmA Low
  916. #define PWM_2_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  917. #define PWM_2_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  918. #define PWM_2_GENA_ACTCMPBU_NONE \
  919. 0x00000000 // Do nothing
  920. #define PWM_2_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  921. #define PWM_2_GENA_ACTCMPBU_ZERO \
  922. 0x00000200 // Drive pwmA Low
  923. #define PWM_2_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  924. #define PWM_2_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  925. #define PWM_2_GENA_ACTCMPAD_NONE \
  926. 0x00000000 // Do nothing
  927. #define PWM_2_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  928. #define PWM_2_GENA_ACTCMPAD_ZERO \
  929. 0x00000080 // Drive pwmA Low
  930. #define PWM_2_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  931. #define PWM_2_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  932. #define PWM_2_GENA_ACTCMPAU_NONE \
  933. 0x00000000 // Do nothing
  934. #define PWM_2_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  935. #define PWM_2_GENA_ACTCMPAU_ZERO \
  936. 0x00000020 // Drive pwmA Low
  937. #define PWM_2_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  938. #define PWM_2_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  939. #define PWM_2_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  940. #define PWM_2_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  941. #define PWM_2_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  942. #define PWM_2_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  943. #define PWM_2_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  944. #define PWM_2_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  945. #define PWM_2_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  946. #define PWM_2_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  947. #define PWM_2_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  948. //*****************************************************************************
  949. //
  950. // The following are defines for the bit fields in the PWM_O_2_GENB register.
  951. //
  952. //*****************************************************************************
  953. #define PWM_2_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  954. #define PWM_2_GENB_ACTCMPBD_NONE \
  955. 0x00000000 // Do nothing
  956. #define PWM_2_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  957. #define PWM_2_GENB_ACTCMPBD_ZERO \
  958. 0x00000800 // Drive pwmB Low
  959. #define PWM_2_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  960. #define PWM_2_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  961. #define PWM_2_GENB_ACTCMPBU_NONE \
  962. 0x00000000 // Do nothing
  963. #define PWM_2_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  964. #define PWM_2_GENB_ACTCMPBU_ZERO \
  965. 0x00000200 // Drive pwmB Low
  966. #define PWM_2_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  967. #define PWM_2_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  968. #define PWM_2_GENB_ACTCMPAD_NONE \
  969. 0x00000000 // Do nothing
  970. #define PWM_2_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  971. #define PWM_2_GENB_ACTCMPAD_ZERO \
  972. 0x00000080 // Drive pwmB Low
  973. #define PWM_2_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  974. #define PWM_2_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  975. #define PWM_2_GENB_ACTCMPAU_NONE \
  976. 0x00000000 // Do nothing
  977. #define PWM_2_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  978. #define PWM_2_GENB_ACTCMPAU_ZERO \
  979. 0x00000020 // Drive pwmB Low
  980. #define PWM_2_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  981. #define PWM_2_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  982. #define PWM_2_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  983. #define PWM_2_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  984. #define PWM_2_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  985. #define PWM_2_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  986. #define PWM_2_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  987. #define PWM_2_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  988. #define PWM_2_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  989. #define PWM_2_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  990. #define PWM_2_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  991. //*****************************************************************************
  992. //
  993. // The following are defines for the bit fields in the PWM_O_2_DBCTL register.
  994. //
  995. //*****************************************************************************
  996. #define PWM_2_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  997. //*****************************************************************************
  998. //
  999. // The following are defines for the bit fields in the PWM_O_2_DBRISE register.
  1000. //
  1001. //*****************************************************************************
  1002. #define PWM_2_DBRISE_RISEDELAY_M \
  1003. 0x00000FFF // Dead-Band Rise Delay
  1004. #define PWM_2_DBRISE_RISEDELAY_S \
  1005. 0
  1006. //*****************************************************************************
  1007. //
  1008. // The following are defines for the bit fields in the PWM_O_2_DBFALL register.
  1009. //
  1010. //*****************************************************************************
  1011. #define PWM_2_DBFALL_FALLDELAY_M \
  1012. 0x00000FFF // Dead-Band Fall Delay
  1013. #define PWM_2_DBFALL_FALLDELAY_S \
  1014. 0
  1015. //*****************************************************************************
  1016. //
  1017. // The following are defines for the bit fields in the PWM_O_2_FLTSRC0
  1018. // register.
  1019. //
  1020. //*****************************************************************************
  1021. #define PWM_2_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  1022. #define PWM_2_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  1023. #define PWM_2_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  1024. #define PWM_2_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  1025. //*****************************************************************************
  1026. //
  1027. // The following are defines for the bit fields in the PWM_O_2_FLTSRC1
  1028. // register.
  1029. //
  1030. //*****************************************************************************
  1031. #define PWM_2_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  1032. #define PWM_2_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  1033. #define PWM_2_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  1034. #define PWM_2_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  1035. #define PWM_2_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  1036. #define PWM_2_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  1037. #define PWM_2_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  1038. #define PWM_2_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  1039. //*****************************************************************************
  1040. //
  1041. // The following are defines for the bit fields in the PWM_O_2_MINFLTPER
  1042. // register.
  1043. //
  1044. //*****************************************************************************
  1045. #define PWM_2_MINFLTPER_MFP_M 0x0000FFFF // Minimum Fault Period
  1046. #define PWM_2_MINFLTPER_MFP_S 0
  1047. //*****************************************************************************
  1048. //
  1049. // The following are defines for the bit fields in the PWM_O_3_CTL register.
  1050. //
  1051. //*****************************************************************************
  1052. #define PWM_3_CTL_LATCH 0x00040000 // Latch Fault Input
  1053. #define PWM_3_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  1054. #define PWM_3_CTL_FLTSRC 0x00010000 // Fault Condition Source
  1055. #define PWM_3_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  1056. #define PWM_3_CTL_DBFALLUPD_I 0x00000000 // Immediate
  1057. #define PWM_3_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  1058. #define PWM_3_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  1059. #define PWM_3_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  1060. #define PWM_3_CTL_DBRISEUPD_I 0x00000000 // Immediate
  1061. #define PWM_3_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  1062. #define PWM_3_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  1063. #define PWM_3_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  1064. #define PWM_3_CTL_DBCTLUPD_I 0x00000000 // Immediate
  1065. #define PWM_3_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  1066. #define PWM_3_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  1067. #define PWM_3_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  1068. #define PWM_3_CTL_GENBUPD_I 0x00000000 // Immediate
  1069. #define PWM_3_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  1070. #define PWM_3_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  1071. #define PWM_3_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  1072. #define PWM_3_CTL_GENAUPD_I 0x00000000 // Immediate
  1073. #define PWM_3_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  1074. #define PWM_3_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  1075. #define PWM_3_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  1076. #define PWM_3_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  1077. #define PWM_3_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  1078. #define PWM_3_CTL_DEBUG 0x00000004 // Debug Mode
  1079. #define PWM_3_CTL_MODE 0x00000002 // Counter Mode
  1080. #define PWM_3_CTL_ENABLE 0x00000001 // PWM Block Enable
  1081. //*****************************************************************************
  1082. //
  1083. // The following are defines for the bit fields in the PWM_O_3_INTEN register.
  1084. //
  1085. //*****************************************************************************
  1086. #define PWM_3_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  1087. // Down
  1088. #define PWM_3_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  1089. #define PWM_3_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  1090. // Down
  1091. #define PWM_3_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  1092. #define PWM_3_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  1093. #define PWM_3_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  1094. #define PWM_3_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  1095. // Down
  1096. #define PWM_3_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  1097. // Up
  1098. #define PWM_3_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  1099. // Down
  1100. #define PWM_3_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  1101. // Up
  1102. #define PWM_3_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  1103. #define PWM_3_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  1104. //*****************************************************************************
  1105. //
  1106. // The following are defines for the bit fields in the PWM_O_3_RIS register.
  1107. //
  1108. //*****************************************************************************
  1109. #define PWM_3_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  1110. // Status
  1111. #define PWM_3_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  1112. #define PWM_3_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  1113. // Status
  1114. #define PWM_3_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  1115. #define PWM_3_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  1116. #define PWM_3_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  1117. //*****************************************************************************
  1118. //
  1119. // The following are defines for the bit fields in the PWM_O_3_ISC register.
  1120. //
  1121. //*****************************************************************************
  1122. #define PWM_3_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  1123. #define PWM_3_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  1124. #define PWM_3_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  1125. #define PWM_3_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  1126. #define PWM_3_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  1127. #define PWM_3_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  1128. //*****************************************************************************
  1129. //
  1130. // The following are defines for the bit fields in the PWM_O_3_LOAD register.
  1131. //
  1132. //*****************************************************************************
  1133. #define PWM_3_LOAD_LOAD_M 0x0000FFFF // Counter Load Value
  1134. #define PWM_3_LOAD_LOAD_S 0
  1135. //*****************************************************************************
  1136. //
  1137. // The following are defines for the bit fields in the PWM_O_3_COUNT register.
  1138. //
  1139. //*****************************************************************************
  1140. #define PWM_3_COUNT_COUNT_M 0x0000FFFF // Counter Value
  1141. #define PWM_3_COUNT_COUNT_S 0
  1142. //*****************************************************************************
  1143. //
  1144. // The following are defines for the bit fields in the PWM_O_3_CMPA register.
  1145. //
  1146. //*****************************************************************************
  1147. #define PWM_3_CMPA_COMPA_M 0x0000FFFF // Comparator A Value
  1148. #define PWM_3_CMPA_COMPA_S 0
  1149. //*****************************************************************************
  1150. //
  1151. // The following are defines for the bit fields in the PWM_O_3_CMPB register.
  1152. //
  1153. //*****************************************************************************
  1154. #define PWM_3_CMPB_COMPB_M 0x0000FFFF // Comparator B Value
  1155. #define PWM_3_CMPB_COMPB_S 0
  1156. //*****************************************************************************
  1157. //
  1158. // The following are defines for the bit fields in the PWM_O_3_GENA register.
  1159. //
  1160. //*****************************************************************************
  1161. #define PWM_3_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  1162. #define PWM_3_GENA_ACTCMPBD_NONE \
  1163. 0x00000000 // Do nothing
  1164. #define PWM_3_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  1165. #define PWM_3_GENA_ACTCMPBD_ZERO \
  1166. 0x00000800 // Drive pwmA Low
  1167. #define PWM_3_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  1168. #define PWM_3_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  1169. #define PWM_3_GENA_ACTCMPBU_NONE \
  1170. 0x00000000 // Do nothing
  1171. #define PWM_3_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  1172. #define PWM_3_GENA_ACTCMPBU_ZERO \
  1173. 0x00000200 // Drive pwmA Low
  1174. #define PWM_3_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  1175. #define PWM_3_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  1176. #define PWM_3_GENA_ACTCMPAD_NONE \
  1177. 0x00000000 // Do nothing
  1178. #define PWM_3_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  1179. #define PWM_3_GENA_ACTCMPAD_ZERO \
  1180. 0x00000080 // Drive pwmA Low
  1181. #define PWM_3_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  1182. #define PWM_3_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  1183. #define PWM_3_GENA_ACTCMPAU_NONE \
  1184. 0x00000000 // Do nothing
  1185. #define PWM_3_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  1186. #define PWM_3_GENA_ACTCMPAU_ZERO \
  1187. 0x00000020 // Drive pwmA Low
  1188. #define PWM_3_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  1189. #define PWM_3_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  1190. #define PWM_3_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  1191. #define PWM_3_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  1192. #define PWM_3_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  1193. #define PWM_3_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  1194. #define PWM_3_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  1195. #define PWM_3_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  1196. #define PWM_3_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  1197. #define PWM_3_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  1198. #define PWM_3_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  1199. //*****************************************************************************
  1200. //
  1201. // The following are defines for the bit fields in the PWM_O_3_GENB register.
  1202. //
  1203. //*****************************************************************************
  1204. #define PWM_3_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  1205. #define PWM_3_GENB_ACTCMPBD_NONE \
  1206. 0x00000000 // Do nothing
  1207. #define PWM_3_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  1208. #define PWM_3_GENB_ACTCMPBD_ZERO \
  1209. 0x00000800 // Drive pwmB Low
  1210. #define PWM_3_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  1211. #define PWM_3_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  1212. #define PWM_3_GENB_ACTCMPBU_NONE \
  1213. 0x00000000 // Do nothing
  1214. #define PWM_3_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  1215. #define PWM_3_GENB_ACTCMPBU_ZERO \
  1216. 0x00000200 // Drive pwmB Low
  1217. #define PWM_3_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  1218. #define PWM_3_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  1219. #define PWM_3_GENB_ACTCMPAD_NONE \
  1220. 0x00000000 // Do nothing
  1221. #define PWM_3_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  1222. #define PWM_3_GENB_ACTCMPAD_ZERO \
  1223. 0x00000080 // Drive pwmB Low
  1224. #define PWM_3_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  1225. #define PWM_3_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  1226. #define PWM_3_GENB_ACTCMPAU_NONE \
  1227. 0x00000000 // Do nothing
  1228. #define PWM_3_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  1229. #define PWM_3_GENB_ACTCMPAU_ZERO \
  1230. 0x00000020 // Drive pwmB Low
  1231. #define PWM_3_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  1232. #define PWM_3_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  1233. #define PWM_3_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  1234. #define PWM_3_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  1235. #define PWM_3_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  1236. #define PWM_3_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  1237. #define PWM_3_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  1238. #define PWM_3_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  1239. #define PWM_3_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  1240. #define PWM_3_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  1241. #define PWM_3_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  1242. //*****************************************************************************
  1243. //
  1244. // The following are defines for the bit fields in the PWM_O_3_DBCTL register.
  1245. //
  1246. //*****************************************************************************
  1247. #define PWM_3_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  1248. //*****************************************************************************
  1249. //
  1250. // The following are defines for the bit fields in the PWM_O_3_DBRISE register.
  1251. //
  1252. //*****************************************************************************
  1253. #define PWM_3_DBRISE_RISEDELAY_M \
  1254. 0x00000FFF // Dead-Band Rise Delay
  1255. #define PWM_3_DBRISE_RISEDELAY_S \
  1256. 0
  1257. //*****************************************************************************
  1258. //
  1259. // The following are defines for the bit fields in the PWM_O_3_DBFALL register.
  1260. //
  1261. //*****************************************************************************
  1262. #define PWM_3_DBFALL_FALLDELAY_M \
  1263. 0x00000FFF // Dead-Band Fall Delay
  1264. #define PWM_3_DBFALL_FALLDELAY_S \
  1265. 0
  1266. //*****************************************************************************
  1267. //
  1268. // The following are defines for the bit fields in the PWM_O_3_FLTSRC0
  1269. // register.
  1270. //
  1271. //*****************************************************************************
  1272. #define PWM_3_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  1273. #define PWM_3_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  1274. #define PWM_3_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  1275. #define PWM_3_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  1276. //*****************************************************************************
  1277. //
  1278. // The following are defines for the bit fields in the PWM_O_3_FLTSRC1
  1279. // register.
  1280. //
  1281. //*****************************************************************************
  1282. #define PWM_3_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  1283. #define PWM_3_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  1284. #define PWM_3_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  1285. #define PWM_3_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  1286. #define PWM_3_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  1287. #define PWM_3_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  1288. #define PWM_3_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  1289. #define PWM_3_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  1290. //*****************************************************************************
  1291. //
  1292. // The following are defines for the bit fields in the PWM_O_3_MINFLTPER
  1293. // register.
  1294. //
  1295. //*****************************************************************************
  1296. #define PWM_3_MINFLTPER_MFP_M 0x0000FFFF // Minimum Fault Period
  1297. #define PWM_3_MINFLTPER_MFP_S 0
  1298. //*****************************************************************************
  1299. //
  1300. // The following are defines for the bit fields in the PWM_O_0_FLTSEN register.
  1301. //
  1302. //*****************************************************************************
  1303. #define PWM_0_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  1304. #define PWM_0_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  1305. #define PWM_0_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  1306. #define PWM_0_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  1307. //*****************************************************************************
  1308. //
  1309. // The following are defines for the bit fields in the PWM_O_0_FLTSTAT0
  1310. // register.
  1311. //
  1312. //*****************************************************************************
  1313. #define PWM_0_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  1314. #define PWM_0_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  1315. #define PWM_0_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  1316. #define PWM_0_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  1317. //*****************************************************************************
  1318. //
  1319. // The following are defines for the bit fields in the PWM_O_0_FLTSTAT1
  1320. // register.
  1321. //
  1322. //*****************************************************************************
  1323. #define PWM_0_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  1324. #define PWM_0_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  1325. #define PWM_0_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  1326. #define PWM_0_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  1327. #define PWM_0_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  1328. #define PWM_0_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  1329. #define PWM_0_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  1330. #define PWM_0_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  1331. //*****************************************************************************
  1332. //
  1333. // The following are defines for the bit fields in the PWM_O_1_FLTSEN register.
  1334. //
  1335. //*****************************************************************************
  1336. #define PWM_1_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  1337. #define PWM_1_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  1338. #define PWM_1_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  1339. #define PWM_1_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  1340. //*****************************************************************************
  1341. //
  1342. // The following are defines for the bit fields in the PWM_O_1_FLTSTAT0
  1343. // register.
  1344. //
  1345. //*****************************************************************************
  1346. #define PWM_1_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  1347. #define PWM_1_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  1348. #define PWM_1_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  1349. #define PWM_1_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  1350. //*****************************************************************************
  1351. //
  1352. // The following are defines for the bit fields in the PWM_O_1_FLTSTAT1
  1353. // register.
  1354. //
  1355. //*****************************************************************************
  1356. #define PWM_1_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  1357. #define PWM_1_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  1358. #define PWM_1_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  1359. #define PWM_1_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  1360. #define PWM_1_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  1361. #define PWM_1_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  1362. #define PWM_1_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  1363. #define PWM_1_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  1364. //*****************************************************************************
  1365. //
  1366. // The following are defines for the bit fields in the PWM_O_2_FLTSEN register.
  1367. //
  1368. //*****************************************************************************
  1369. #define PWM_2_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  1370. #define PWM_2_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  1371. #define PWM_2_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  1372. #define PWM_2_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  1373. //*****************************************************************************
  1374. //
  1375. // The following are defines for the bit fields in the PWM_O_2_FLTSTAT0
  1376. // register.
  1377. //
  1378. //*****************************************************************************
  1379. #define PWM_2_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  1380. #define PWM_2_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  1381. #define PWM_2_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  1382. #define PWM_2_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  1383. //*****************************************************************************
  1384. //
  1385. // The following are defines for the bit fields in the PWM_O_2_FLTSTAT1
  1386. // register.
  1387. //
  1388. //*****************************************************************************
  1389. #define PWM_2_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  1390. #define PWM_2_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  1391. #define PWM_2_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  1392. #define PWM_2_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  1393. #define PWM_2_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  1394. #define PWM_2_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  1395. #define PWM_2_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  1396. #define PWM_2_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  1397. //*****************************************************************************
  1398. //
  1399. // The following are defines for the bit fields in the PWM_O_3_FLTSEN register.
  1400. //
  1401. //*****************************************************************************
  1402. #define PWM_3_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  1403. #define PWM_3_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  1404. #define PWM_3_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  1405. #define PWM_3_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  1406. //*****************************************************************************
  1407. //
  1408. // The following are defines for the bit fields in the PWM_O_3_FLTSTAT0
  1409. // register.
  1410. //
  1411. //*****************************************************************************
  1412. #define PWM_3_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  1413. #define PWM_3_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  1414. #define PWM_3_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  1415. #define PWM_3_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  1416. //*****************************************************************************
  1417. //
  1418. // The following are defines for the bit fields in the PWM_O_3_FLTSTAT1
  1419. // register.
  1420. //
  1421. //*****************************************************************************
  1422. #define PWM_3_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  1423. #define PWM_3_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  1424. #define PWM_3_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  1425. #define PWM_3_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  1426. #define PWM_3_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  1427. #define PWM_3_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  1428. #define PWM_3_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  1429. #define PWM_3_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  1430. //*****************************************************************************
  1431. //
  1432. // The following are defines for the bit fields in the PWM_O_PP register.
  1433. //
  1434. //*****************************************************************************
  1435. #define PWM_PP_GCNT_M 0x0000000F // Generators
  1436. #define PWM_PP_FCNT_M 0x000000F0 // Fault Inputs (per PWM unit)
  1437. #define PWM_PP_ESYNC 0x00000100 // Extended Synchronization
  1438. #define PWM_PP_EFAULT 0x00000200 // Extended Fault
  1439. #define PWM_PP_ONE 0x00000400 // One-Shot Mode
  1440. #define PWM_PP_GCNT_S 0
  1441. #define PWM_PP_FCNT_S 4
  1442. //*****************************************************************************
  1443. //
  1444. // The following are defines for the bit fields in the PWM_O_CC register.
  1445. //
  1446. //*****************************************************************************
  1447. #define PWM_CC_USEPWM 0x00000100 // Use PWM Clock Divisor
  1448. #define PWM_CC_PWMDIV_M 0x00000007 // PWM Clock Divider
  1449. #define PWM_CC_PWMDIV_2 0x00000000 // /2
  1450. #define PWM_CC_PWMDIV_4 0x00000001 // /4
  1451. #define PWM_CC_PWMDIV_8 0x00000002 // /8
  1452. #define PWM_CC_PWMDIV_16 0x00000003 // /16
  1453. #define PWM_CC_PWMDIV_32 0x00000004 // /32
  1454. #define PWM_CC_PWMDIV_64 0x00000005 // /64
  1455. //*****************************************************************************
  1456. //
  1457. // The following are defines for the PWM Generator standard offsets.
  1458. //
  1459. //*****************************************************************************
  1460. #define PWM_O_X_CTL 0x00000000 // Gen Control Reg
  1461. #define PWM_O_X_INTEN 0x00000004 // Gen Int/Trig Enable Reg
  1462. #define PWM_O_X_RIS 0x00000008 // Gen Raw Int Status Reg
  1463. #define PWM_O_X_ISC 0x0000000C // Gen Int Status Reg
  1464. #define PWM_O_X_LOAD 0x00000010 // Gen Load Reg
  1465. #define PWM_O_X_COUNT 0x00000014 // Gen Counter Reg
  1466. #define PWM_O_X_CMPA 0x00000018 // Gen Compare A Reg
  1467. #define PWM_O_X_CMPB 0x0000001C // Gen Compare B Reg
  1468. #define PWM_O_X_GENA 0x00000020 // Gen Generator A Ctrl Reg
  1469. #define PWM_O_X_GENB 0x00000024 // Gen Generator B Ctrl Reg
  1470. #define PWM_O_X_DBCTL 0x00000028 // Gen Dead Band Ctrl Reg
  1471. #define PWM_O_X_DBRISE 0x0000002C // Gen DB Rising Edge Delay Reg
  1472. #define PWM_O_X_DBFALL 0x00000030 // Gen DB Falling Edge Delay Reg
  1473. #define PWM_O_X_FLTSRC0 0x00000034 // Fault pin, comparator condition
  1474. #define PWM_O_X_FLTSRC1 0x00000038 // Digital comparator condition
  1475. #define PWM_O_X_MINFLTPER 0x0000003C // Fault minimum period extension
  1476. #define PWM_GEN_0_OFFSET 0x00000040 // PWM0 base
  1477. #define PWM_GEN_1_OFFSET 0x00000080 // PWM1 base
  1478. #define PWM_GEN_2_OFFSET 0x000000C0 // PWM2 base
  1479. #define PWM_GEN_3_OFFSET 0x00000100 // PWM3 base
  1480. //*****************************************************************************
  1481. //
  1482. // The following are defines for the bit fields in the PWM_O_X_CTL register.
  1483. //
  1484. //*****************************************************************************
  1485. #define PWM_X_CTL_LATCH 0x00040000 // Latch Fault Input
  1486. #define PWM_X_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  1487. #define PWM_X_CTL_FLTSRC 0x00010000 // Fault Condition Source
  1488. #define PWM_X_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  1489. #define PWM_X_CTL_DBFALLUPD_I 0x00000000 // Immediate
  1490. #define PWM_X_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  1491. #define PWM_X_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  1492. #define PWM_X_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  1493. #define PWM_X_CTL_DBRISEUPD_I 0x00000000 // Immediate
  1494. #define PWM_X_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  1495. #define PWM_X_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  1496. #define PWM_X_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  1497. #define PWM_X_CTL_DBCTLUPD_I 0x00000000 // Immediate
  1498. #define PWM_X_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  1499. #define PWM_X_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  1500. #define PWM_X_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  1501. #define PWM_X_CTL_GENBUPD_I 0x00000000 // Immediate
  1502. #define PWM_X_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  1503. #define PWM_X_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  1504. #define PWM_X_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  1505. #define PWM_X_CTL_GENAUPD_I 0x00000000 // Immediate
  1506. #define PWM_X_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  1507. #define PWM_X_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  1508. #define PWM_X_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  1509. #define PWM_X_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  1510. #define PWM_X_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  1511. #define PWM_X_CTL_DEBUG 0x00000004 // Debug Mode
  1512. #define PWM_X_CTL_MODE 0x00000002 // Counter Mode
  1513. #define PWM_X_CTL_ENABLE 0x00000001 // PWM Block Enable
  1514. //*****************************************************************************
  1515. //
  1516. // The following are defines for the bit fields in the PWM_O_X_INTEN register.
  1517. //
  1518. //*****************************************************************************
  1519. #define PWM_X_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  1520. // Down
  1521. #define PWM_X_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  1522. #define PWM_X_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  1523. // Down
  1524. #define PWM_X_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  1525. #define PWM_X_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  1526. #define PWM_X_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  1527. #define PWM_X_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  1528. // Down
  1529. #define PWM_X_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  1530. // Up
  1531. #define PWM_X_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  1532. // Down
  1533. #define PWM_X_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  1534. // Up
  1535. #define PWM_X_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  1536. #define PWM_X_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  1537. //*****************************************************************************
  1538. //
  1539. // The following are defines for the bit fields in the PWM_O_X_RIS register.
  1540. //
  1541. //*****************************************************************************
  1542. #define PWM_X_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  1543. // Status
  1544. #define PWM_X_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  1545. #define PWM_X_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  1546. // Status
  1547. #define PWM_X_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  1548. #define PWM_X_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  1549. #define PWM_X_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  1550. //*****************************************************************************
  1551. //
  1552. // The following are defines for the bit fields in the PWM_O_X_ISC register.
  1553. //
  1554. //*****************************************************************************
  1555. #define PWM_X_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  1556. #define PWM_X_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  1557. #define PWM_X_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  1558. #define PWM_X_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  1559. #define PWM_X_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  1560. #define PWM_X_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  1561. //*****************************************************************************
  1562. //
  1563. // The following are defines for the bit fields in the PWM_O_X_LOAD register.
  1564. //
  1565. //*****************************************************************************
  1566. #define PWM_X_LOAD_M 0x0000FFFF // Counter Load Value
  1567. #define PWM_X_LOAD_S 0
  1568. //*****************************************************************************
  1569. //
  1570. // The following are defines for the bit fields in the PWM_O_X_COUNT register.
  1571. //
  1572. //*****************************************************************************
  1573. #define PWM_X_COUNT_M 0x0000FFFF // Counter Value
  1574. #define PWM_X_COUNT_S 0
  1575. //*****************************************************************************
  1576. //
  1577. // The following are defines for the bit fields in the PWM_O_X_CMPA register.
  1578. //
  1579. //*****************************************************************************
  1580. #define PWM_X_CMPA_M 0x0000FFFF // Comparator A Value
  1581. #define PWM_X_CMPA_S 0
  1582. //*****************************************************************************
  1583. //
  1584. // The following are defines for the bit fields in the PWM_O_X_CMPB register.
  1585. //
  1586. //*****************************************************************************
  1587. #define PWM_X_CMPB_M 0x0000FFFF // Comparator B Value
  1588. #define PWM_X_CMPB_S 0
  1589. //*****************************************************************************
  1590. //
  1591. // The following are defines for the bit fields in the PWM_O_X_GENA register.
  1592. //
  1593. //*****************************************************************************
  1594. #define PWM_X_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  1595. #define PWM_X_GENA_ACTCMPBD_NONE \
  1596. 0x00000000 // Do nothing
  1597. #define PWM_X_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  1598. #define PWM_X_GENA_ACTCMPBD_ZERO \
  1599. 0x00000800 // Drive pwmA Low
  1600. #define PWM_X_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  1601. #define PWM_X_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  1602. #define PWM_X_GENA_ACTCMPBU_NONE \
  1603. 0x00000000 // Do nothing
  1604. #define PWM_X_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  1605. #define PWM_X_GENA_ACTCMPBU_ZERO \
  1606. 0x00000200 // Drive pwmA Low
  1607. #define PWM_X_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  1608. #define PWM_X_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  1609. #define PWM_X_GENA_ACTCMPAD_NONE \
  1610. 0x00000000 // Do nothing
  1611. #define PWM_X_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  1612. #define PWM_X_GENA_ACTCMPAD_ZERO \
  1613. 0x00000080 // Drive pwmA Low
  1614. #define PWM_X_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  1615. #define PWM_X_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  1616. #define PWM_X_GENA_ACTCMPAU_NONE \
  1617. 0x00000000 // Do nothing
  1618. #define PWM_X_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  1619. #define PWM_X_GENA_ACTCMPAU_ZERO \
  1620. 0x00000020 // Drive pwmA Low
  1621. #define PWM_X_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  1622. #define PWM_X_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  1623. #define PWM_X_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  1624. #define PWM_X_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  1625. #define PWM_X_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  1626. #define PWM_X_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  1627. #define PWM_X_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  1628. #define PWM_X_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  1629. #define PWM_X_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  1630. #define PWM_X_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  1631. #define PWM_X_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  1632. //*****************************************************************************
  1633. //
  1634. // The following are defines for the bit fields in the PWM_O_X_GENB register.
  1635. //
  1636. //*****************************************************************************
  1637. #define PWM_X_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  1638. #define PWM_X_GENB_ACTCMPBD_NONE \
  1639. 0x00000000 // Do nothing
  1640. #define PWM_X_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  1641. #define PWM_X_GENB_ACTCMPBD_ZERO \
  1642. 0x00000800 // Drive pwmB Low
  1643. #define PWM_X_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  1644. #define PWM_X_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  1645. #define PWM_X_GENB_ACTCMPBU_NONE \
  1646. 0x00000000 // Do nothing
  1647. #define PWM_X_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  1648. #define PWM_X_GENB_ACTCMPBU_ZERO \
  1649. 0x00000200 // Drive pwmB Low
  1650. #define PWM_X_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  1651. #define PWM_X_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  1652. #define PWM_X_GENB_ACTCMPAD_NONE \
  1653. 0x00000000 // Do nothing
  1654. #define PWM_X_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  1655. #define PWM_X_GENB_ACTCMPAD_ZERO \
  1656. 0x00000080 // Drive pwmB Low
  1657. #define PWM_X_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  1658. #define PWM_X_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  1659. #define PWM_X_GENB_ACTCMPAU_NONE \
  1660. 0x00000000 // Do nothing
  1661. #define PWM_X_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  1662. #define PWM_X_GENB_ACTCMPAU_ZERO \
  1663. 0x00000020 // Drive pwmB Low
  1664. #define PWM_X_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  1665. #define PWM_X_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  1666. #define PWM_X_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  1667. #define PWM_X_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  1668. #define PWM_X_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  1669. #define PWM_X_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  1670. #define PWM_X_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  1671. #define PWM_X_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  1672. #define PWM_X_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  1673. #define PWM_X_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  1674. #define PWM_X_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  1675. //*****************************************************************************
  1676. //
  1677. // The following are defines for the bit fields in the PWM_O_X_DBCTL register.
  1678. //
  1679. //*****************************************************************************
  1680. #define PWM_X_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  1681. //*****************************************************************************
  1682. //
  1683. // The following are defines for the bit fields in the PWM_O_X_DBRISE register.
  1684. //
  1685. //*****************************************************************************
  1686. #define PWM_X_DBRISE_DELAY_M 0x00000FFF // Dead-Band Rise Delay
  1687. #define PWM_X_DBRISE_DELAY_S 0
  1688. //*****************************************************************************
  1689. //
  1690. // The following are defines for the bit fields in the PWM_O_X_DBFALL register.
  1691. //
  1692. //*****************************************************************************
  1693. #define PWM_X_DBFALL_DELAY_M 0x00000FFF // Dead-Band Fall Delay
  1694. #define PWM_X_DBFALL_DELAY_S 0
  1695. //*****************************************************************************
  1696. //
  1697. // The following are defines for the bit fields in the PWM_O_X_FLTSRC0
  1698. // register.
  1699. //
  1700. //*****************************************************************************
  1701. #define PWM_X_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  1702. #define PWM_X_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  1703. #define PWM_X_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  1704. #define PWM_X_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  1705. //*****************************************************************************
  1706. //
  1707. // The following are defines for the bit fields in the PWM_O_X_FLTSRC1
  1708. // register.
  1709. //
  1710. //*****************************************************************************
  1711. #define PWM_X_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  1712. #define PWM_X_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  1713. #define PWM_X_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  1714. #define PWM_X_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  1715. #define PWM_X_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  1716. #define PWM_X_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  1717. #define PWM_X_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  1718. #define PWM_X_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  1719. //*****************************************************************************
  1720. //
  1721. // The following are defines for the bit fields in the PWM_O_X_MINFLTPER
  1722. // register.
  1723. //
  1724. //*****************************************************************************
  1725. #define PWM_X_MINFLTPER_M 0x0000FFFF // Minimum Fault Period
  1726. #define PWM_X_MINFLTPER_S 0
  1727. //*****************************************************************************
  1728. //
  1729. // The following are defines for the PWM Generator extended offsets.
  1730. //
  1731. //*****************************************************************************
  1732. #define PWM_O_X_FLTSEN 0x00000000 // Fault logic sense
  1733. #define PWM_O_X_FLTSTAT0 0x00000004 // Pin and comparator status
  1734. #define PWM_O_X_FLTSTAT1 0x00000008 // Digital comparator status
  1735. #define PWM_EXT_0_OFFSET 0x00000800 // PWM0 extended base
  1736. #define PWM_EXT_1_OFFSET 0x00000880 // PWM1 extended base
  1737. #define PWM_EXT_2_OFFSET 0x00000900 // PWM2 extended base
  1738. #define PWM_EXT_3_OFFSET 0x00000980 // PWM3 extended base
  1739. //*****************************************************************************
  1740. //
  1741. // The following are defines for the bit fields in the PWM_O_X_FLTSEN register.
  1742. //
  1743. //*****************************************************************************
  1744. #define PWM_X_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  1745. #define PWM_X_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  1746. #define PWM_X_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  1747. #define PWM_X_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  1748. //*****************************************************************************
  1749. //
  1750. // The following are defines for the bit fields in the PWM_O_X_FLTSTAT0
  1751. // register.
  1752. //
  1753. //*****************************************************************************
  1754. #define PWM_X_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  1755. #define PWM_X_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  1756. #define PWM_X_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  1757. #define PWM_X_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  1758. //*****************************************************************************
  1759. //
  1760. // The following are defines for the bit fields in the PWM_O_X_FLTSTAT1
  1761. // register.
  1762. //
  1763. //*****************************************************************************
  1764. #define PWM_X_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  1765. #define PWM_X_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  1766. #define PWM_X_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  1767. #define PWM_X_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  1768. #define PWM_X_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  1769. #define PWM_X_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  1770. #define PWM_X_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  1771. #define PWM_X_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  1772. #endif // __HW_PWM_H__