12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032 |
- //*****************************************************************************
- //
- // hw_usb.h - Macros for use in accessing the USB registers.
- //
- // Copyright (c) 2007-2014 Texas Instruments Incorporated. All rights reserved.
- // Software License Agreement
- //
- // Redistribution and use in source and binary forms, with or without
- // modification, are permitted provided that the following conditions
- // are met:
- //
- // Redistributions of source code must retain the above copyright
- // notice, this list of conditions and the following disclaimer.
- //
- // Redistributions in binary form must reproduce the above copyright
- // notice, this list of conditions and the following disclaimer in the
- // documentation and/or other materials provided with the
- // distribution.
- //
- // Neither the name of Texas Instruments Incorporated nor the names of
- // its contributors may be used to endorse or promote products derived
- // from this software without specific prior written permission.
- //
- // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
- // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
- // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
- // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
- // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
- // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
- // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
- // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
- // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
- // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
- // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- //
- // This is part of revision 2.1.0.12573 of the Tiva Firmware Development Package.
- //
- //*****************************************************************************
- #ifndef __HW_USB_H__
- #define __HW_USB_H__
- //*****************************************************************************
- //
- // The following are defines for the Univeral Serial Bus register offsets.
- //
- //*****************************************************************************
- #define USB_O_FADDR 0x00000000 // USB Device Functional Address
- #define USB_O_POWER 0x00000001 // USB Power
- #define USB_O_TXIS 0x00000002 // USB Transmit Interrupt Status
- #define USB_O_RXIS 0x00000004 // USB Receive Interrupt Status
- #define USB_O_TXIE 0x00000006 // USB Transmit Interrupt Enable
- #define USB_O_RXIE 0x00000008 // USB Receive Interrupt Enable
- #define USB_O_IS 0x0000000A // USB General Interrupt Status
- #define USB_O_IE 0x0000000B // USB Interrupt Enable
- #define USB_O_FRAME 0x0000000C // USB Frame Value
- #define USB_O_EPIDX 0x0000000E // USB Endpoint Index
- #define USB_O_TEST 0x0000000F // USB Test Mode
- #define USB_O_FIFO0 0x00000020 // USB FIFO Endpoint 0
- #define USB_O_FIFO1 0x00000024 // USB FIFO Endpoint 1
- #define USB_O_FIFO2 0x00000028 // USB FIFO Endpoint 2
- #define USB_O_FIFO3 0x0000002C // USB FIFO Endpoint 3
- #define USB_O_FIFO4 0x00000030 // USB FIFO Endpoint 4
- #define USB_O_FIFO5 0x00000034 // USB FIFO Endpoint 5
- #define USB_O_FIFO6 0x00000038 // USB FIFO Endpoint 6
- #define USB_O_FIFO7 0x0000003C // USB FIFO Endpoint 7
- #define USB_O_DEVCTL 0x00000060 // USB Device Control
- #define USB_O_CCONF 0x00000061 // USB Common Configuration
- #define USB_O_TXFIFOSZ 0x00000062 // USB Transmit Dynamic FIFO Sizing
- #define USB_O_RXFIFOSZ 0x00000063 // USB Receive Dynamic FIFO Sizing
- #define USB_O_TXFIFOADD 0x00000064 // USB Transmit FIFO Start Address
- #define USB_O_RXFIFOADD 0x00000066 // USB Receive FIFO Start Address
- #define USB_O_ULPIVBUSCTL 0x00000070 // USB ULPI VBUS Control
- #define USB_O_ULPIREGDATA 0x00000074 // USB ULPI Register Data
- #define USB_O_ULPIREGADDR 0x00000075 // USB ULPI Register Address
- #define USB_O_ULPIREGCTL 0x00000076 // USB ULPI Register Control
- #define USB_O_EPINFO 0x00000078 // USB Endpoint Information
- #define USB_O_RAMINFO 0x00000079 // USB RAM Information
- #define USB_O_CONTIM 0x0000007A // USB Connect Timing
- #define USB_O_VPLEN 0x0000007B // USB OTG VBUS Pulse Timing
- #define USB_O_HSEOF 0x0000007C // USB High-Speed Last Transaction
- // to End of Frame Timing
- #define USB_O_FSEOF 0x0000007D // USB Full-Speed Last Transaction
- // to End of Frame Timing
- #define USB_O_LSEOF 0x0000007E // USB Low-Speed Last Transaction
- // to End of Frame Timing
- #define USB_O_TXFUNCADDR0 0x00000080 // USB Transmit Functional Address
- // Endpoint 0
- #define USB_O_TXHUBADDR0 0x00000082 // USB Transmit Hub Address
- // Endpoint 0
- #define USB_O_TXHUBPORT0 0x00000083 // USB Transmit Hub Port Endpoint 0
- #define USB_O_TXFUNCADDR1 0x00000088 // USB Transmit Functional Address
- // Endpoint 1
- #define USB_O_TXHUBADDR1 0x0000008A // USB Transmit Hub Address
- // Endpoint 1
- #define USB_O_TXHUBPORT1 0x0000008B // USB Transmit Hub Port Endpoint 1
- #define USB_O_RXFUNCADDR1 0x0000008C // USB Receive Functional Address
- // Endpoint 1
- #define USB_O_RXHUBADDR1 0x0000008E // USB Receive Hub Address Endpoint
- // 1
- #define USB_O_RXHUBPORT1 0x0000008F // USB Receive Hub Port Endpoint 1
- #define USB_O_TXFUNCADDR2 0x00000090 // USB Transmit Functional Address
- // Endpoint 2
- #define USB_O_TXHUBADDR2 0x00000092 // USB Transmit Hub Address
- // Endpoint 2
- #define USB_O_TXHUBPORT2 0x00000093 // USB Transmit Hub Port Endpoint 2
- #define USB_O_RXFUNCADDR2 0x00000094 // USB Receive Functional Address
- // Endpoint 2
- #define USB_O_RXHUBADDR2 0x00000096 // USB Receive Hub Address Endpoint
- // 2
- #define USB_O_RXHUBPORT2 0x00000097 // USB Receive Hub Port Endpoint 2
- #define USB_O_TXFUNCADDR3 0x00000098 // USB Transmit Functional Address
- // Endpoint 3
- #define USB_O_TXHUBADDR3 0x0000009A // USB Transmit Hub Address
- // Endpoint 3
- #define USB_O_TXHUBPORT3 0x0000009B // USB Transmit Hub Port Endpoint 3
- #define USB_O_RXFUNCADDR3 0x0000009C // USB Receive Functional Address
- // Endpoint 3
- #define USB_O_RXHUBADDR3 0x0000009E // USB Receive Hub Address Endpoint
- // 3
- #define USB_O_RXHUBPORT3 0x0000009F // USB Receive Hub Port Endpoint 3
- #define USB_O_TXFUNCADDR4 0x000000A0 // USB Transmit Functional Address
- // Endpoint 4
- #define USB_O_TXHUBADDR4 0x000000A2 // USB Transmit Hub Address
- // Endpoint 4
- #define USB_O_TXHUBPORT4 0x000000A3 // USB Transmit Hub Port Endpoint 4
- #define USB_O_RXFUNCADDR4 0x000000A4 // USB Receive Functional Address
- // Endpoint 4
- #define USB_O_RXHUBADDR4 0x000000A6 // USB Receive Hub Address Endpoint
- // 4
- #define USB_O_RXHUBPORT4 0x000000A7 // USB Receive Hub Port Endpoint 4
- #define USB_O_TXFUNCADDR5 0x000000A8 // USB Transmit Functional Address
- // Endpoint 5
- #define USB_O_TXHUBADDR5 0x000000AA // USB Transmit Hub Address
- // Endpoint 5
- #define USB_O_TXHUBPORT5 0x000000AB // USB Transmit Hub Port Endpoint 5
- #define USB_O_RXFUNCADDR5 0x000000AC // USB Receive Functional Address
- // Endpoint 5
- #define USB_O_RXHUBADDR5 0x000000AE // USB Receive Hub Address Endpoint
- // 5
- #define USB_O_RXHUBPORT5 0x000000AF // USB Receive Hub Port Endpoint 5
- #define USB_O_TXFUNCADDR6 0x000000B0 // USB Transmit Functional Address
- // Endpoint 6
- #define USB_O_TXHUBADDR6 0x000000B2 // USB Transmit Hub Address
- // Endpoint 6
- #define USB_O_TXHUBPORT6 0x000000B3 // USB Transmit Hub Port Endpoint 6
- #define USB_O_RXFUNCADDR6 0x000000B4 // USB Receive Functional Address
- // Endpoint 6
- #define USB_O_RXHUBADDR6 0x000000B6 // USB Receive Hub Address Endpoint
- // 6
- #define USB_O_RXHUBPORT6 0x000000B7 // USB Receive Hub Port Endpoint 6
- #define USB_O_TXFUNCADDR7 0x000000B8 // USB Transmit Functional Address
- // Endpoint 7
- #define USB_O_TXHUBADDR7 0x000000BA // USB Transmit Hub Address
- // Endpoint 7
- #define USB_O_TXHUBPORT7 0x000000BB // USB Transmit Hub Port Endpoint 7
- #define USB_O_RXFUNCADDR7 0x000000BC // USB Receive Functional Address
- // Endpoint 7
- #define USB_O_RXHUBADDR7 0x000000BE // USB Receive Hub Address Endpoint
- // 7
- #define USB_O_RXHUBPORT7 0x000000BF // USB Receive Hub Port Endpoint 7
- #define USB_O_CSRL0 0x00000102 // USB Control and Status Endpoint
- // 0 Low
- #define USB_O_CSRH0 0x00000103 // USB Control and Status Endpoint
- // 0 High
- #define USB_O_COUNT0 0x00000108 // USB Receive Byte Count Endpoint
- // 0
- #define USB_O_TYPE0 0x0000010A // USB Type Endpoint 0
- #define USB_O_NAKLMT 0x0000010B // USB NAK Limit
- #define USB_O_TXMAXP1 0x00000110 // USB Maximum Transmit Data
- // Endpoint 1
- #define USB_O_TXCSRL1 0x00000112 // USB Transmit Control and Status
- // Endpoint 1 Low
- #define USB_O_TXCSRH1 0x00000113 // USB Transmit Control and Status
- // Endpoint 1 High
- #define USB_O_RXMAXP1 0x00000114 // USB Maximum Receive Data
- // Endpoint 1
- #define USB_O_RXCSRL1 0x00000116 // USB Receive Control and Status
- // Endpoint 1 Low
- #define USB_O_RXCSRH1 0x00000117 // USB Receive Control and Status
- // Endpoint 1 High
- #define USB_O_RXCOUNT1 0x00000118 // USB Receive Byte Count Endpoint
- // 1
- #define USB_O_TXTYPE1 0x0000011A // USB Host Transmit Configure Type
- // Endpoint 1
- #define USB_O_TXINTERVAL1 0x0000011B // USB Host Transmit Interval
- // Endpoint 1
- #define USB_O_RXTYPE1 0x0000011C // USB Host Configure Receive Type
- // Endpoint 1
- #define USB_O_RXINTERVAL1 0x0000011D // USB Host Receive Polling
- // Interval Endpoint 1
- #define USB_O_TXMAXP2 0x00000120 // USB Maximum Transmit Data
- // Endpoint 2
- #define USB_O_TXCSRL2 0x00000122 // USB Transmit Control and Status
- // Endpoint 2 Low
- #define USB_O_TXCSRH2 0x00000123 // USB Transmit Control and Status
- // Endpoint 2 High
- #define USB_O_RXMAXP2 0x00000124 // USB Maximum Receive Data
- // Endpoint 2
- #define USB_O_RXCSRL2 0x00000126 // USB Receive Control and Status
- // Endpoint 2 Low
- #define USB_O_RXCSRH2 0x00000127 // USB Receive Control and Status
- // Endpoint 2 High
- #define USB_O_RXCOUNT2 0x00000128 // USB Receive Byte Count Endpoint
- // 2
- #define USB_O_TXTYPE2 0x0000012A // USB Host Transmit Configure Type
- // Endpoint 2
- #define USB_O_TXINTERVAL2 0x0000012B // USB Host Transmit Interval
- // Endpoint 2
- #define USB_O_RXTYPE2 0x0000012C // USB Host Configure Receive Type
- // Endpoint 2
- #define USB_O_RXINTERVAL2 0x0000012D // USB Host Receive Polling
- // Interval Endpoint 2
- #define USB_O_TXMAXP3 0x00000130 // USB Maximum Transmit Data
- // Endpoint 3
- #define USB_O_TXCSRL3 0x00000132 // USB Transmit Control and Status
- // Endpoint 3 Low
- #define USB_O_TXCSRH3 0x00000133 // USB Transmit Control and Status
- // Endpoint 3 High
- #define USB_O_RXMAXP3 0x00000134 // USB Maximum Receive Data
- // Endpoint 3
- #define USB_O_RXCSRL3 0x00000136 // USB Receive Control and Status
- // Endpoint 3 Low
- #define USB_O_RXCSRH3 0x00000137 // USB Receive Control and Status
- // Endpoint 3 High
- #define USB_O_RXCOUNT3 0x00000138 // USB Receive Byte Count Endpoint
- // 3
- #define USB_O_TXTYPE3 0x0000013A // USB Host Transmit Configure Type
- // Endpoint 3
- #define USB_O_TXINTERVAL3 0x0000013B // USB Host Transmit Interval
- // Endpoint 3
- #define USB_O_RXTYPE3 0x0000013C // USB Host Configure Receive Type
- // Endpoint 3
- #define USB_O_RXINTERVAL3 0x0000013D // USB Host Receive Polling
- // Interval Endpoint 3
- #define USB_O_TXMAXP4 0x00000140 // USB Maximum Transmit Data
- // Endpoint 4
- #define USB_O_TXCSRL4 0x00000142 // USB Transmit Control and Status
- // Endpoint 4 Low
- #define USB_O_TXCSRH4 0x00000143 // USB Transmit Control and Status
- // Endpoint 4 High
- #define USB_O_RXMAXP4 0x00000144 // USB Maximum Receive Data
- // Endpoint 4
- #define USB_O_RXCSRL4 0x00000146 // USB Receive Control and Status
- // Endpoint 4 Low
- #define USB_O_RXCSRH4 0x00000147 // USB Receive Control and Status
- // Endpoint 4 High
- #define USB_O_RXCOUNT4 0x00000148 // USB Receive Byte Count Endpoint
- // 4
- #define USB_O_TXTYPE4 0x0000014A // USB Host Transmit Configure Type
- // Endpoint 4
- #define USB_O_TXINTERVAL4 0x0000014B // USB Host Transmit Interval
- // Endpoint 4
- #define USB_O_RXTYPE4 0x0000014C // USB Host Configure Receive Type
- // Endpoint 4
- #define USB_O_RXINTERVAL4 0x0000014D // USB Host Receive Polling
- // Interval Endpoint 4
- #define USB_O_TXMAXP5 0x00000150 // USB Maximum Transmit Data
- // Endpoint 5
- #define USB_O_TXCSRL5 0x00000152 // USB Transmit Control and Status
- // Endpoint 5 Low
- #define USB_O_TXCSRH5 0x00000153 // USB Transmit Control and Status
- // Endpoint 5 High
- #define USB_O_RXMAXP5 0x00000154 // USB Maximum Receive Data
- // Endpoint 5
- #define USB_O_RXCSRL5 0x00000156 // USB Receive Control and Status
- // Endpoint 5 Low
- #define USB_O_RXCSRH5 0x00000157 // USB Receive Control and Status
- // Endpoint 5 High
- #define USB_O_RXCOUNT5 0x00000158 // USB Receive Byte Count Endpoint
- // 5
- #define USB_O_TXTYPE5 0x0000015A // USB Host Transmit Configure Type
- // Endpoint 5
- #define USB_O_TXINTERVAL5 0x0000015B // USB Host Transmit Interval
- // Endpoint 5
- #define USB_O_RXTYPE5 0x0000015C // USB Host Configure Receive Type
- // Endpoint 5
- #define USB_O_RXINTERVAL5 0x0000015D // USB Host Receive Polling
- // Interval Endpoint 5
- #define USB_O_TXMAXP6 0x00000160 // USB Maximum Transmit Data
- // Endpoint 6
- #define USB_O_TXCSRL6 0x00000162 // USB Transmit Control and Status
- // Endpoint 6 Low
- #define USB_O_TXCSRH6 0x00000163 // USB Transmit Control and Status
- // Endpoint 6 High
- #define USB_O_RXMAXP6 0x00000164 // USB Maximum Receive Data
- // Endpoint 6
- #define USB_O_RXCSRL6 0x00000166 // USB Receive Control and Status
- // Endpoint 6 Low
- #define USB_O_RXCSRH6 0x00000167 // USB Receive Control and Status
- // Endpoint 6 High
- #define USB_O_RXCOUNT6 0x00000168 // USB Receive Byte Count Endpoint
- // 6
- #define USB_O_TXTYPE6 0x0000016A // USB Host Transmit Configure Type
- // Endpoint 6
- #define USB_O_TXINTERVAL6 0x0000016B // USB Host Transmit Interval
- // Endpoint 6
- #define USB_O_RXTYPE6 0x0000016C // USB Host Configure Receive Type
- // Endpoint 6
- #define USB_O_RXINTERVAL6 0x0000016D // USB Host Receive Polling
- // Interval Endpoint 6
- #define USB_O_TXMAXP7 0x00000170 // USB Maximum Transmit Data
- // Endpoint 7
- #define USB_O_TXCSRL7 0x00000172 // USB Transmit Control and Status
- // Endpoint 7 Low
- #define USB_O_TXCSRH7 0x00000173 // USB Transmit Control and Status
- // Endpoint 7 High
- #define USB_O_RXMAXP7 0x00000174 // USB Maximum Receive Data
- // Endpoint 7
- #define USB_O_RXCSRL7 0x00000176 // USB Receive Control and Status
- // Endpoint 7 Low
- #define USB_O_RXCSRH7 0x00000177 // USB Receive Control and Status
- // Endpoint 7 High
- #define USB_O_RXCOUNT7 0x00000178 // USB Receive Byte Count Endpoint
- // 7
- #define USB_O_TXTYPE7 0x0000017A // USB Host Transmit Configure Type
- // Endpoint 7
- #define USB_O_TXINTERVAL7 0x0000017B // USB Host Transmit Interval
- // Endpoint 7
- #define USB_O_RXTYPE7 0x0000017C // USB Host Configure Receive Type
- // Endpoint 7
- #define USB_O_RXINTERVAL7 0x0000017D // USB Host Receive Polling
- // Interval Endpoint 7
- #define USB_O_DMAINTR 0x00000200 // USB DMA Interrupt
- #define USB_O_DMACTL0 0x00000204 // USB DMA Control 0
- #define USB_O_DMAADDR0 0x00000208 // USB DMA Address 0
- #define USB_O_DMACOUNT0 0x0000020C // USB DMA Count 0
- #define USB_O_DMACTL1 0x00000214 // USB DMA Control 1
- #define USB_O_DMAADDR1 0x00000218 // USB DMA Address 1
- #define USB_O_DMACOUNT1 0x0000021C // USB DMA Count 1
- #define USB_O_DMACTL2 0x00000224 // USB DMA Control 2
- #define USB_O_DMAADDR2 0x00000228 // USB DMA Address 2
- #define USB_O_DMACOUNT2 0x0000022C // USB DMA Count 2
- #define USB_O_DMACTL3 0x00000234 // USB DMA Control 3
- #define USB_O_DMAADDR3 0x00000238 // USB DMA Address 3
- #define USB_O_DMACOUNT3 0x0000023C // USB DMA Count 3
- #define USB_O_DMACTL4 0x00000244 // USB DMA Control 4
- #define USB_O_DMAADDR4 0x00000248 // USB DMA Address 4
- #define USB_O_DMACOUNT4 0x0000024C // USB DMA Count 4
- #define USB_O_DMACTL5 0x00000254 // USB DMA Control 5
- #define USB_O_DMAADDR5 0x00000258 // USB DMA Address 5
- #define USB_O_DMACOUNT5 0x0000025C // USB DMA Count 5
- #define USB_O_DMACTL6 0x00000264 // USB DMA Control 6
- #define USB_O_DMAADDR6 0x00000268 // USB DMA Address 6
- #define USB_O_DMACOUNT6 0x0000026C // USB DMA Count 6
- #define USB_O_DMACTL7 0x00000274 // USB DMA Control 7
- #define USB_O_DMAADDR7 0x00000278 // USB DMA Address 7
- #define USB_O_DMACOUNT7 0x0000027C // USB DMA Count 7
- #define USB_O_RQPKTCOUNT1 0x00000304 // USB Request Packet Count in
- // Block Transfer Endpoint 1
- #define USB_O_RQPKTCOUNT2 0x00000308 // USB Request Packet Count in
- // Block Transfer Endpoint 2
- #define USB_O_RQPKTCOUNT3 0x0000030C // USB Request Packet Count in
- // Block Transfer Endpoint 3
- #define USB_O_RQPKTCOUNT4 0x00000310 // USB Request Packet Count in
- // Block Transfer Endpoint 4
- #define USB_O_RQPKTCOUNT5 0x00000314 // USB Request Packet Count in
- // Block Transfer Endpoint 5
- #define USB_O_RQPKTCOUNT6 0x00000318 // USB Request Packet Count in
- // Block Transfer Endpoint 6
- #define USB_O_RQPKTCOUNT7 0x0000031C // USB Request Packet Count in
- // Block Transfer Endpoint 7
- #define USB_O_RXDPKTBUFDIS 0x00000340 // USB Receive Double Packet Buffer
- // Disable
- #define USB_O_TXDPKTBUFDIS 0x00000342 // USB Transmit Double Packet
- // Buffer Disable
- #define USB_O_CTO 0x00000344 // USB Chirp Timeout
- #define USB_O_HHSRTN 0x00000346 // USB High Speed to UTM Operating
- // Delay
- #define USB_O_HSBT 0x00000348 // USB High Speed Time-out Adder
- #define USB_O_LPMATTR 0x00000360 // USB LPM Attributes
- #define USB_O_LPMCNTRL 0x00000362 // USB LPM Control
- #define USB_O_LPMIM 0x00000363 // USB LPM Interrupt Mask
- #define USB_O_LPMRIS 0x00000364 // USB LPM Raw Interrupt Status
- #define USB_O_LPMFADDR 0x00000365 // USB LPM Function Address
- #define USB_O_EPC 0x00000400 // USB External Power Control
- #define USB_O_EPCRIS 0x00000404 // USB External Power Control Raw
- // Interrupt Status
- #define USB_O_EPCIM 0x00000408 // USB External Power Control
- // Interrupt Mask
- #define USB_O_EPCISC 0x0000040C // USB External Power Control
- // Interrupt Status and Clear
- #define USB_O_DRRIS 0x00000410 // USB Device RESUME Raw Interrupt
- // Status
- #define USB_O_DRIM 0x00000414 // USB Device RESUME Interrupt Mask
- #define USB_O_DRISC 0x00000418 // USB Device RESUME Interrupt
- // Status and Clear
- #define USB_O_GPCS 0x0000041C // USB General-Purpose Control and
- // Status
- #define USB_O_VDC 0x00000430 // USB VBUS Droop Control
- #define USB_O_VDCRIS 0x00000434 // USB VBUS Droop Control Raw
- // Interrupt Status
- #define USB_O_VDCIM 0x00000438 // USB VBUS Droop Control Interrupt
- // Mask
- #define USB_O_VDCISC 0x0000043C // USB VBUS Droop Control Interrupt
- // Status and Clear
- #define USB_O_IDVRIS 0x00000444 // USB ID Valid Detect Raw
- // Interrupt Status
- #define USB_O_IDVIM 0x00000448 // USB ID Valid Detect Interrupt
- // Mask
- #define USB_O_IDVISC 0x0000044C // USB ID Valid Detect Interrupt
- // Status and Clear
- #define USB_O_DMASEL 0x00000450 // USB DMA Select
- #define USB_O_PP 0x00000FC0 // USB Peripheral Properties
- #define USB_O_PC 0x00000FC4 // USB Peripheral Configuration
- #define USB_O_CC 0x00000FC8 // USB Clock Configuration
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FADDR register.
- //
- //*****************************************************************************
- #define USB_FADDR_M 0x0000007F // Function Address
- #define USB_FADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_POWER register.
- //
- //*****************************************************************************
- #define USB_POWER_ISOUP 0x00000080 // Isochronous Update
- #define USB_POWER_SOFTCONN 0x00000040 // Soft Connect/Disconnect
- #define USB_POWER_HSENAB 0x00000020 // High Speed Enable
- #define USB_POWER_HSMODE 0x00000010 // High Speed Enable
- #define USB_POWER_RESET 0x00000008 // RESET Signaling
- #define USB_POWER_RESUME 0x00000004 // RESUME Signaling
- #define USB_POWER_SUSPEND 0x00000002 // SUSPEND Mode
- #define USB_POWER_PWRDNPHY 0x00000001 // Power Down PHY
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXIS register.
- //
- //*****************************************************************************
- #define USB_TXIS_EP7 0x00000080 // TX Endpoint 7 Interrupt
- #define USB_TXIS_EP6 0x00000040 // TX Endpoint 6 Interrupt
- #define USB_TXIS_EP5 0x00000020 // TX Endpoint 5 Interrupt
- #define USB_TXIS_EP4 0x00000010 // TX Endpoint 4 Interrupt
- #define USB_TXIS_EP3 0x00000008 // TX Endpoint 3 Interrupt
- #define USB_TXIS_EP2 0x00000004 // TX Endpoint 2 Interrupt
- #define USB_TXIS_EP1 0x00000002 // TX Endpoint 1 Interrupt
- #define USB_TXIS_EP0 0x00000001 // TX and RX Endpoint 0 Interrupt
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXIS register.
- //
- //*****************************************************************************
- #define USB_RXIS_EP7 0x00000080 // RX Endpoint 7 Interrupt
- #define USB_RXIS_EP6 0x00000040 // RX Endpoint 6 Interrupt
- #define USB_RXIS_EP5 0x00000020 // RX Endpoint 5 Interrupt
- #define USB_RXIS_EP4 0x00000010 // RX Endpoint 4 Interrupt
- #define USB_RXIS_EP3 0x00000008 // RX Endpoint 3 Interrupt
- #define USB_RXIS_EP2 0x00000004 // RX Endpoint 2 Interrupt
- #define USB_RXIS_EP1 0x00000002 // RX Endpoint 1 Interrupt
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXIE register.
- //
- //*****************************************************************************
- #define USB_TXIE_EP7 0x00000080 // TX Endpoint 7 Interrupt Enable
- #define USB_TXIE_EP6 0x00000040 // TX Endpoint 6 Interrupt Enable
- #define USB_TXIE_EP5 0x00000020 // TX Endpoint 5 Interrupt Enable
- #define USB_TXIE_EP4 0x00000010 // TX Endpoint 4 Interrupt Enable
- #define USB_TXIE_EP3 0x00000008 // TX Endpoint 3 Interrupt Enable
- #define USB_TXIE_EP2 0x00000004 // TX Endpoint 2 Interrupt Enable
- #define USB_TXIE_EP1 0x00000002 // TX Endpoint 1 Interrupt Enable
- #define USB_TXIE_EP0 0x00000001 // TX and RX Endpoint 0 Interrupt
- // Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXIE register.
- //
- //*****************************************************************************
- #define USB_RXIE_EP7 0x00000080 // RX Endpoint 7 Interrupt Enable
- #define USB_RXIE_EP6 0x00000040 // RX Endpoint 6 Interrupt Enable
- #define USB_RXIE_EP5 0x00000020 // RX Endpoint 5 Interrupt Enable
- #define USB_RXIE_EP4 0x00000010 // RX Endpoint 4 Interrupt Enable
- #define USB_RXIE_EP3 0x00000008 // RX Endpoint 3 Interrupt Enable
- #define USB_RXIE_EP2 0x00000004 // RX Endpoint 2 Interrupt Enable
- #define USB_RXIE_EP1 0x00000002 // RX Endpoint 1 Interrupt Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_IS register.
- //
- //*****************************************************************************
- #define USB_IS_VBUSERR 0x00000080 // VBUS Error (OTG only)
- #define USB_IS_SESREQ 0x00000040 // SESSION REQUEST (OTG only)
- #define USB_IS_DISCON 0x00000020 // Session Disconnect (OTG only)
- #define USB_IS_CONN 0x00000010 // Session Connect
- #define USB_IS_SOF 0x00000008 // Start of Frame
- #define USB_IS_BABBLE 0x00000004 // Babble Detected
- #define USB_IS_RESET 0x00000004 // RESET Signaling Detected
- #define USB_IS_RESUME 0x00000002 // RESUME Signaling Detected
- #define USB_IS_SUSPEND 0x00000001 // SUSPEND Signaling Detected
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_IE register.
- //
- //*****************************************************************************
- #define USB_IE_VBUSERR 0x00000080 // Enable VBUS Error Interrupt (OTG
- // only)
- #define USB_IE_SESREQ 0x00000040 // Enable Session Request (OTG
- // only)
- #define USB_IE_DISCON 0x00000020 // Enable Disconnect Interrupt
- #define USB_IE_CONN 0x00000010 // Enable Connect Interrupt
- #define USB_IE_SOF 0x00000008 // Enable Start-of-Frame Interrupt
- #define USB_IE_BABBLE 0x00000004 // Enable Babble Interrupt
- #define USB_IE_RESET 0x00000004 // Enable RESET Interrupt
- #define USB_IE_RESUME 0x00000002 // Enable RESUME Interrupt
- #define USB_IE_SUSPND 0x00000001 // Enable SUSPEND Interrupt
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FRAME register.
- //
- //*****************************************************************************
- #define USB_FRAME_M 0x000007FF // Frame Number
- #define USB_FRAME_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPIDX register.
- //
- //*****************************************************************************
- #define USB_EPIDX_EPIDX_M 0x0000000F // Endpoint Index
- #define USB_EPIDX_EPIDX_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TEST register.
- //
- //*****************************************************************************
- #define USB_TEST_FORCEH 0x00000080 // Force Host Mode
- #define USB_TEST_FIFOACC 0x00000040 // FIFO Access
- #define USB_TEST_FORCEFS 0x00000020 // Force Full-Speed Mode
- #define USB_TEST_FORCEHS 0x00000010 // Force High-Speed Mode
- #define USB_TEST_TESTPKT 0x00000008 // Test Packet Mode Enable
- #define USB_TEST_TESTK 0x00000004 // Test_K Mode Enable
- #define USB_TEST_TESTJ 0x00000002 // Test_J Mode Enable
- #define USB_TEST_TESTSE0NAK 0x00000001 // Test_SE0_NAK Test Mode Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO0 register.
- //
- //*****************************************************************************
- #define USB_FIFO0_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO0_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO1 register.
- //
- //*****************************************************************************
- #define USB_FIFO1_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO1_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO2 register.
- //
- //*****************************************************************************
- #define USB_FIFO2_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO2_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO3 register.
- //
- //*****************************************************************************
- #define USB_FIFO3_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO3_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO4 register.
- //
- //*****************************************************************************
- #define USB_FIFO4_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO4_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO5 register.
- //
- //*****************************************************************************
- #define USB_FIFO5_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO5_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO6 register.
- //
- //*****************************************************************************
- #define USB_FIFO6_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO6_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FIFO7 register.
- //
- //*****************************************************************************
- #define USB_FIFO7_EPDATA_M 0xFFFFFFFF // Endpoint Data
- #define USB_FIFO7_EPDATA_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DEVCTL register.
- //
- //*****************************************************************************
- #define USB_DEVCTL_DEV 0x00000080 // Device Mode (OTG only)
- #define USB_DEVCTL_FSDEV 0x00000040 // Full-Speed Device Detected
- #define USB_DEVCTL_LSDEV 0x00000020 // Low-Speed Device Detected
- #define USB_DEVCTL_VBUS_M 0x00000018 // VBUS Level (OTG only)
- #define USB_DEVCTL_VBUS_NONE 0x00000000 // Below SessionEnd
- #define USB_DEVCTL_VBUS_SEND 0x00000008 // Above SessionEnd, below AValid
- #define USB_DEVCTL_VBUS_AVALID 0x00000010 // Above AValid, below VBUSValid
- #define USB_DEVCTL_VBUS_VALID 0x00000018 // Above VBUSValid
- #define USB_DEVCTL_HOST 0x00000004 // Host Mode
- #define USB_DEVCTL_HOSTREQ 0x00000002 // Host Request (OTG only)
- #define USB_DEVCTL_SESSION 0x00000001 // Session Start/End (OTG only)
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CCONF register.
- //
- //*****************************************************************************
- #define USB_CCONF_TXEDMA 0x00000002 // TX Early DMA Enable
- #define USB_CCONF_RXEDMA 0x00000001 // TX Early DMA Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFIFOSZ register.
- //
- //*****************************************************************************
- #define USB_TXFIFOSZ_DPB 0x00000010 // Double Packet Buffer Support
- #define USB_TXFIFOSZ_SIZE_M 0x0000000F // Max Packet Size
- #define USB_TXFIFOSZ_SIZE_8 0x00000000 // 8
- #define USB_TXFIFOSZ_SIZE_16 0x00000001 // 16
- #define USB_TXFIFOSZ_SIZE_32 0x00000002 // 32
- #define USB_TXFIFOSZ_SIZE_64 0x00000003 // 64
- #define USB_TXFIFOSZ_SIZE_128 0x00000004 // 128
- #define USB_TXFIFOSZ_SIZE_256 0x00000005 // 256
- #define USB_TXFIFOSZ_SIZE_512 0x00000006 // 512
- #define USB_TXFIFOSZ_SIZE_1024 0x00000007 // 1024
- #define USB_TXFIFOSZ_SIZE_2048 0x00000008 // 2048
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFIFOSZ register.
- //
- //*****************************************************************************
- #define USB_RXFIFOSZ_DPB 0x00000010 // Double Packet Buffer Support
- #define USB_RXFIFOSZ_SIZE_M 0x0000000F // Max Packet Size
- #define USB_RXFIFOSZ_SIZE_8 0x00000000 // 8
- #define USB_RXFIFOSZ_SIZE_16 0x00000001 // 16
- #define USB_RXFIFOSZ_SIZE_32 0x00000002 // 32
- #define USB_RXFIFOSZ_SIZE_64 0x00000003 // 64
- #define USB_RXFIFOSZ_SIZE_128 0x00000004 // 128
- #define USB_RXFIFOSZ_SIZE_256 0x00000005 // 256
- #define USB_RXFIFOSZ_SIZE_512 0x00000006 // 512
- #define USB_RXFIFOSZ_SIZE_1024 0x00000007 // 1024
- #define USB_RXFIFOSZ_SIZE_2048 0x00000008 // 2048
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFIFOADD
- // register.
- //
- //*****************************************************************************
- #define USB_TXFIFOADD_ADDR_M 0x000001FF // Transmit/Receive Start Address
- #define USB_TXFIFOADD_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFIFOADD
- // register.
- //
- //*****************************************************************************
- #define USB_RXFIFOADD_ADDR_M 0x000001FF // Transmit/Receive Start Address
- #define USB_RXFIFOADD_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_ULPIVBUSCTL
- // register.
- //
- //*****************************************************************************
- #define USB_ULPIVBUSCTL_USEEXTVBUSIND \
- 0x00000002 // Use External VBUS Indicator
- #define USB_ULPIVBUSCTL_USEEXTVBUS \
- 0x00000001 // Use External VBUS
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_ULPIREGDATA
- // register.
- //
- //*****************************************************************************
- #define USB_ULPIREGDATA_REGDATA_M \
- 0x000000FF // Register Data
- #define USB_ULPIREGDATA_REGDATA_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_ULPIREGADDR
- // register.
- //
- //*****************************************************************************
- #define USB_ULPIREGADDR_ADDR_M 0x000000FF // Register Address
- #define USB_ULPIREGADDR_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_ULPIREGCTL
- // register.
- //
- //*****************************************************************************
- #define USB_ULPIREGCTL_RDWR 0x00000004 // Read/Write Control
- #define USB_ULPIREGCTL_REGCMPLT 0x00000002 // Register Access Complete
- #define USB_ULPIREGCTL_REGACC 0x00000001 // Initiate Register Access
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPINFO register.
- //
- //*****************************************************************************
- #define USB_EPINFO_RXEP_M 0x000000F0 // RX Endpoints
- #define USB_EPINFO_TXEP_M 0x0000000F // TX Endpoints
- #define USB_EPINFO_RXEP_S 4
- #define USB_EPINFO_TXEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RAMINFO register.
- //
- //*****************************************************************************
- #define USB_RAMINFO_DMACHAN_M 0x000000F0 // DMA Channels
- #define USB_RAMINFO_RAMBITS_M 0x0000000F // RAM Address Bus Width
- #define USB_RAMINFO_DMACHAN_S 4
- #define USB_RAMINFO_RAMBITS_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CONTIM register.
- //
- //*****************************************************************************
- #define USB_CONTIM_WTCON_M 0x000000F0 // Connect Wait
- #define USB_CONTIM_WTID_M 0x0000000F // Wait ID
- #define USB_CONTIM_WTCON_S 4
- #define USB_CONTIM_WTID_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_VPLEN register.
- //
- //*****************************************************************************
- #define USB_VPLEN_VPLEN_M 0x000000FF // VBUS Pulse Length
- #define USB_VPLEN_VPLEN_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_HSEOF register.
- //
- //*****************************************************************************
- #define USB_HSEOF_HSEOFG_M 0x000000FF // HIgh-Speed End-of-Frame Gap
- #define USB_HSEOF_HSEOFG_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_FSEOF register.
- //
- //*****************************************************************************
- #define USB_FSEOF_FSEOFG_M 0x000000FF // Full-Speed End-of-Frame Gap
- #define USB_FSEOF_FSEOFG_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LSEOF register.
- //
- //*****************************************************************************
- #define USB_LSEOF_LSEOFG_M 0x000000FF // Low-Speed End-of-Frame Gap
- #define USB_LSEOF_LSEOFG_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR0
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR0_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR0_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR0
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR0_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR0_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT0
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT0_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT0_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR1
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR1_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR1_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR1
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR1_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR1_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT1
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT1_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT1_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR1
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR1_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR1_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR1
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR1_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR1_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT1
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT1_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT1_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR2
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR2_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR2_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR2
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR2_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR2_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT2
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT2_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT2_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR2
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR2_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR2_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR2
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR2_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR2_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT2
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT2_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT2_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR3
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR3_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR3_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR3
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR3_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR3_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT3
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT3_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT3_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR3
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR3_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR3_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR3
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR3_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR3_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT3
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT3_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT3_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR4
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR4_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR4_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR4
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR4_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR4_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT4
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT4_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT4_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR4
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR4_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR4_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR4
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR4_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR4_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT4
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT4_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT4_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR5
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR5_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR5_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR5
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR5_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR5_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT5
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT5_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT5_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR5
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR5_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR5_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR5
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR5_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR5_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT5
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT5_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT5_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR6
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR6_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR6_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR6
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR6_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR6_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT6
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT6_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT6_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR6
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR6_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR6_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR6
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR6_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR6_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT6
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT6_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT6_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXFUNCADDR7
- // register.
- //
- //*****************************************************************************
- #define USB_TXFUNCADDR7_ADDR_M 0x0000007F // Device Address
- #define USB_TXFUNCADDR7_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBADDR7
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBADDR7_ADDR_M 0x0000007F // Hub Address
- #define USB_TXHUBADDR7_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXHUBPORT7
- // register.
- //
- //*****************************************************************************
- #define USB_TXHUBPORT7_PORT_M 0x0000007F // Hub Port
- #define USB_TXHUBPORT7_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXFUNCADDR7
- // register.
- //
- //*****************************************************************************
- #define USB_RXFUNCADDR7_ADDR_M 0x0000007F // Device Address
- #define USB_RXFUNCADDR7_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBADDR7
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBADDR7_ADDR_M 0x0000007F // Hub Address
- #define USB_RXHUBADDR7_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXHUBPORT7
- // register.
- //
- //*****************************************************************************
- #define USB_RXHUBPORT7_PORT_M 0x0000007F // Hub Port
- #define USB_RXHUBPORT7_PORT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CSRL0 register.
- //
- //*****************************************************************************
- #define USB_CSRL0_NAKTO 0x00000080 // NAK Timeout
- #define USB_CSRL0_SETENDC 0x00000080 // Setup End Clear
- #define USB_CSRL0_STATUS 0x00000040 // STATUS Packet
- #define USB_CSRL0_RXRDYC 0x00000040 // RXRDY Clear
- #define USB_CSRL0_REQPKT 0x00000020 // Request Packet
- #define USB_CSRL0_STALL 0x00000020 // Send Stall
- #define USB_CSRL0_SETEND 0x00000010 // Setup End
- #define USB_CSRL0_ERROR 0x00000010 // Error
- #define USB_CSRL0_DATAEND 0x00000008 // Data End
- #define USB_CSRL0_SETUP 0x00000008 // Setup Packet
- #define USB_CSRL0_STALLED 0x00000004 // Endpoint Stalled
- #define USB_CSRL0_TXRDY 0x00000002 // Transmit Packet Ready
- #define USB_CSRL0_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CSRH0 register.
- //
- //*****************************************************************************
- #define USB_CSRH0_DISPING 0x00000008 // PING Disable
- #define USB_CSRH0_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_CSRH0_DT 0x00000002 // Data Toggle
- #define USB_CSRH0_FLUSH 0x00000001 // Flush FIFO
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_COUNT0 register.
- //
- //*****************************************************************************
- #define USB_COUNT0_COUNT_M 0x0000007F // FIFO Count
- #define USB_COUNT0_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TYPE0 register.
- //
- //*****************************************************************************
- #define USB_TYPE0_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TYPE0_SPEED_HIGH 0x00000040 // High
- #define USB_TYPE0_SPEED_FULL 0x00000080 // Full
- #define USB_TYPE0_SPEED_LOW 0x000000C0 // Low
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_NAKLMT register.
- //
- //*****************************************************************************
- #define USB_NAKLMT_NAKLMT_M 0x0000001F // EP0 NAK Limit
- #define USB_NAKLMT_NAKLMT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP1 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP1_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP1_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL1 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL1_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL1_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL1_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL1_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL1_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL1_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL1_ERROR 0x00000004 // Error
- #define USB_TXCSRL1_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL1_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL1_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH1 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH1_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH1_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH1_MODE 0x00000020 // Mode
- #define USB_TXCSRH1_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH1_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH1_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH1_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH1_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP1 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP1_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP1_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL1 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL1_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL1_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL1_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL1_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL1_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL1_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL1_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL1_OVER 0x00000004 // Overrun
- #define USB_RXCSRL1_ERROR 0x00000004 // Error
- #define USB_RXCSRL1_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL1_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH1 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH1_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH1_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH1_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH1_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH1_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH1_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH1_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH1_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH1_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH1_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT1 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT1_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT1_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE1 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE1_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE1_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE1_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE1_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE1_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE1_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE1_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE1_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE1_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE1_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE1_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE1_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL1
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL1_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL1_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL1_TXPOLL_S \
- 0
- #define USB_TXINTERVAL1_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE1 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE1_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE1_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE1_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE1_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE1_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE1_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE1_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE1_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE1_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE1_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE1_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE1_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL1
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL1_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL1_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL1_TXPOLL_S \
- 0
- #define USB_RXINTERVAL1_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP2 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP2_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP2_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL2 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL2_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL2_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL2_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL2_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL2_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL2_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL2_ERROR 0x00000004 // Error
- #define USB_TXCSRL2_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL2_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL2_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH2 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH2_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH2_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH2_MODE 0x00000020 // Mode
- #define USB_TXCSRH2_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH2_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH2_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH2_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH2_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP2 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP2_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP2_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL2 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL2_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL2_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL2_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL2_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL2_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL2_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL2_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL2_ERROR 0x00000004 // Error
- #define USB_RXCSRL2_OVER 0x00000004 // Overrun
- #define USB_RXCSRL2_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL2_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH2 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH2_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH2_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH2_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH2_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH2_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH2_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH2_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH2_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH2_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH2_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT2 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT2_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT2_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE2 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE2_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE2_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE2_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE2_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE2_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE2_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE2_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE2_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE2_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE2_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE2_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE2_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL2
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL2_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL2_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL2_NAKLMT_S \
- 0
- #define USB_TXINTERVAL2_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE2 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE2_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE2_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE2_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE2_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE2_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE2_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE2_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE2_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE2_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE2_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE2_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE2_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL2
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL2_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL2_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL2_TXPOLL_S \
- 0
- #define USB_RXINTERVAL2_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP3 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP3_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP3_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL3 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL3_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL3_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL3_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL3_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL3_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL3_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL3_ERROR 0x00000004 // Error
- #define USB_TXCSRL3_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL3_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL3_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH3 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH3_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH3_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH3_MODE 0x00000020 // Mode
- #define USB_TXCSRH3_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH3_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH3_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH3_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH3_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP3 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP3_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP3_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL3 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL3_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL3_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL3_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL3_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL3_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL3_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL3_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL3_ERROR 0x00000004 // Error
- #define USB_RXCSRL3_OVER 0x00000004 // Overrun
- #define USB_RXCSRL3_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL3_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH3 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH3_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH3_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH3_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH3_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH3_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH3_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH3_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH3_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH3_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH3_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT3 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT3_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT3_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE3 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE3_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE3_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE3_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE3_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE3_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE3_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE3_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE3_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE3_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE3_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE3_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE3_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL3
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL3_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL3_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL3_TXPOLL_S \
- 0
- #define USB_TXINTERVAL3_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE3 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE3_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE3_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE3_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE3_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE3_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE3_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE3_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE3_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE3_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE3_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE3_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE3_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL3
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL3_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL3_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL3_TXPOLL_S \
- 0
- #define USB_RXINTERVAL3_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP4 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP4_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP4_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL4 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL4_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL4_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL4_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL4_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL4_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL4_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL4_ERROR 0x00000004 // Error
- #define USB_TXCSRL4_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL4_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL4_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH4 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH4_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH4_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH4_MODE 0x00000020 // Mode
- #define USB_TXCSRH4_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH4_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH4_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH4_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH4_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP4 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP4_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP4_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL4 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL4_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL4_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL4_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL4_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL4_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL4_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL4_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL4_OVER 0x00000004 // Overrun
- #define USB_RXCSRL4_ERROR 0x00000004 // Error
- #define USB_RXCSRL4_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL4_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH4 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH4_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH4_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH4_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH4_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH4_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH4_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH4_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH4_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH4_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH4_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT4 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT4_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT4_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE4 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE4_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE4_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE4_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE4_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE4_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE4_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE4_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE4_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE4_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE4_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE4_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE4_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL4
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL4_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL4_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL4_NAKLMT_S \
- 0
- #define USB_TXINTERVAL4_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE4 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE4_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE4_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE4_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE4_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE4_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE4_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE4_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE4_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE4_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE4_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE4_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE4_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL4
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL4_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL4_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL4_NAKLMT_S \
- 0
- #define USB_RXINTERVAL4_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP5 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP5_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP5_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL5 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL5_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL5_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL5_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL5_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL5_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL5_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL5_ERROR 0x00000004 // Error
- #define USB_TXCSRL5_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL5_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL5_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH5 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH5_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH5_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH5_MODE 0x00000020 // Mode
- #define USB_TXCSRH5_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH5_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH5_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH5_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH5_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP5 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP5_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP5_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL5 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL5_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL5_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL5_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL5_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL5_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL5_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL5_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL5_ERROR 0x00000004 // Error
- #define USB_RXCSRL5_OVER 0x00000004 // Overrun
- #define USB_RXCSRL5_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL5_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH5 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH5_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH5_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH5_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH5_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH5_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH5_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH5_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH5_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH5_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH5_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT5 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT5_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT5_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE5 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE5_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE5_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE5_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE5_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE5_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE5_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE5_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE5_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE5_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE5_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE5_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE5_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL5
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL5_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL5_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL5_NAKLMT_S \
- 0
- #define USB_TXINTERVAL5_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE5 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE5_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE5_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE5_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE5_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE5_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE5_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE5_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE5_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE5_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE5_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE5_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE5_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL5
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL5_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL5_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL5_TXPOLL_S \
- 0
- #define USB_RXINTERVAL5_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP6 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP6_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP6_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL6 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL6_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL6_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL6_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL6_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL6_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL6_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL6_ERROR 0x00000004 // Error
- #define USB_TXCSRL6_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL6_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL6_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH6 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH6_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH6_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH6_MODE 0x00000020 // Mode
- #define USB_TXCSRH6_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH6_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH6_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH6_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH6_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP6 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP6_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP6_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL6 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL6_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL6_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL6_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL6_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL6_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL6_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL6_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL6_ERROR 0x00000004 // Error
- #define USB_RXCSRL6_OVER 0x00000004 // Overrun
- #define USB_RXCSRL6_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL6_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH6 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH6_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH6_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH6_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH6_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH6_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH6_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH6_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH6_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH6_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH6_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT6 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT6_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT6_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE6 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE6_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE6_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE6_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE6_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE6_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE6_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE6_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE6_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE6_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE6_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE6_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE6_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL6
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL6_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL6_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL6_TXPOLL_S \
- 0
- #define USB_TXINTERVAL6_NAKLMT_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE6 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE6_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE6_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE6_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE6_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE6_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE6_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE6_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE6_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE6_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE6_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE6_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE6_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL6
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL6_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL6_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL6_NAKLMT_S \
- 0
- #define USB_RXINTERVAL6_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXMAXP7 register.
- //
- //*****************************************************************************
- #define USB_TXMAXP7_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_TXMAXP7_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRL7 register.
- //
- //*****************************************************************************
- #define USB_TXCSRL7_NAKTO 0x00000080 // NAK Timeout
- #define USB_TXCSRL7_CLRDT 0x00000040 // Clear Data Toggle
- #define USB_TXCSRL7_STALLED 0x00000020 // Endpoint Stalled
- #define USB_TXCSRL7_STALL 0x00000010 // Send STALL
- #define USB_TXCSRL7_SETUP 0x00000010 // Setup Packet
- #define USB_TXCSRL7_FLUSH 0x00000008 // Flush FIFO
- #define USB_TXCSRL7_ERROR 0x00000004 // Error
- #define USB_TXCSRL7_UNDRN 0x00000004 // Underrun
- #define USB_TXCSRL7_FIFONE 0x00000002 // FIFO Not Empty
- #define USB_TXCSRL7_TXRDY 0x00000001 // Transmit Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXCSRH7 register.
- //
- //*****************************************************************************
- #define USB_TXCSRH7_AUTOSET 0x00000080 // Auto Set
- #define USB_TXCSRH7_ISO 0x00000040 // Isochronous Transfers
- #define USB_TXCSRH7_MODE 0x00000020 // Mode
- #define USB_TXCSRH7_DMAEN 0x00000010 // DMA Request Enable
- #define USB_TXCSRH7_FDT 0x00000008 // Force Data Toggle
- #define USB_TXCSRH7_DMAMOD 0x00000004 // DMA Request Mode
- #define USB_TXCSRH7_DTWE 0x00000002 // Data Toggle Write Enable
- #define USB_TXCSRH7_DT 0x00000001 // Data Toggle
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXMAXP7 register.
- //
- //*****************************************************************************
- #define USB_RXMAXP7_MAXLOAD_M 0x000007FF // Maximum Payload
- #define USB_RXMAXP7_MAXLOAD_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRL7 register.
- //
- //*****************************************************************************
- #define USB_RXCSRL7_CLRDT 0x00000080 // Clear Data Toggle
- #define USB_RXCSRL7_STALLED 0x00000040 // Endpoint Stalled
- #define USB_RXCSRL7_REQPKT 0x00000020 // Request Packet
- #define USB_RXCSRL7_STALL 0x00000020 // Send STALL
- #define USB_RXCSRL7_FLUSH 0x00000010 // Flush FIFO
- #define USB_RXCSRL7_DATAERR 0x00000008 // Data Error
- #define USB_RXCSRL7_NAKTO 0x00000008 // NAK Timeout
- #define USB_RXCSRL7_ERROR 0x00000004 // Error
- #define USB_RXCSRL7_OVER 0x00000004 // Overrun
- #define USB_RXCSRL7_FULL 0x00000002 // FIFO Full
- #define USB_RXCSRL7_RXRDY 0x00000001 // Receive Packet Ready
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCSRH7 register.
- //
- //*****************************************************************************
- #define USB_RXCSRH7_AUTOCL 0x00000080 // Auto Clear
- #define USB_RXCSRH7_ISO 0x00000040 // Isochronous Transfers
- #define USB_RXCSRH7_AUTORQ 0x00000040 // Auto Request
- #define USB_RXCSRH7_DMAEN 0x00000020 // DMA Request Enable
- #define USB_RXCSRH7_PIDERR 0x00000010 // PID Error
- #define USB_RXCSRH7_DISNYET 0x00000010 // Disable NYET
- #define USB_RXCSRH7_DMAMOD 0x00000008 // DMA Request Mode
- #define USB_RXCSRH7_DTWE 0x00000004 // Data Toggle Write Enable
- #define USB_RXCSRH7_DT 0x00000002 // Data Toggle
- #define USB_RXCSRH7_INCOMPRX 0x00000001 // Incomplete RX Transmission
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXCOUNT7 register.
- //
- //*****************************************************************************
- #define USB_RXCOUNT7_COUNT_M 0x00001FFF // Receive Packet Count
- #define USB_RXCOUNT7_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXTYPE7 register.
- //
- //*****************************************************************************
- #define USB_TXTYPE7_SPEED_M 0x000000C0 // Operating Speed
- #define USB_TXTYPE7_SPEED_DFLT 0x00000000 // Default
- #define USB_TXTYPE7_SPEED_HIGH 0x00000040 // High
- #define USB_TXTYPE7_SPEED_FULL 0x00000080 // Full
- #define USB_TXTYPE7_SPEED_LOW 0x000000C0 // Low
- #define USB_TXTYPE7_PROTO_M 0x00000030 // Protocol
- #define USB_TXTYPE7_PROTO_CTRL 0x00000000 // Control
- #define USB_TXTYPE7_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_TXTYPE7_PROTO_BULK 0x00000020 // Bulk
- #define USB_TXTYPE7_PROTO_INT 0x00000030 // Interrupt
- #define USB_TXTYPE7_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_TXTYPE7_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXINTERVAL7
- // register.
- //
- //*****************************************************************************
- #define USB_TXINTERVAL7_TXPOLL_M \
- 0x000000FF // TX Polling
- #define USB_TXINTERVAL7_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_TXINTERVAL7_NAKLMT_S \
- 0
- #define USB_TXINTERVAL7_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXTYPE7 register.
- //
- //*****************************************************************************
- #define USB_RXTYPE7_SPEED_M 0x000000C0 // Operating Speed
- #define USB_RXTYPE7_SPEED_DFLT 0x00000000 // Default
- #define USB_RXTYPE7_SPEED_HIGH 0x00000040 // High
- #define USB_RXTYPE7_SPEED_FULL 0x00000080 // Full
- #define USB_RXTYPE7_SPEED_LOW 0x000000C0 // Low
- #define USB_RXTYPE7_PROTO_M 0x00000030 // Protocol
- #define USB_RXTYPE7_PROTO_CTRL 0x00000000 // Control
- #define USB_RXTYPE7_PROTO_ISOC 0x00000010 // Isochronous
- #define USB_RXTYPE7_PROTO_BULK 0x00000020 // Bulk
- #define USB_RXTYPE7_PROTO_INT 0x00000030 // Interrupt
- #define USB_RXTYPE7_TEP_M 0x0000000F // Target Endpoint Number
- #define USB_RXTYPE7_TEP_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXINTERVAL7
- // register.
- //
- //*****************************************************************************
- #define USB_RXINTERVAL7_TXPOLL_M \
- 0x000000FF // RX Polling
- #define USB_RXINTERVAL7_NAKLMT_M \
- 0x000000FF // NAK Limit
- #define USB_RXINTERVAL7_NAKLMT_S \
- 0
- #define USB_RXINTERVAL7_TXPOLL_S \
- 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAINTR register.
- //
- //*****************************************************************************
- #define USB_DMAINTR_CH7 0x00000080 // Channel 7 DMA Interrupt
- #define USB_DMAINTR_CH6 0x00000040 // Channel 6 DMA Interrupt
- #define USB_DMAINTR_CH5 0x00000020 // Channel 5 DMA Interrupt
- #define USB_DMAINTR_CH4 0x00000010 // Channel 4 DMA Interrupt
- #define USB_DMAINTR_CH3 0x00000008 // Channel 3 DMA Interrupt
- #define USB_DMAINTR_CH2 0x00000004 // Channel 2 DMA Interrupt
- #define USB_DMAINTR_CH1 0x00000002 // Channel 1 DMA Interrupt
- #define USB_DMAINTR_CH0 0x00000001 // Channel 0 DMA Interrupt
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL0 register.
- //
- //*****************************************************************************
- #define USB_DMACTL0_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL0_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL0_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL0_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL0_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL0_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL0_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL0_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL0_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL0_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL0_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL0_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR0 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR0_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR0_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT0
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT0_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT0_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL1 register.
- //
- //*****************************************************************************
- #define USB_DMACTL1_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL1_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL1_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL1_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL1_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL1_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL1_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL1_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL1_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL1_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL1_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL1_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR1 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR1_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR1_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT1
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT1_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT1_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL2 register.
- //
- //*****************************************************************************
- #define USB_DMACTL2_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL2_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL2_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL2_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL2_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL2_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL2_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL2_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL2_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL2_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL2_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL2_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR2 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR2_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR2_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT2
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT2_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT2_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL3 register.
- //
- //*****************************************************************************
- #define USB_DMACTL3_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL3_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL3_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL3_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL3_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL3_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL3_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL3_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL3_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL3_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL3_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL3_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR3 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR3_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR3_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT3
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT3_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT3_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL4 register.
- //
- //*****************************************************************************
- #define USB_DMACTL4_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL4_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL4_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL4_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL4_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL4_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL4_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL4_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL4_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL4_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL4_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL4_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR4 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR4_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR4_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT4
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT4_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT4_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL5 register.
- //
- //*****************************************************************************
- #define USB_DMACTL5_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL5_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL5_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL5_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL5_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL5_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL5_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL5_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL5_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL5_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL5_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL5_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR5 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR5_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR5_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT5
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT5_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT5_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL6 register.
- //
- //*****************************************************************************
- #define USB_DMACTL6_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL6_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL6_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL6_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL6_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL6_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL6_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL6_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL6_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL6_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL6_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL6_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR6 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR6_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR6_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT6
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT6_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT6_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACTL7 register.
- //
- //*****************************************************************************
- #define USB_DMACTL7_BRSTM_M 0x00000600 // Burst Mode
- #define USB_DMACTL7_BRSTM_ANY 0x00000000 // Bursts of unspecified length
- #define USB_DMACTL7_BRSTM_INC4 0x00000200 // INCR4 or unspecified length
- #define USB_DMACTL7_BRSTM_INC8 0x00000400 // INCR8, INCR4 or unspecified
- // length
- #define USB_DMACTL7_BRSTM_INC16 0x00000600 // INCR16, INCR8, INCR4 or
- // unspecified length
- #define USB_DMACTL7_ERR 0x00000100 // Bus Error Bit
- #define USB_DMACTL7_EP_M 0x000000F0 // Endpoint number
- #define USB_DMACTL7_IE 0x00000008 // DMA Interrupt Enable
- #define USB_DMACTL7_MODE 0x00000004 // DMA Transfer Mode
- #define USB_DMACTL7_DIR 0x00000002 // DMA Direction
- #define USB_DMACTL7_ENABLE 0x00000001 // DMA Transfer Enable
- #define USB_DMACTL7_EP_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMAADDR7 register.
- //
- //*****************************************************************************
- #define USB_DMAADDR7_ADDR_M 0xFFFFFFFC // DMA Address
- #define USB_DMAADDR7_ADDR_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMACOUNT7
- // register.
- //
- //*****************************************************************************
- #define USB_DMACOUNT7_COUNT_M 0xFFFFFFFC // DMA Count
- #define USB_DMACOUNT7_COUNT_S 2
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT1
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT1_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT1_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT2
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT2_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT2_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT3
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT3_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT3_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT4
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT4_COUNT_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT4_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT5
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT5_COUNT_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT5_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT6
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT6_COUNT_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT6_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RQPKTCOUNT7
- // register.
- //
- //*****************************************************************************
- #define USB_RQPKTCOUNT7_COUNT_M 0x0000FFFF // Block Transfer Packet Count
- #define USB_RQPKTCOUNT7_COUNT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_RXDPKTBUFDIS
- // register.
- //
- //*****************************************************************************
- #define USB_RXDPKTBUFDIS_EP7 0x00000080 // EP7 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP6 0x00000040 // EP6 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP5 0x00000020 // EP5 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP4 0x00000010 // EP4 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP3 0x00000008 // EP3 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP2 0x00000004 // EP2 RX Double-Packet Buffer
- // Disable
- #define USB_RXDPKTBUFDIS_EP1 0x00000002 // EP1 RX Double-Packet Buffer
- // Disable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_TXDPKTBUFDIS
- // register.
- //
- //*****************************************************************************
- #define USB_TXDPKTBUFDIS_EP7 0x00000080 // EP7 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP6 0x00000040 // EP6 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP5 0x00000020 // EP5 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP4 0x00000010 // EP4 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP3 0x00000008 // EP3 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP2 0x00000004 // EP2 TX Double-Packet Buffer
- // Disable
- #define USB_TXDPKTBUFDIS_EP1 0x00000002 // EP1 TX Double-Packet Buffer
- // Disable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CTO register.
- //
- //*****************************************************************************
- #define USB_CTO_CCTV_M 0x0000FFFF // Configurable Chirp Timeout Value
- #define USB_CTO_CCTV_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_HHSRTN register.
- //
- //*****************************************************************************
- #define USB_HHSRTN_HHSRTN_M 0x0000FFFF // HIgh Speed to UTM Operating
- // Delay
- #define USB_HHSRTN_HHSRTN_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_HSBT register.
- //
- //*****************************************************************************
- #define USB_HSBT_HSBT_M 0x0000000F // High Speed Timeout Adder
- #define USB_HSBT_HSBT_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LPMATTR register.
- //
- //*****************************************************************************
- #define USB_LPMATTR_ENDPT_M 0x0000F000 // Endpoint
- #define USB_LPMATTR_RMTWAK 0x00000100 // Remote Wake
- #define USB_LPMATTR_HIRD_M 0x000000F0 // Host Initiated Resume Duration
- #define USB_LPMATTR_LS_M 0x0000000F // Link State
- #define USB_LPMATTR_LS_L1 0x00000001 // Sleep State (L1)
- #define USB_LPMATTR_ENDPT_S 12
- #define USB_LPMATTR_HIRD_S 4
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LPMCNTRL register.
- //
- //*****************************************************************************
- #define USB_LPMCNTRL_NAK 0x00000010 // LPM NAK
- #define USB_LPMCNTRL_EN_M 0x0000000C // LPM Enable
- #define USB_LPMCNTRL_EN_NONE 0x00000000 // LPM and Extended transactions
- // are not supported. In this case,
- // the USB does not respond to LPM
- // transactions and LPM
- // transactions cause a timeout
- #define USB_LPMCNTRL_EN_EXT 0x00000004 // LPM is not supported but
- // extended transactions are
- // supported. In this case, the USB
- // does respond to an LPM
- // transaction with a STALL
- #define USB_LPMCNTRL_EN_LPMEXT 0x0000000C // The USB supports LPM extended
- // transactions. In this case, the
- // USB responds with a NYET or an
- // ACK as determined by the value
- // of TXLPM and other conditions
- #define USB_LPMCNTRL_RES 0x00000002 // LPM Resume
- #define USB_LPMCNTRL_TXLPM 0x00000001 // Transmit LPM Transaction Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LPMIM register.
- //
- //*****************************************************************************
- #define USB_LPMIM_ERR 0x00000020 // LPM Error Interrupt Mask
- #define USB_LPMIM_RES 0x00000010 // LPM Resume Interrupt Mask
- #define USB_LPMIM_NC 0x00000008 // LPM NC Interrupt Mask
- #define USB_LPMIM_ACK 0x00000004 // LPM ACK Interrupt Mask
- #define USB_LPMIM_NY 0x00000002 // LPM NY Interrupt Mask
- #define USB_LPMIM_STALL 0x00000001 // LPM STALL Interrupt Mask
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LPMRIS register.
- //
- //*****************************************************************************
- #define USB_LPMRIS_ERR 0x00000020 // LPM Interrupt Status
- #define USB_LPMRIS_RES 0x00000010 // LPM Resume Interrupt Status
- #define USB_LPMRIS_NC 0x00000008 // LPM NC Interrupt Status
- #define USB_LPMRIS_ACK 0x00000004 // LPM ACK Interrupt Status
- #define USB_LPMRIS_NY 0x00000002 // LPM NY Interrupt Status
- #define USB_LPMRIS_LPMST 0x00000001 // LPM STALL Interrupt Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_LPMFADDR register.
- //
- //*****************************************************************************
- #define USB_LPMFADDR_ADDR_M 0x0000007F // LPM Function Address
- #define USB_LPMFADDR_ADDR_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPC register.
- //
- //*****************************************************************************
- #define USB_EPC_PFLTACT_M 0x00000300 // Power Fault Action
- #define USB_EPC_PFLTACT_UNCHG 0x00000000 // Unchanged
- #define USB_EPC_PFLTACT_TRIS 0x00000100 // Tristate
- #define USB_EPC_PFLTACT_LOW 0x00000200 // Low
- #define USB_EPC_PFLTACT_HIGH 0x00000300 // High
- #define USB_EPC_PFLTAEN 0x00000040 // Power Fault Action Enable
- #define USB_EPC_PFLTSEN_HIGH 0x00000020 // Power Fault Sense
- #define USB_EPC_PFLTEN 0x00000010 // Power Fault Input Enable
- #define USB_EPC_EPENDE 0x00000004 // EPEN Drive Enable
- #define USB_EPC_EPEN_M 0x00000003 // External Power Supply Enable
- // Configuration
- #define USB_EPC_EPEN_LOW 0x00000000 // Power Enable Active Low
- #define USB_EPC_EPEN_HIGH 0x00000001 // Power Enable Active High
- #define USB_EPC_EPEN_VBLOW 0x00000002 // Power Enable High if VBUS Low
- // (OTG only)
- #define USB_EPC_EPEN_VBHIGH 0x00000003 // Power Enable High if VBUS High
- // (OTG only)
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPCRIS register.
- //
- //*****************************************************************************
- #define USB_EPCRIS_PF 0x00000001 // USB Power Fault Interrupt Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPCIM register.
- //
- //*****************************************************************************
- #define USB_EPCIM_PF 0x00000001 // USB Power Fault Interrupt Mask
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_EPCISC register.
- //
- //*****************************************************************************
- #define USB_EPCISC_PF 0x00000001 // USB Power Fault Interrupt Status
- // and Clear
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DRRIS register.
- //
- //*****************************************************************************
- #define USB_DRRIS_RESUME 0x00000001 // RESUME Interrupt Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DRIM register.
- //
- //*****************************************************************************
- #define USB_DRIM_RESUME 0x00000001 // RESUME Interrupt Mask
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DRISC register.
- //
- //*****************************************************************************
- #define USB_DRISC_RESUME 0x00000001 // RESUME Interrupt Status and
- // Clear
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_GPCS register.
- //
- //*****************************************************************************
- #define USB_GPCS_DEVMOD_M 0x00000007 // Device Mode
- #define USB_GPCS_DEVMOD_OTG 0x00000000 // Use USB0VBUS and USB0ID pin
- #define USB_GPCS_DEVMOD_HOST 0x00000002 // Force USB0VBUS and USB0ID low
- #define USB_GPCS_DEVMOD_DEV 0x00000003 // Force USB0VBUS and USB0ID high
- #define USB_GPCS_DEVMOD_HOSTVBUS \
- 0x00000004 // Use USB0VBUS and force USB0ID
- // low
- #define USB_GPCS_DEVMOD_DEVVBUS 0x00000005 // Use USB0VBUS and force USB0ID
- // high
- #define USB_GPCS_DEVMODOTG 0x00000002 // Enable Device Mode
- #define USB_GPCS_DEVMOD 0x00000001 // Device Mode
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_VDC register.
- //
- //*****************************************************************************
- #define USB_VDC_VBDEN 0x00000001 // VBUS Droop Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_VDCRIS register.
- //
- //*****************************************************************************
- #define USB_VDCRIS_VD 0x00000001 // VBUS Droop Raw Interrupt Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_VDCIM register.
- //
- //*****************************************************************************
- #define USB_VDCIM_VD 0x00000001 // VBUS Droop Interrupt Mask
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_VDCISC register.
- //
- //*****************************************************************************
- #define USB_VDCISC_VD 0x00000001 // VBUS Droop Interrupt Status and
- // Clear
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_IDVRIS register.
- //
- //*****************************************************************************
- #define USB_IDVRIS_ID 0x00000001 // ID Valid Detect Raw Interrupt
- // Status
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_IDVIM register.
- //
- //*****************************************************************************
- #define USB_IDVIM_ID 0x00000001 // ID Valid Detect Interrupt Mask
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_IDVISC register.
- //
- //*****************************************************************************
- #define USB_IDVISC_ID 0x00000001 // ID Valid Detect Interrupt Status
- // and Clear
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_DMASEL register.
- //
- //*****************************************************************************
- #define USB_DMASEL_DMACTX_M 0x00F00000 // DMA C TX Select
- #define USB_DMASEL_DMACRX_M 0x000F0000 // DMA C RX Select
- #define USB_DMASEL_DMABTX_M 0x0000F000 // DMA B TX Select
- #define USB_DMASEL_DMABRX_M 0x00000F00 // DMA B RX Select
- #define USB_DMASEL_DMAATX_M 0x000000F0 // DMA A TX Select
- #define USB_DMASEL_DMAARX_M 0x0000000F // DMA A RX Select
- #define USB_DMASEL_DMACTX_S 20
- #define USB_DMASEL_DMACRX_S 16
- #define USB_DMASEL_DMABTX_S 12
- #define USB_DMASEL_DMABRX_S 8
- #define USB_DMASEL_DMAATX_S 4
- #define USB_DMASEL_DMAARX_S 0
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_PP register.
- //
- //*****************************************************************************
- #define USB_PP_ECNT_M 0x0000FF00 // Endpoint Count
- #define USB_PP_USB_M 0x000000C0 // USB Capability
- #define USB_PP_USB_DEVICE 0x00000040 // DEVICE
- #define USB_PP_USB_HOSTDEVICE 0x00000080 // HOST
- #define USB_PP_USB_OTG 0x000000C0 // OTG
- #define USB_PP_ULPI 0x00000020 // ULPI Present
- #define USB_PP_PHY 0x00000010 // PHY Present
- #define USB_PP_TYPE_M 0x0000000F // Controller Type
- #define USB_PP_TYPE_0 0x00000000 // The first-generation USB
- // controller
- #define USB_PP_TYPE_1 0x00000001 // Second-generation USB
- // controller.The controller
- // implemented in post Icestorm
- // devices that use the 3.0 version
- // of the Mentor controller
- #define USB_PP_ECNT_S 8
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_PC register.
- //
- //*****************************************************************************
- #define USB_PC_ULPIEN 0x00010000 // ULPI Enable
- //*****************************************************************************
- //
- // The following are defines for the bit fields in the USB_O_CC register.
- //
- //*****************************************************************************
- #define USB_CC_CLKEN 0x00000200 // USB Clock Enable
- #define USB_CC_CSD 0x00000100 // Clock Source/Direction
- #define USB_CC_CLKDIV_M 0x0000000F // PLL Clock Divisor
- #define USB_CC_CLKDIV_S 0
- #endif // __HW_USB_H__
|