context_iar.S 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. ;/*
  2. ; * File : context_iar.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version
  13. ; * 2009-09-27 Bernard add protect when contex switch occurs
  14. ; * 2012-01-01 aozima support context switch load/store FPU register.
  15. ; * 2013-06-18 aozima add restore MSP feature.
  16. ; * 2013-06-23 aozima support lazy stack optimized.
  17. ; */
  18. ;/**
  19. ; * @addtogroup cortex-m4
  20. ; */
  21. ;/*@{*/
  22. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  23. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  24. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  25. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  26. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  27. SECTION .text:CODE(2)
  28. THUMB
  29. REQUIRE8
  30. PRESERVE8
  31. IMPORT rt_thread_switch_interrupt_flag
  32. IMPORT rt_interrupt_from_thread
  33. IMPORT rt_interrupt_to_thread
  34. ;/*
  35. ; * rt_base_t rt_hw_interrupt_disable();
  36. ; */
  37. EXPORT rt_hw_interrupt_disable
  38. rt_hw_interrupt_disable:
  39. MRS r0, PRIMASK
  40. CPSID I
  41. BX LR
  42. ;/*
  43. ; * void rt_hw_interrupt_enable(rt_base_t level);
  44. ; */
  45. EXPORT rt_hw_interrupt_enable
  46. rt_hw_interrupt_enable:
  47. MSR PRIMASK, r0
  48. BX LR
  49. ;/*
  50. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  51. ; * r0 --> from
  52. ; * r1 --> to
  53. ; */
  54. EXPORT rt_hw_context_switch_interrupt
  55. EXPORT rt_hw_context_switch
  56. rt_hw_context_switch_interrupt:
  57. rt_hw_context_switch:
  58. ; set rt_thread_switch_interrupt_flag to 1
  59. LDR r2, =rt_thread_switch_interrupt_flag
  60. LDR r3, [r2]
  61. CMP r3, #1
  62. BEQ _reswitch
  63. MOV r3, #1
  64. STR r3, [r2]
  65. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  66. STR r0, [r2]
  67. _reswitch
  68. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  69. STR r1, [r2]
  70. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  71. LDR r1, =NVIC_PENDSVSET
  72. STR r1, [r0]
  73. BX LR
  74. ; r0 --> switch from thread stack
  75. ; r1 --> switch to thread stack
  76. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  77. EXPORT PendSV_Handler
  78. PendSV_Handler:
  79. ; disable interrupt to protect context switch
  80. MRS r2, PRIMASK
  81. CPSID I
  82. ; get rt_thread_switch_interrupt_flag
  83. LDR r0, =rt_thread_switch_interrupt_flag
  84. LDR r1, [r0]
  85. CBZ r1, pendsv_exit ; pendsv already handled
  86. ; clear rt_thread_switch_interrupt_flag to 0
  87. MOV r1, #0x00
  88. STR r1, [r0]
  89. LDR r0, =rt_interrupt_from_thread
  90. LDR r1, [r0]
  91. CBZ r1, switch_to_thread ; skip register save at the first time
  92. MRS r1, psp ; get from thread stack pointer
  93. #if defined ( __ARMVFP__ )
  94. TST lr, #0x10 ; if(!EXC_RETURN[4])
  95. BNE skip_push_fpu
  96. VSTMDB r1!, {d8 - d15} ; push FPU register s16~s31
  97. skip_push_fpu
  98. #endif
  99. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  100. #if defined ( __ARMVFP__ )
  101. MOV r4, #0x00 ; flag = 0
  102. TST lr, #0x10 ; if(!EXC_RETURN[4])
  103. BNE push_flag
  104. MOV r4, #0x01 ; flag = 1
  105. push_flag
  106. ;STMFD r1!, {r4} ; push flag
  107. SUB r1, r1, #0x04
  108. STR r4, [r1]
  109. #endif
  110. LDR r0, [r0]
  111. STR r1, [r0] ; update from thread stack pointer
  112. switch_to_thread
  113. LDR r1, =rt_interrupt_to_thread
  114. LDR r1, [r1]
  115. LDR r1, [r1] ; load thread stack pointer
  116. #if defined ( __ARMVFP__ )
  117. LDMFD r1!, {r3} ; pop flag
  118. #endif
  119. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  120. #if defined ( __ARMVFP__ )
  121. CBZ r3, skip_pop_fpu
  122. VLDMIA r1!, {d8 - d15} ; pop FPU register s16~s31
  123. skip_pop_fpu
  124. #endif
  125. MSR psp, r1 ; update stack pointer
  126. pendsv_exit
  127. ; restore interrupt
  128. MSR PRIMASK, r2
  129. #if defined ( __ARMVFP__ )
  130. ORR lr, lr, #0x10 ; lr |= (1 << 4), clean FPCA.
  131. CBZ r3, return_without_fpu ; if(flag_r3 != 0)
  132. BIC lr, lr, #0x10 ; lr &= ~(1 << 4), set FPCA.
  133. return_without_fpu
  134. #endif
  135. ORR lr, lr, #0x04
  136. BX lr
  137. ;/*
  138. ; * void rt_hw_context_switch_to(rt_uint32 to);
  139. ; * r0 --> to
  140. ; */
  141. EXPORT rt_hw_context_switch_to
  142. rt_hw_context_switch_to:
  143. LDR r1, =rt_interrupt_to_thread
  144. STR r0, [r1]
  145. #if defined ( __ARMVFP__ )
  146. ; CLEAR CONTROL.FPCA
  147. MRS r2, CONTROL ; read
  148. BIC r2, r2, #0x04 ; modify
  149. MSR CONTROL, r2 ; write-back
  150. #endif
  151. ; set from thread to 0
  152. LDR r1, =rt_interrupt_from_thread
  153. MOV r0, #0x0
  154. STR r0, [r1]
  155. ; set interrupt flag to 1
  156. LDR r1, =rt_thread_switch_interrupt_flag
  157. MOV r0, #1
  158. STR r0, [r1]
  159. ; set the PendSV exception priority
  160. LDR r0, =NVIC_SYSPRI2
  161. LDR r1, =NVIC_PENDSV_PRI
  162. LDR.W r2, [r0,#0x00] ; read
  163. ORR r1,r1,r2 ; modify
  164. STR r1, [r0] ; write-back
  165. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  166. LDR r1, =NVIC_PENDSVSET
  167. STR r1, [r0]
  168. ; restore MSP
  169. LDR r0, =SCB_VTOR
  170. LDR r0, [r0]
  171. LDR r0, [r0]
  172. NOP
  173. MSR msp, r0
  174. CPSIE I ; enable interrupts at processor level
  175. ; never reach here!
  176. ; compatible with old version
  177. EXPORT rt_hw_interrupt_thread_switch
  178. rt_hw_interrupt_thread_switch:
  179. BX lr
  180. IMPORT rt_hw_hard_fault_exception
  181. EXPORT HardFault_Handler
  182. HardFault_Handler:
  183. ; get current context
  184. MRS r0, psp ; get fault thread stack pointer
  185. PUSH {lr}
  186. BL rt_hw_hard_fault_exception
  187. POP {lr}
  188. ORR lr, lr, #0x04
  189. BX lr
  190. END