start_gcc.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * File : start_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013, RT-Thread Development Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2013-07-05 Bernard the first version
  23. */
  24. .equ Mode_USR, 0x10
  25. .equ Mode_FIQ, 0x11
  26. .equ Mode_IRQ, 0x12
  27. .equ Mode_SVC, 0x13
  28. .equ Mode_ABT, 0x17
  29. .equ Mode_UND, 0x1B
  30. .equ Mode_SYS, 0x1F
  31. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  32. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  33. .equ UND_Stack_Size, 0x00000000
  34. .equ SVC_Stack_Size, 0x00000000
  35. .equ ABT_Stack_Size, 0x00000000
  36. .equ FIQ_Stack_Size, 0x00000100
  37. .equ IRQ_Stack_Size, 0x00000100
  38. .equ USR_Stack_Size, 0x00000000
  39. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  40. FIQ_Stack_Size + IRQ_Stack_Size)
  41. /* stack */
  42. .globl stack_start
  43. .globl stack_top
  44. .bss
  45. stack_start:
  46. .rept ISR_Stack_Size
  47. .long 0
  48. .endr
  49. stack_top:
  50. .text
  51. /* reset entry */
  52. .globl _reset
  53. _reset:
  54. /* invalidate SCU */
  55. ldr r7, =0xF8F0000C
  56. ldr r6, =0xFFFF
  57. str r6, [r7]
  58. /* disable MMU */
  59. mrc p15, 0, r0, c1, c0, 0 /* read CP15 register 1 */
  60. bic r0, r0, #0x1 /* clear bit 0 */
  61. mcr p15, 0, r0, c1, c0, 0 /* write value back */
  62. /* set the cpu to SVC32 mode and disable interrupt */
  63. mrs r0, cpsr
  64. bic r0, r0, #0x1f
  65. orr r0, r0, #0x13
  66. msr cpsr_c, r0
  67. /* setup stack */
  68. bl stack_setup
  69. /* clear .bss */
  70. mov r0,#0 /* get a zero */
  71. ldr r1,=__bss_start /* bss start */
  72. ldr r2,=__bss_end /* bss end */
  73. bss_loop:
  74. cmp r1,r2 /* check if data to clear */
  75. strlo r0,[r1],#4 /* clear 4 bytes */
  76. blo bss_loop /* loop until done */
  77. /* call C++ constructors of global objects */
  78. ldr r0, =__ctors_start__
  79. ldr r1, =__ctors_end__
  80. ctor_loop:
  81. cmp r0, r1
  82. beq ctor_end
  83. ldr r2, [r0], #4
  84. stmfd sp!, {r0-r1}
  85. mov lr, pc
  86. bx r2
  87. ldmfd sp!, {r0-r1}
  88. b ctor_loop
  89. ctor_end:
  90. /* start RT-Thread Kernel */
  91. ldr pc, _rtthread_startup
  92. _rtthread_startup:
  93. .word rtthread_startup
  94. stack_setup:
  95. ldr r0, =stack_top
  96. @ Set the startup stack for svc
  97. mov sp, r0
  98. @ Enter Undefined Instruction Mode and set its Stack Pointer
  99. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  100. mov sp, r0
  101. sub r0, r0, #UND_Stack_Size
  102. @ Enter Abort Mode and set its Stack Pointer
  103. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  104. mov sp, r0
  105. sub r0, r0, #ABT_Stack_Size
  106. @ Enter FIQ Mode and set its Stack Pointer
  107. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  108. mov sp, r0
  109. sub r0, r0, #FIQ_Stack_Size
  110. @ Enter IRQ Mode and set its Stack Pointer
  111. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  112. mov sp, r0
  113. sub r0, r0, #IRQ_Stack_Size
  114. @ Switch back to SVC
  115. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  116. bx lr
  117. .section .text.isr, "ax"
  118. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  119. .align 5
  120. .globl vector_fiq
  121. vector_fiq:
  122. stmfd sp!,{r0-r7,lr}
  123. bl rt_hw_trap_fiq
  124. ldmfd sp!,{r0-r7,lr}
  125. subs pc,lr,#4
  126. .globl rt_interrupt_enter
  127. .globl rt_interrupt_leave
  128. .globl rt_thread_switch_interrupt_flag
  129. .globl rt_interrupt_from_thread
  130. .globl rt_interrupt_to_thread
  131. .align 5
  132. .globl vector_irq
  133. vector_irq:
  134. stmfd sp!, {r0-r12,lr}
  135. bl rt_interrupt_enter
  136. bl rt_hw_trap_irq
  137. bl rt_interrupt_leave
  138. @ if rt_thread_switch_interrupt_flag set, jump to
  139. @ rt_hw_context_switch_interrupt_do and don't return
  140. ldr r0, =rt_thread_switch_interrupt_flag
  141. ldr r1, [r0]
  142. cmp r1, #1
  143. beq rt_hw_context_switch_interrupt_do
  144. ldmfd sp!, {r0-r12,lr}
  145. subs pc, lr, #4
  146. rt_hw_context_switch_interrupt_do:
  147. mov r1, #0 @ clear flag
  148. str r1, [r0]
  149. mov r1, sp @ r1 point to {r0-r3} in stack
  150. add sp, sp, #4*4
  151. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  152. mrs r0, spsr @ get cpsr of interrupt thread
  153. sub r2, lr, #4 @ save old task's pc to r2
  154. @ Switch to SVC mode with no interrupt.
  155. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  156. stmfd sp!, {r2} @ push old task's pc
  157. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  158. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  159. stmfd sp!, {r1-r4} @ push old task's r0-r3
  160. stmfd sp!, {r0} @ push old task's cpsr
  161. ldr r4, =rt_interrupt_from_thread
  162. ldr r5, [r4]
  163. str sp, [r5] @ store sp in preempted tasks's TCB
  164. ldr r6, =rt_interrupt_to_thread
  165. ldr r7, [r6]
  166. ldr sp, [r7] @ get new task's stack pointer
  167. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  168. msr spsr_cxsf, r4
  169. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  170. .macro push_svc_reg
  171. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  172. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  173. mov r0, sp
  174. mrs r6, spsr @/* Save CPSR */
  175. str lr, [r0, #15*4] @/* Push PC */
  176. str r6, [r0, #16*4] @/* Push CPSR */
  177. cps #Mode_SVC
  178. str sp, [r0, #13*4] @/* Save calling SP */
  179. str lr, [r0, #14*4] @/* Save calling PC */
  180. .endm
  181. .align 5
  182. .globl vector_swi
  183. vector_swi:
  184. push_svc_reg
  185. bl rt_hw_trap_swi
  186. b .
  187. .align 5
  188. .globl vector_undef
  189. vector_undef:
  190. push_svc_reg
  191. bl rt_hw_trap_undef
  192. b .
  193. .align 5
  194. .globl vector_pabt
  195. vector_pabt:
  196. push_svc_reg
  197. bl rt_hw_trap_pabt
  198. b .
  199. .align 5
  200. .globl vector_dabt
  201. vector_dabt:
  202. push_svc_reg
  203. bl rt_hw_trap_dabt
  204. b .
  205. .align 5
  206. .globl vector_resv
  207. vector_resv:
  208. push_svc_reg
  209. bl rt_hw_trap_resv
  210. b .